1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2018 Fuzhou Rockchip Electronics Co., Ltd 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun/dts-v1/; 7*4882a593Smuzhiyun#include <dt-bindings/display/media-bus-format.h> 8*4882a593Smuzhiyun#include <dt-bindings/clock/rk618-cru.h> 9*4882a593Smuzhiyun#include "px30-ad-r35-mb.dtsi" 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun panel { 13*4882a593Smuzhiyun compatible = "simple-panel"; 14*4882a593Smuzhiyun backlight = <&backlight>; 15*4882a593Smuzhiyun power-supply = <&vcc3v3_lcd>; 16*4882a593Smuzhiyun enable-gpios = <&gpio0 RK_PB5 GPIO_ACTIVE_LOW>; 17*4882a593Smuzhiyun prepare-delay-ms = <120>; 18*4882a593Smuzhiyun enable-delay-ms = <120>; 19*4882a593Smuzhiyun disable-delay-ms = <120>; 20*4882a593Smuzhiyun unprepare-delay-ms = <120>; 21*4882a593Smuzhiyun bus-format = <MEDIA_BUS_FMT_RGB888_1X7X4_SPWG>; 22*4882a593Smuzhiyun width-mm = <231>; 23*4882a593Smuzhiyun height-mm = <154>; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun display-timings { 26*4882a593Smuzhiyun native-mode = <&timing1>; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun timing1: timing1 { 29*4882a593Smuzhiyun clock-frequency = <72000000>; 30*4882a593Smuzhiyun hactive = <1280>; 31*4882a593Smuzhiyun vactive = <800>; 32*4882a593Smuzhiyun hback-porch = <60>; 33*4882a593Smuzhiyun hfront-porch = <60>; 34*4882a593Smuzhiyun vback-porch = <16>; 35*4882a593Smuzhiyun vfront-porch = <16>; 36*4882a593Smuzhiyun hsync-len = <40>; 37*4882a593Smuzhiyun vsync-len = <6>; 38*4882a593Smuzhiyun hsync-active = <0>; 39*4882a593Smuzhiyun vsync-active = <0>; 40*4882a593Smuzhiyun de-active = <0>; 41*4882a593Smuzhiyun pixelclk-active = <0>; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun port { 46*4882a593Smuzhiyun panel_in_lvds: endpoint { 47*4882a593Smuzhiyun remote-endpoint = <&lvds_out_panel>; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun}; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun&dmc { 54*4882a593Smuzhiyun auto-freq-en = <0>; 55*4882a593Smuzhiyun}; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun&i2c0 { 58*4882a593Smuzhiyun status = "okay"; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun rk618@50 { 61*4882a593Smuzhiyun compatible = "rockchip,rk618"; 62*4882a593Smuzhiyun reg = <0x50>; 63*4882a593Smuzhiyun pinctrl-names = "default"; 64*4882a593Smuzhiyun pinctrl-0 = <&i2s1_2ch_mclk>; 65*4882a593Smuzhiyun clocks = <&cru SCLK_I2S1_OUT>; 66*4882a593Smuzhiyun clock-names = "clkin"; 67*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_I2S1_OUT>; 68*4882a593Smuzhiyun assigned-clock-rates = <11289600>; 69*4882a593Smuzhiyun reset-gpios = <&gpio0 RK_PA0 GPIO_ACTIVE_LOW>; 70*4882a593Smuzhiyun status = "okay"; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun clock: cru { 73*4882a593Smuzhiyun compatible = "rockchip,rk618-cru"; 74*4882a593Smuzhiyun clocks = <&cru SCLK_I2S1_OUT>, <&cru DCLK_VOPL>; 75*4882a593Smuzhiyun clock-names = "clkin", "lcdc0_dclkp"; 76*4882a593Smuzhiyun assigned-clocks = <&clock SCALER_PLLIN_CLK>, 77*4882a593Smuzhiyun <&clock VIF_PLLIN_CLK>, 78*4882a593Smuzhiyun <&clock SCALER_CLK>, 79*4882a593Smuzhiyun <&clock VIF0_PRE_CLK>, 80*4882a593Smuzhiyun <&clock CODEC_CLK>, 81*4882a593Smuzhiyun <&clock DITHER_CLK>; 82*4882a593Smuzhiyun assigned-clock-parents = <&cru SCLK_I2S1_OUT>, 83*4882a593Smuzhiyun <&clock LCDC0_CLK>, 84*4882a593Smuzhiyun <&clock SCALER_PLL_CLK>, 85*4882a593Smuzhiyun <&clock VIF_PLL_CLK>, 86*4882a593Smuzhiyun <&cru SCLK_I2S1_OUT>, 87*4882a593Smuzhiyun <&clock VIF0_CLK>; 88*4882a593Smuzhiyun #clock-cells = <1>; 89*4882a593Smuzhiyun status = "okay"; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun hdmi { 93*4882a593Smuzhiyun compatible = "rockchip,rk618-hdmi"; 94*4882a593Smuzhiyun clocks = <&clock HDMI_CLK>; 95*4882a593Smuzhiyun clock-names = "hdmi"; 96*4882a593Smuzhiyun assigned-clocks = <&clock HDMI_CLK>; 97*4882a593Smuzhiyun assigned-clock-parents = <&clock VIF0_CLK>; 98*4882a593Smuzhiyun interrupt-parent = <&gpio2>; 99*4882a593Smuzhiyun interrupts = <12 IRQ_TYPE_LEVEL_HIGH>; 100*4882a593Smuzhiyun status = "okay"; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun ports { 103*4882a593Smuzhiyun #address-cells = <1>; 104*4882a593Smuzhiyun #size-cells = <0>; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun port@0 { 107*4882a593Smuzhiyun reg = <0>; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun hdmi_in_vif: endpoint { 110*4882a593Smuzhiyun remote-endpoint = <&vif_out_hdmi>; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun port@1 { 115*4882a593Smuzhiyun reg = <1>; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun hdmi_out_scaler: endpoint { 118*4882a593Smuzhiyun remote-endpoint = <&scaler_in_hdmi>; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun }; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun lvds { 125*4882a593Smuzhiyun compatible = "rockchip,rk618-lvds"; 126*4882a593Smuzhiyun clocks = <&clock LVDS_CLK>; 127*4882a593Smuzhiyun clock-names = "lvds"; 128*4882a593Smuzhiyun status = "okay"; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun ports { 131*4882a593Smuzhiyun #address-cells = <1>; 132*4882a593Smuzhiyun #size-cells = <0>; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun port@0 { 135*4882a593Smuzhiyun reg = <0>; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun lvds_in_scaler: endpoint { 138*4882a593Smuzhiyun remote-endpoint = <&scaler_out_lvds>; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun }; 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun port@1 { 143*4882a593Smuzhiyun reg = <1>; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun lvds_out_panel: endpoint { 146*4882a593Smuzhiyun remote-endpoint = <&panel_in_lvds>; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun scaler { 153*4882a593Smuzhiyun compatible = "rockchip,rk618-scaler"; 154*4882a593Smuzhiyun clocks = <&clock SCALER_CLK>, <&clock VIF0_CLK>, 155*4882a593Smuzhiyun <&clock DITHER_CLK>; 156*4882a593Smuzhiyun clock-names = "scaler", "vif", "dither"; 157*4882a593Smuzhiyun status = "okay"; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun ports { 160*4882a593Smuzhiyun #address-cells = <1>; 161*4882a593Smuzhiyun #size-cells = <0>; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun port@0 { 164*4882a593Smuzhiyun reg = <0>; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun scaler_in_hdmi: endpoint { 167*4882a593Smuzhiyun remote-endpoint = <&hdmi_out_scaler>; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun port@1 { 172*4882a593Smuzhiyun reg = <1>; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun scaler_out_lvds: endpoint { 175*4882a593Smuzhiyun remote-endpoint = <&lvds_in_scaler>; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun vif { 182*4882a593Smuzhiyun compatible = "rockchip,rk618-vif"; 183*4882a593Smuzhiyun clocks = <&clock VIF0_CLK>, <&clock VIF0_PRE_CLK>; 184*4882a593Smuzhiyun clock-names = "vif", "vif_pre"; 185*4882a593Smuzhiyun status = "okay"; 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun ports { 188*4882a593Smuzhiyun #address-cells = <1>; 189*4882a593Smuzhiyun #size-cells = <0>; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun port@0 { 192*4882a593Smuzhiyun reg = <0>; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun vif_in_rgb: endpoint { 195*4882a593Smuzhiyun remote-endpoint = <&rgb_out_vif>; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun port@1 { 200*4882a593Smuzhiyun reg = <1>; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun vif_out_hdmi: endpoint { 203*4882a593Smuzhiyun remote-endpoint = <&hdmi_in_vif>; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun}; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun&vopl { 212*4882a593Smuzhiyun assigned-clocks = <&cru PLL_NPLL>; 213*4882a593Smuzhiyun assigned-clock-rates = <1188000000>; 214*4882a593Smuzhiyun}; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun&rgb { 217*4882a593Smuzhiyun status = "okay"; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun ports { 220*4882a593Smuzhiyun port@1 { 221*4882a593Smuzhiyun reg = <1>; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun rgb_out_vif: endpoint { 224*4882a593Smuzhiyun remote-endpoint = <&vif_in_rgb>; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun}; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun&rgb_in_vopb { 231*4882a593Smuzhiyun status = "disabled"; 232*4882a593Smuzhiyun}; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun&rgb_in_vopl { 235*4882a593Smuzhiyun status = "okay"; 236*4882a593Smuzhiyun}; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun&route_rgb { 239*4882a593Smuzhiyun connect = <&vopl_out_rgb>; 240*4882a593Smuzhiyun status = "okay"; 241*4882a593Smuzhiyun}; 242