1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Source for the R-Car V3H (R8A77980) SoC 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2018 Renesas Electronics Corp. 6*4882a593Smuzhiyun * Copyright (C) 2018 Cogent Embedded, Inc. 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun#include <dt-bindings/clock/r8a77980-cpg-mssr.h> 10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 11*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 12*4882a593Smuzhiyun#include <dt-bindings/power/r8a77980-sysc.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/ { 15*4882a593Smuzhiyun compatible = "renesas,r8a77980"; 16*4882a593Smuzhiyun #address-cells = <2>; 17*4882a593Smuzhiyun #size-cells = <2>; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun aliases { 20*4882a593Smuzhiyun i2c0 = &i2c0; 21*4882a593Smuzhiyun i2c1 = &i2c1; 22*4882a593Smuzhiyun i2c2 = &i2c2; 23*4882a593Smuzhiyun i2c3 = &i2c3; 24*4882a593Smuzhiyun i2c4 = &i2c4; 25*4882a593Smuzhiyun i2c5 = &i2c5; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /* External CAN clock - to be overridden by boards that provide it */ 29*4882a593Smuzhiyun can_clk: can { 30*4882a593Smuzhiyun compatible = "fixed-clock"; 31*4882a593Smuzhiyun #clock-cells = <0>; 32*4882a593Smuzhiyun clock-frequency = <0>; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun cpus { 36*4882a593Smuzhiyun #address-cells = <1>; 37*4882a593Smuzhiyun #size-cells = <0>; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun a53_0: cpu@0 { 40*4882a593Smuzhiyun device_type = "cpu"; 41*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 42*4882a593Smuzhiyun reg = <0>; 43*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A77980_CLK_Z2>; 44*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_CA53_CPU0>; 45*4882a593Smuzhiyun next-level-cache = <&L2_CA53>; 46*4882a593Smuzhiyun enable-method = "psci"; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun a53_1: cpu@1 { 50*4882a593Smuzhiyun device_type = "cpu"; 51*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 52*4882a593Smuzhiyun reg = <1>; 53*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A77980_CLK_Z2>; 54*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_CA53_CPU1>; 55*4882a593Smuzhiyun next-level-cache = <&L2_CA53>; 56*4882a593Smuzhiyun enable-method = "psci"; 57*4882a593Smuzhiyun }; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun a53_2: cpu@2 { 60*4882a593Smuzhiyun device_type = "cpu"; 61*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 62*4882a593Smuzhiyun reg = <2>; 63*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A77980_CLK_Z2>; 64*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_CA53_CPU2>; 65*4882a593Smuzhiyun next-level-cache = <&L2_CA53>; 66*4882a593Smuzhiyun enable-method = "psci"; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun a53_3: cpu@3 { 70*4882a593Smuzhiyun device_type = "cpu"; 71*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 72*4882a593Smuzhiyun reg = <3>; 73*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A77980_CLK_Z2>; 74*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_CA53_CPU3>; 75*4882a593Smuzhiyun next-level-cache = <&L2_CA53>; 76*4882a593Smuzhiyun enable-method = "psci"; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun L2_CA53: cache-controller { 80*4882a593Smuzhiyun compatible = "cache"; 81*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_CA53_SCU>; 82*4882a593Smuzhiyun cache-unified; 83*4882a593Smuzhiyun cache-level = <2>; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun extal_clk: extal { 88*4882a593Smuzhiyun compatible = "fixed-clock"; 89*4882a593Smuzhiyun #clock-cells = <0>; 90*4882a593Smuzhiyun /* This value must be overridden by the board */ 91*4882a593Smuzhiyun clock-frequency = <0>; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun extalr_clk: extalr { 95*4882a593Smuzhiyun compatible = "fixed-clock"; 96*4882a593Smuzhiyun #clock-cells = <0>; 97*4882a593Smuzhiyun /* This value must be overridden by the board */ 98*4882a593Smuzhiyun clock-frequency = <0>; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun /* External PCIe clock - can be overridden by the board */ 102*4882a593Smuzhiyun pcie_bus_clk: pcie_bus { 103*4882a593Smuzhiyun compatible = "fixed-clock"; 104*4882a593Smuzhiyun #clock-cells = <0>; 105*4882a593Smuzhiyun clock-frequency = <0>; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun pmu_a53 { 109*4882a593Smuzhiyun compatible = "arm,cortex-a53-pmu"; 110*4882a593Smuzhiyun interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 111*4882a593Smuzhiyun <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>, 112*4882a593Smuzhiyun <&gic GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>, 113*4882a593Smuzhiyun <&gic GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 114*4882a593Smuzhiyun interrupt-affinity = <&a53_0>, <&a53_1>, <&a53_2>, <&a53_3>; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun psci { 118*4882a593Smuzhiyun compatible = "arm,psci-1.0", "arm,psci-0.2"; 119*4882a593Smuzhiyun method = "smc"; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun /* External SCIF clock - to be overridden by boards that provide it */ 123*4882a593Smuzhiyun scif_clk: scif { 124*4882a593Smuzhiyun compatible = "fixed-clock"; 125*4882a593Smuzhiyun #clock-cells = <0>; 126*4882a593Smuzhiyun clock-frequency = <0>; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun soc { 130*4882a593Smuzhiyun compatible = "simple-bus"; 131*4882a593Smuzhiyun interrupt-parent = <&gic>; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #address-cells = <2>; 134*4882a593Smuzhiyun #size-cells = <2>; 135*4882a593Smuzhiyun ranges; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun rwdt: watchdog@e6020000 { 138*4882a593Smuzhiyun compatible = "renesas,r8a77980-wdt", 139*4882a593Smuzhiyun "renesas,rcar-gen3-wdt"; 140*4882a593Smuzhiyun reg = <0 0xe6020000 0 0x0c>; 141*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 402>; 142*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 143*4882a593Smuzhiyun resets = <&cpg 402>; 144*4882a593Smuzhiyun status = "disabled"; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun gpio0: gpio@e6050000 { 148*4882a593Smuzhiyun compatible = "renesas,gpio-r8a77980", 149*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 150*4882a593Smuzhiyun reg = <0 0xe6050000 0 0x50>; 151*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 152*4882a593Smuzhiyun #gpio-cells = <2>; 153*4882a593Smuzhiyun gpio-controller; 154*4882a593Smuzhiyun gpio-ranges = <&pfc 0 0 22>; 155*4882a593Smuzhiyun #interrupt-cells = <2>; 156*4882a593Smuzhiyun interrupt-controller; 157*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 912>; 158*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 159*4882a593Smuzhiyun resets = <&cpg 912>; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun gpio1: gpio@e6051000 { 163*4882a593Smuzhiyun compatible = "renesas,gpio-r8a77980", 164*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 165*4882a593Smuzhiyun reg = <0 0xe6051000 0 0x50>; 166*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 167*4882a593Smuzhiyun #gpio-cells = <2>; 168*4882a593Smuzhiyun gpio-controller; 169*4882a593Smuzhiyun gpio-ranges = <&pfc 0 32 28>; 170*4882a593Smuzhiyun #interrupt-cells = <2>; 171*4882a593Smuzhiyun interrupt-controller; 172*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 911>; 173*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 174*4882a593Smuzhiyun resets = <&cpg 911>; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun gpio2: gpio@e6052000 { 178*4882a593Smuzhiyun compatible = "renesas,gpio-r8a77980", 179*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 180*4882a593Smuzhiyun reg = <0 0xe6052000 0 0x50>; 181*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 182*4882a593Smuzhiyun #gpio-cells = <2>; 183*4882a593Smuzhiyun gpio-controller; 184*4882a593Smuzhiyun gpio-ranges = <&pfc 0 64 30>; 185*4882a593Smuzhiyun #interrupt-cells = <2>; 186*4882a593Smuzhiyun interrupt-controller; 187*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 910>; 188*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 189*4882a593Smuzhiyun resets = <&cpg 910>; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun gpio3: gpio@e6053000 { 193*4882a593Smuzhiyun compatible = "renesas,gpio-r8a77980", 194*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 195*4882a593Smuzhiyun reg = <0 0xe6053000 0 0x50>; 196*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 197*4882a593Smuzhiyun #gpio-cells = <2>; 198*4882a593Smuzhiyun gpio-controller; 199*4882a593Smuzhiyun gpio-ranges = <&pfc 0 96 17>; 200*4882a593Smuzhiyun #interrupt-cells = <2>; 201*4882a593Smuzhiyun interrupt-controller; 202*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 909>; 203*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 204*4882a593Smuzhiyun resets = <&cpg 909>; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun gpio4: gpio@e6054000 { 208*4882a593Smuzhiyun compatible = "renesas,gpio-r8a77980", 209*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 210*4882a593Smuzhiyun reg = <0 0xe6054000 0 0x50>; 211*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 212*4882a593Smuzhiyun #gpio-cells = <2>; 213*4882a593Smuzhiyun gpio-controller; 214*4882a593Smuzhiyun gpio-ranges = <&pfc 0 128 25>; 215*4882a593Smuzhiyun #interrupt-cells = <2>; 216*4882a593Smuzhiyun interrupt-controller; 217*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 908>; 218*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 219*4882a593Smuzhiyun resets = <&cpg 908>; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun gpio5: gpio@e6055000 { 223*4882a593Smuzhiyun compatible = "renesas,gpio-r8a77980", 224*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 225*4882a593Smuzhiyun reg = <0 0xe6055000 0 0x50>; 226*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 227*4882a593Smuzhiyun #gpio-cells = <2>; 228*4882a593Smuzhiyun gpio-controller; 229*4882a593Smuzhiyun gpio-ranges = <&pfc 0 160 15>; 230*4882a593Smuzhiyun #interrupt-cells = <2>; 231*4882a593Smuzhiyun interrupt-controller; 232*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 907>; 233*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 234*4882a593Smuzhiyun resets = <&cpg 907>; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun pfc: pinctrl@e6060000 { 238*4882a593Smuzhiyun compatible = "renesas,pfc-r8a77980"; 239*4882a593Smuzhiyun reg = <0 0xe6060000 0 0x50c>; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun cmt0: timer@e60f0000 { 243*4882a593Smuzhiyun compatible = "renesas,r8a77980-cmt0", 244*4882a593Smuzhiyun "renesas,rcar-gen3-cmt0"; 245*4882a593Smuzhiyun reg = <0 0xe60f0000 0 0x1004>; 246*4882a593Smuzhiyun interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 247*4882a593Smuzhiyun <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 248*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 303>; 249*4882a593Smuzhiyun clock-names = "fck"; 250*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 251*4882a593Smuzhiyun resets = <&cpg 303>; 252*4882a593Smuzhiyun status = "disabled"; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun cmt1: timer@e6130000 { 256*4882a593Smuzhiyun compatible = "renesas,r8a77980-cmt1", 257*4882a593Smuzhiyun "renesas,rcar-gen3-cmt1"; 258*4882a593Smuzhiyun reg = <0 0xe6130000 0 0x1004>; 259*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 260*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 261*4882a593Smuzhiyun <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 262*4882a593Smuzhiyun <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 263*4882a593Smuzhiyun <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 264*4882a593Smuzhiyun <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 265*4882a593Smuzhiyun <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, 266*4882a593Smuzhiyun <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 267*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 302>; 268*4882a593Smuzhiyun clock-names = "fck"; 269*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 270*4882a593Smuzhiyun resets = <&cpg 302>; 271*4882a593Smuzhiyun status = "disabled"; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun cmt2: timer@e6140000 { 275*4882a593Smuzhiyun compatible = "renesas,r8a77980-cmt1", 276*4882a593Smuzhiyun "renesas,rcar-gen3-cmt1"; 277*4882a593Smuzhiyun reg = <0 0xe6140000 0 0x1004>; 278*4882a593Smuzhiyun interrupts = <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>, 279*4882a593Smuzhiyun <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>, 280*4882a593Smuzhiyun <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>, 281*4882a593Smuzhiyun <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>, 282*4882a593Smuzhiyun <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>, 283*4882a593Smuzhiyun <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>, 284*4882a593Smuzhiyun <GIC_SPI 264 IRQ_TYPE_LEVEL_HIGH>, 285*4882a593Smuzhiyun <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>; 286*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 301>; 287*4882a593Smuzhiyun clock-names = "fck"; 288*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 289*4882a593Smuzhiyun resets = <&cpg 301>; 290*4882a593Smuzhiyun status = "disabled"; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun cmt3: timer@e6148000 { 294*4882a593Smuzhiyun compatible = "renesas,r8a77980-cmt1", 295*4882a593Smuzhiyun "renesas,rcar-gen3-cmt1"; 296*4882a593Smuzhiyun reg = <0 0xe6148000 0 0x1004>; 297*4882a593Smuzhiyun interrupts = <GIC_SPI 273 IRQ_TYPE_LEVEL_HIGH>, 298*4882a593Smuzhiyun <GIC_SPI 274 IRQ_TYPE_LEVEL_HIGH>, 299*4882a593Smuzhiyun <GIC_SPI 275 IRQ_TYPE_LEVEL_HIGH>, 300*4882a593Smuzhiyun <GIC_SPI 276 IRQ_TYPE_LEVEL_HIGH>, 301*4882a593Smuzhiyun <GIC_SPI 277 IRQ_TYPE_LEVEL_HIGH>, 302*4882a593Smuzhiyun <GIC_SPI 278 IRQ_TYPE_LEVEL_HIGH>, 303*4882a593Smuzhiyun <GIC_SPI 279 IRQ_TYPE_LEVEL_HIGH>, 304*4882a593Smuzhiyun <GIC_SPI 280 IRQ_TYPE_LEVEL_HIGH>; 305*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 300>; 306*4882a593Smuzhiyun clock-names = "fck"; 307*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 308*4882a593Smuzhiyun resets = <&cpg 300>; 309*4882a593Smuzhiyun status = "disabled"; 310*4882a593Smuzhiyun }; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun cpg: clock-controller@e6150000 { 313*4882a593Smuzhiyun compatible = "renesas,r8a77980-cpg-mssr"; 314*4882a593Smuzhiyun reg = <0 0xe6150000 0 0x1000>; 315*4882a593Smuzhiyun clocks = <&extal_clk>, <&extalr_clk>; 316*4882a593Smuzhiyun clock-names = "extal", "extalr"; 317*4882a593Smuzhiyun #clock-cells = <2>; 318*4882a593Smuzhiyun #power-domain-cells = <0>; 319*4882a593Smuzhiyun #reset-cells = <1>; 320*4882a593Smuzhiyun }; 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun rst: reset-controller@e6160000 { 323*4882a593Smuzhiyun compatible = "renesas,r8a77980-rst"; 324*4882a593Smuzhiyun reg = <0 0xe6160000 0 0x200>; 325*4882a593Smuzhiyun }; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun sysc: system-controller@e6180000 { 328*4882a593Smuzhiyun compatible = "renesas,r8a77980-sysc"; 329*4882a593Smuzhiyun reg = <0 0xe6180000 0 0x440>; 330*4882a593Smuzhiyun #power-domain-cells = <1>; 331*4882a593Smuzhiyun }; 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun tsc: thermal@e6198000 { 334*4882a593Smuzhiyun compatible = "renesas,r8a77980-thermal"; 335*4882a593Smuzhiyun reg = <0 0xe6198000 0 0x100>, 336*4882a593Smuzhiyun <0 0xe61a0000 0 0x100>; 337*4882a593Smuzhiyun interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 338*4882a593Smuzhiyun <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 339*4882a593Smuzhiyun <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 340*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 522>; 341*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 342*4882a593Smuzhiyun resets = <&cpg 522>; 343*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun intc_ex: interrupt-controller@e61c0000 { 347*4882a593Smuzhiyun compatible = "renesas,intc-ex-r8a77980", "renesas,irqc"; 348*4882a593Smuzhiyun #interrupt-cells = <2>; 349*4882a593Smuzhiyun interrupt-controller; 350*4882a593Smuzhiyun reg = <0 0xe61c0000 0 0x200>; 351*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 352*4882a593Smuzhiyun <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 353*4882a593Smuzhiyun <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 354*4882a593Smuzhiyun <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 355*4882a593Smuzhiyun <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>, 356*4882a593Smuzhiyun <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>; 357*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 407>; 358*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 359*4882a593Smuzhiyun resets = <&cpg 407>; 360*4882a593Smuzhiyun }; 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun tmu0: timer@e61e0000 { 363*4882a593Smuzhiyun compatible = "renesas,tmu-r8a77980", "renesas,tmu"; 364*4882a593Smuzhiyun reg = <0 0xe61e0000 0 0x30>; 365*4882a593Smuzhiyun interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 366*4882a593Smuzhiyun <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, 367*4882a593Smuzhiyun <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>; 368*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 125>; 369*4882a593Smuzhiyun clock-names = "fck"; 370*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 371*4882a593Smuzhiyun resets = <&cpg 125>; 372*4882a593Smuzhiyun status = "disabled"; 373*4882a593Smuzhiyun }; 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun tmu1: timer@e6fc0000 { 376*4882a593Smuzhiyun compatible = "renesas,tmu-r8a77980", "renesas,tmu"; 377*4882a593Smuzhiyun reg = <0 0xe6fc0000 0 0x30>; 378*4882a593Smuzhiyun interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, 379*4882a593Smuzhiyun <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>, 380*4882a593Smuzhiyun <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>; 381*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 124>; 382*4882a593Smuzhiyun clock-names = "fck"; 383*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 384*4882a593Smuzhiyun resets = <&cpg 124>; 385*4882a593Smuzhiyun status = "disabled"; 386*4882a593Smuzhiyun }; 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun tmu2: timer@e6fd0000 { 389*4882a593Smuzhiyun compatible = "renesas,tmu-r8a77980", "renesas,tmu"; 390*4882a593Smuzhiyun reg = <0 0xe6fd0000 0 0x30>; 391*4882a593Smuzhiyun interrupts = <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>, 392*4882a593Smuzhiyun <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 393*4882a593Smuzhiyun <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>; 394*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 123>; 395*4882a593Smuzhiyun clock-names = "fck"; 396*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 397*4882a593Smuzhiyun resets = <&cpg 123>; 398*4882a593Smuzhiyun status = "disabled"; 399*4882a593Smuzhiyun }; 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun tmu3: timer@e6fe0000 { 402*4882a593Smuzhiyun compatible = "renesas,tmu-r8a77980", "renesas,tmu"; 403*4882a593Smuzhiyun reg = <0 0xe6fe0000 0 0x30>; 404*4882a593Smuzhiyun interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 405*4882a593Smuzhiyun <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>, 406*4882a593Smuzhiyun <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 407*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 122>; 408*4882a593Smuzhiyun clock-names = "fck"; 409*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 410*4882a593Smuzhiyun resets = <&cpg 122>; 411*4882a593Smuzhiyun status = "disabled"; 412*4882a593Smuzhiyun }; 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun tmu4: timer@ffc00000 { 415*4882a593Smuzhiyun compatible = "renesas,tmu-r8a77980", "renesas,tmu"; 416*4882a593Smuzhiyun reg = <0 0xffc00000 0 0x30>; 417*4882a593Smuzhiyun interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 418*4882a593Smuzhiyun <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 419*4882a593Smuzhiyun <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 420*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 121>; 421*4882a593Smuzhiyun clock-names = "fck"; 422*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 423*4882a593Smuzhiyun resets = <&cpg 121>; 424*4882a593Smuzhiyun status = "disabled"; 425*4882a593Smuzhiyun }; 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun i2c0: i2c@e6500000 { 428*4882a593Smuzhiyun compatible = "renesas,i2c-r8a77980", 429*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 430*4882a593Smuzhiyun reg = <0 0xe6500000 0 0x40>; 431*4882a593Smuzhiyun interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 432*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 931>; 433*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 434*4882a593Smuzhiyun resets = <&cpg 931>; 435*4882a593Smuzhiyun dmas = <&dmac1 0x91>, <&dmac1 0x90>, 436*4882a593Smuzhiyun <&dmac2 0x91>, <&dmac2 0x90>; 437*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 438*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 439*4882a593Smuzhiyun #address-cells = <1>; 440*4882a593Smuzhiyun #size-cells = <0>; 441*4882a593Smuzhiyun status = "disabled"; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun i2c1: i2c@e6508000 { 445*4882a593Smuzhiyun compatible = "renesas,i2c-r8a77980", 446*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 447*4882a593Smuzhiyun reg = <0 0xe6508000 0 0x40>; 448*4882a593Smuzhiyun interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 449*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 930>; 450*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 451*4882a593Smuzhiyun resets = <&cpg 930>; 452*4882a593Smuzhiyun dmas = <&dmac1 0x93>, <&dmac1 0x92>, 453*4882a593Smuzhiyun <&dmac2 0x93>, <&dmac2 0x92>; 454*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 455*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 456*4882a593Smuzhiyun #address-cells = <1>; 457*4882a593Smuzhiyun #size-cells = <0>; 458*4882a593Smuzhiyun status = "disabled"; 459*4882a593Smuzhiyun }; 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun i2c2: i2c@e6510000 { 462*4882a593Smuzhiyun compatible = "renesas,i2c-r8a77980", 463*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 464*4882a593Smuzhiyun reg = <0 0xe6510000 0 0x40>; 465*4882a593Smuzhiyun interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 466*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 929>; 467*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 468*4882a593Smuzhiyun resets = <&cpg 929>; 469*4882a593Smuzhiyun dmas = <&dmac1 0x95>, <&dmac1 0x94>, 470*4882a593Smuzhiyun <&dmac2 0x95>, <&dmac2 0x94>; 471*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 472*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 473*4882a593Smuzhiyun #address-cells = <1>; 474*4882a593Smuzhiyun #size-cells = <0>; 475*4882a593Smuzhiyun status = "disabled"; 476*4882a593Smuzhiyun }; 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun i2c3: i2c@e66d0000 { 479*4882a593Smuzhiyun compatible = "renesas,i2c-r8a77980", 480*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 481*4882a593Smuzhiyun reg = <0 0xe66d0000 0 0x40>; 482*4882a593Smuzhiyun interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 483*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 928>; 484*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 485*4882a593Smuzhiyun resets = <&cpg 928>; 486*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 487*4882a593Smuzhiyun #address-cells = <1>; 488*4882a593Smuzhiyun #size-cells = <0>; 489*4882a593Smuzhiyun status = "disabled"; 490*4882a593Smuzhiyun }; 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun i2c4: i2c@e66d8000 { 493*4882a593Smuzhiyun compatible = "renesas,i2c-r8a77980", 494*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 495*4882a593Smuzhiyun reg = <0 0xe66d8000 0 0x40>; 496*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 497*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 927>; 498*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 499*4882a593Smuzhiyun resets = <&cpg 927>; 500*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 501*4882a593Smuzhiyun #address-cells = <1>; 502*4882a593Smuzhiyun #size-cells = <0>; 503*4882a593Smuzhiyun status = "disabled"; 504*4882a593Smuzhiyun }; 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun i2c5: i2c@e66e0000 { 507*4882a593Smuzhiyun compatible = "renesas,i2c-r8a77980", 508*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 509*4882a593Smuzhiyun reg = <0 0xe66e0000 0 0x40>; 510*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 511*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 919>; 512*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 513*4882a593Smuzhiyun resets = <&cpg 919>; 514*4882a593Smuzhiyun dmas = <&dmac1 0x9b>, <&dmac1 0x9a>, 515*4882a593Smuzhiyun <&dmac2 0x9b>, <&dmac2 0x9a>; 516*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 517*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 518*4882a593Smuzhiyun #address-cells = <1>; 519*4882a593Smuzhiyun #size-cells = <0>; 520*4882a593Smuzhiyun status = "disabled"; 521*4882a593Smuzhiyun }; 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun hscif0: serial@e6540000 { 524*4882a593Smuzhiyun compatible = "renesas,hscif-r8a77980", 525*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 526*4882a593Smuzhiyun "renesas,hscif"; 527*4882a593Smuzhiyun reg = <0 0xe6540000 0 0x60>; 528*4882a593Smuzhiyun interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 529*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 520>, 530*4882a593Smuzhiyun <&cpg CPG_CORE R8A77980_CLK_S3D1>, 531*4882a593Smuzhiyun <&scif_clk>; 532*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 533*4882a593Smuzhiyun dmas = <&dmac1 0x31>, <&dmac1 0x30>, 534*4882a593Smuzhiyun <&dmac2 0x31>, <&dmac2 0x30>; 535*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 536*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 537*4882a593Smuzhiyun resets = <&cpg 520>; 538*4882a593Smuzhiyun status = "disabled"; 539*4882a593Smuzhiyun }; 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun hscif1: serial@e6550000 { 542*4882a593Smuzhiyun compatible = "renesas,hscif-r8a77980", 543*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 544*4882a593Smuzhiyun "renesas,hscif"; 545*4882a593Smuzhiyun reg = <0 0xe6550000 0 0x60>; 546*4882a593Smuzhiyun interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 547*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 519>, 548*4882a593Smuzhiyun <&cpg CPG_CORE R8A77980_CLK_S3D1>, 549*4882a593Smuzhiyun <&scif_clk>; 550*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 551*4882a593Smuzhiyun dmas = <&dmac1 0x33>, <&dmac1 0x32>, 552*4882a593Smuzhiyun <&dmac2 0x33>, <&dmac2 0x32>; 553*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 554*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 555*4882a593Smuzhiyun resets = <&cpg 519>; 556*4882a593Smuzhiyun status = "disabled"; 557*4882a593Smuzhiyun }; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun hscif2: serial@e6560000 { 560*4882a593Smuzhiyun compatible = "renesas,hscif-r8a77980", 561*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 562*4882a593Smuzhiyun "renesas,hscif"; 563*4882a593Smuzhiyun reg = <0 0xe6560000 0 0x60>; 564*4882a593Smuzhiyun interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 565*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 518>, 566*4882a593Smuzhiyun <&cpg CPG_CORE R8A77980_CLK_S3D1>, 567*4882a593Smuzhiyun <&scif_clk>; 568*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 569*4882a593Smuzhiyun dmas = <&dmac1 0x35>, <&dmac1 0x34>, 570*4882a593Smuzhiyun <&dmac2 0x35>, <&dmac2 0x34>; 571*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 572*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 573*4882a593Smuzhiyun resets = <&cpg 518>; 574*4882a593Smuzhiyun status = "disabled"; 575*4882a593Smuzhiyun }; 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun hscif3: serial@e66a0000 { 578*4882a593Smuzhiyun compatible = "renesas,hscif-r8a77980", 579*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 580*4882a593Smuzhiyun "renesas,hscif"; 581*4882a593Smuzhiyun reg = <0 0xe66a0000 0 0x60>; 582*4882a593Smuzhiyun interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 583*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 517>, 584*4882a593Smuzhiyun <&cpg CPG_CORE R8A77980_CLK_S3D1>, 585*4882a593Smuzhiyun <&scif_clk>; 586*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 587*4882a593Smuzhiyun dmas = <&dmac1 0x37>, <&dmac1 0x36>, 588*4882a593Smuzhiyun <&dmac2 0x37>, <&dmac2 0x36>; 589*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 590*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 591*4882a593Smuzhiyun resets = <&cpg 517>; 592*4882a593Smuzhiyun status = "disabled"; 593*4882a593Smuzhiyun }; 594*4882a593Smuzhiyun 595*4882a593Smuzhiyun pcie_phy: pcie-phy@e65d0000 { 596*4882a593Smuzhiyun compatible = "renesas,r8a77980-pcie-phy"; 597*4882a593Smuzhiyun reg = <0 0xe65d0000 0 0x8000>; 598*4882a593Smuzhiyun #phy-cells = <0>; 599*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 319>; 600*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 601*4882a593Smuzhiyun resets = <&cpg 319>; 602*4882a593Smuzhiyun status = "disabled"; 603*4882a593Smuzhiyun }; 604*4882a593Smuzhiyun 605*4882a593Smuzhiyun canfd: can@e66c0000 { 606*4882a593Smuzhiyun compatible = "renesas,r8a77980-canfd", 607*4882a593Smuzhiyun "renesas,rcar-gen3-canfd"; 608*4882a593Smuzhiyun reg = <0 0xe66c0000 0 0x8000>; 609*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>, 610*4882a593Smuzhiyun <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 611*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 914>, 612*4882a593Smuzhiyun <&cpg CPG_CORE R8A77980_CLK_CANFD>, 613*4882a593Smuzhiyun <&can_clk>; 614*4882a593Smuzhiyun clock-names = "fck", "canfd", "can_clk"; 615*4882a593Smuzhiyun assigned-clocks = <&cpg CPG_CORE R8A77980_CLK_CANFD>; 616*4882a593Smuzhiyun assigned-clock-rates = <40000000>; 617*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 618*4882a593Smuzhiyun resets = <&cpg 914>; 619*4882a593Smuzhiyun status = "disabled"; 620*4882a593Smuzhiyun 621*4882a593Smuzhiyun channel0 { 622*4882a593Smuzhiyun status = "disabled"; 623*4882a593Smuzhiyun }; 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun channel1 { 626*4882a593Smuzhiyun status = "disabled"; 627*4882a593Smuzhiyun }; 628*4882a593Smuzhiyun }; 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun avb: ethernet@e6800000 { 631*4882a593Smuzhiyun compatible = "renesas,etheravb-r8a77980", 632*4882a593Smuzhiyun "renesas,etheravb-rcar-gen3"; 633*4882a593Smuzhiyun reg = <0 0xe6800000 0 0x800>; 634*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 635*4882a593Smuzhiyun <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 636*4882a593Smuzhiyun <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 637*4882a593Smuzhiyun <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 638*4882a593Smuzhiyun <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 639*4882a593Smuzhiyun <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 640*4882a593Smuzhiyun <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 641*4882a593Smuzhiyun <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 642*4882a593Smuzhiyun <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 643*4882a593Smuzhiyun <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 644*4882a593Smuzhiyun <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 645*4882a593Smuzhiyun <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>, 646*4882a593Smuzhiyun <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 647*4882a593Smuzhiyun <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 648*4882a593Smuzhiyun <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 649*4882a593Smuzhiyun <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 650*4882a593Smuzhiyun <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 651*4882a593Smuzhiyun <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 652*4882a593Smuzhiyun <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 653*4882a593Smuzhiyun <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 654*4882a593Smuzhiyun <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 655*4882a593Smuzhiyun <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 656*4882a593Smuzhiyun <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 657*4882a593Smuzhiyun <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>, 658*4882a593Smuzhiyun <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 659*4882a593Smuzhiyun interrupt-names = "ch0", "ch1", "ch2", "ch3", 660*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 661*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 662*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15", 663*4882a593Smuzhiyun "ch16", "ch17", "ch18", "ch19", 664*4882a593Smuzhiyun "ch20", "ch21", "ch22", "ch23", 665*4882a593Smuzhiyun "ch24"; 666*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 812>; 667*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 668*4882a593Smuzhiyun resets = <&cpg 812>; 669*4882a593Smuzhiyun phy-mode = "rgmii"; 670*4882a593Smuzhiyun iommus = <&ipmmu_ds1 33>; 671*4882a593Smuzhiyun #address-cells = <1>; 672*4882a593Smuzhiyun #size-cells = <0>; 673*4882a593Smuzhiyun status = "disabled"; 674*4882a593Smuzhiyun }; 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun pwm0: pwm@e6e30000 { 677*4882a593Smuzhiyun compatible = "renesas,pwm-r8a77980", "renesas,pwm-rcar"; 678*4882a593Smuzhiyun reg = <0 0xe6e30000 0 0x10>; 679*4882a593Smuzhiyun #pwm-cells = <2>; 680*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 681*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 682*4882a593Smuzhiyun resets = <&cpg 523>; 683*4882a593Smuzhiyun status = "disabled"; 684*4882a593Smuzhiyun }; 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun pwm1: pwm@e6e31000 { 687*4882a593Smuzhiyun compatible = "renesas,pwm-r8a77980", "renesas,pwm-rcar"; 688*4882a593Smuzhiyun reg = <0 0xe6e31000 0 0x10>; 689*4882a593Smuzhiyun #pwm-cells = <2>; 690*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 691*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 692*4882a593Smuzhiyun resets = <&cpg 523>; 693*4882a593Smuzhiyun status = "disabled"; 694*4882a593Smuzhiyun }; 695*4882a593Smuzhiyun 696*4882a593Smuzhiyun pwm2: pwm@e6e32000 { 697*4882a593Smuzhiyun compatible = "renesas,pwm-r8a77980", "renesas,pwm-rcar"; 698*4882a593Smuzhiyun reg = <0 0xe6e32000 0 0x10>; 699*4882a593Smuzhiyun #pwm-cells = <2>; 700*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 701*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 702*4882a593Smuzhiyun resets = <&cpg 523>; 703*4882a593Smuzhiyun status = "disabled"; 704*4882a593Smuzhiyun }; 705*4882a593Smuzhiyun 706*4882a593Smuzhiyun pwm3: pwm@e6e33000 { 707*4882a593Smuzhiyun compatible = "renesas,pwm-r8a77980", "renesas,pwm-rcar"; 708*4882a593Smuzhiyun reg = <0 0xe6e33000 0 0x10>; 709*4882a593Smuzhiyun #pwm-cells = <2>; 710*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 711*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 712*4882a593Smuzhiyun resets = <&cpg 523>; 713*4882a593Smuzhiyun status = "disabled"; 714*4882a593Smuzhiyun }; 715*4882a593Smuzhiyun 716*4882a593Smuzhiyun pwm4: pwm@e6e34000 { 717*4882a593Smuzhiyun compatible = "renesas,pwm-r8a77980", "renesas,pwm-rcar"; 718*4882a593Smuzhiyun reg = <0 0xe6e34000 0 0x10>; 719*4882a593Smuzhiyun #pwm-cells = <2>; 720*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 721*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 722*4882a593Smuzhiyun resets = <&cpg 523>; 723*4882a593Smuzhiyun status = "disabled"; 724*4882a593Smuzhiyun }; 725*4882a593Smuzhiyun 726*4882a593Smuzhiyun scif0: serial@e6e60000 { 727*4882a593Smuzhiyun compatible = "renesas,scif-r8a77980", 728*4882a593Smuzhiyun "renesas,rcar-gen3-scif", 729*4882a593Smuzhiyun "renesas,scif"; 730*4882a593Smuzhiyun reg = <0 0xe6e60000 0 0x40>; 731*4882a593Smuzhiyun interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 732*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 207>, 733*4882a593Smuzhiyun <&cpg CPG_CORE R8A77980_CLK_S3D1>, 734*4882a593Smuzhiyun <&scif_clk>; 735*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 736*4882a593Smuzhiyun dmas = <&dmac1 0x51>, <&dmac1 0x50>, 737*4882a593Smuzhiyun <&dmac2 0x51>, <&dmac2 0x50>; 738*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 739*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 740*4882a593Smuzhiyun resets = <&cpg 207>; 741*4882a593Smuzhiyun status = "disabled"; 742*4882a593Smuzhiyun }; 743*4882a593Smuzhiyun 744*4882a593Smuzhiyun scif1: serial@e6e68000 { 745*4882a593Smuzhiyun compatible = "renesas,scif-r8a77980", 746*4882a593Smuzhiyun "renesas,rcar-gen3-scif", 747*4882a593Smuzhiyun "renesas,scif"; 748*4882a593Smuzhiyun reg = <0 0xe6e68000 0 0x40>; 749*4882a593Smuzhiyun interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 750*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 206>, 751*4882a593Smuzhiyun <&cpg CPG_CORE R8A77980_CLK_S3D1>, 752*4882a593Smuzhiyun <&scif_clk>; 753*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 754*4882a593Smuzhiyun dmas = <&dmac1 0x53>, <&dmac1 0x52>, 755*4882a593Smuzhiyun <&dmac2 0x53>, <&dmac2 0x52>; 756*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 757*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 758*4882a593Smuzhiyun resets = <&cpg 206>; 759*4882a593Smuzhiyun status = "disabled"; 760*4882a593Smuzhiyun }; 761*4882a593Smuzhiyun 762*4882a593Smuzhiyun scif3: serial@e6c50000 { 763*4882a593Smuzhiyun compatible = "renesas,scif-r8a77980", 764*4882a593Smuzhiyun "renesas,rcar-gen3-scif", 765*4882a593Smuzhiyun "renesas,scif"; 766*4882a593Smuzhiyun reg = <0 0xe6c50000 0 0x40>; 767*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 768*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 204>, 769*4882a593Smuzhiyun <&cpg CPG_CORE R8A77980_CLK_S3D1>, 770*4882a593Smuzhiyun <&scif_clk>; 771*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 772*4882a593Smuzhiyun dmas = <&dmac1 0x57>, <&dmac1 0x56>, 773*4882a593Smuzhiyun <&dmac2 0x57>, <&dmac2 0x56>; 774*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 775*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 776*4882a593Smuzhiyun resets = <&cpg 204>; 777*4882a593Smuzhiyun status = "disabled"; 778*4882a593Smuzhiyun }; 779*4882a593Smuzhiyun 780*4882a593Smuzhiyun scif4: serial@e6c40000 { 781*4882a593Smuzhiyun compatible = "renesas,scif-r8a77980", 782*4882a593Smuzhiyun "renesas,rcar-gen3-scif", 783*4882a593Smuzhiyun "renesas,scif"; 784*4882a593Smuzhiyun reg = <0 0xe6c40000 0 0x40>; 785*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 786*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 203>, 787*4882a593Smuzhiyun <&cpg CPG_CORE R8A77980_CLK_S3D1>, 788*4882a593Smuzhiyun <&scif_clk>; 789*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 790*4882a593Smuzhiyun dmas = <&dmac1 0x59>, <&dmac1 0x58>, 791*4882a593Smuzhiyun <&dmac2 0x59>, <&dmac2 0x58>; 792*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 793*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 794*4882a593Smuzhiyun resets = <&cpg 203>; 795*4882a593Smuzhiyun status = "disabled"; 796*4882a593Smuzhiyun }; 797*4882a593Smuzhiyun 798*4882a593Smuzhiyun tpu: pwm@e6e80000 { 799*4882a593Smuzhiyun compatible = "renesas,tpu-r8a77980", "renesas,tpu"; 800*4882a593Smuzhiyun reg = <0 0xe6e80000 0 0x148>; 801*4882a593Smuzhiyun interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>; 802*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 304>; 803*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 804*4882a593Smuzhiyun resets = <&cpg 304>; 805*4882a593Smuzhiyun #pwm-cells = <3>; 806*4882a593Smuzhiyun status = "disabled"; 807*4882a593Smuzhiyun }; 808*4882a593Smuzhiyun 809*4882a593Smuzhiyun msiof0: spi@e6e90000 { 810*4882a593Smuzhiyun compatible = "renesas,msiof-r8a77980", 811*4882a593Smuzhiyun "renesas,rcar-gen3-msiof"; 812*4882a593Smuzhiyun reg = <0 0xe6e90000 0 0x64>; 813*4882a593Smuzhiyun interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 814*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 211>; 815*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 816*4882a593Smuzhiyun resets = <&cpg 211>; 817*4882a593Smuzhiyun #address-cells = <1>; 818*4882a593Smuzhiyun #size-cells = <0>; 819*4882a593Smuzhiyun status = "disabled"; 820*4882a593Smuzhiyun }; 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun msiof1: spi@e6ea0000 { 823*4882a593Smuzhiyun compatible = "renesas,msiof-r8a77980", 824*4882a593Smuzhiyun "renesas,rcar-gen3-msiof"; 825*4882a593Smuzhiyun reg = <0 0xe6ea0000 0 0x0064>; 826*4882a593Smuzhiyun interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 827*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 210>; 828*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 829*4882a593Smuzhiyun resets = <&cpg 210>; 830*4882a593Smuzhiyun #address-cells = <1>; 831*4882a593Smuzhiyun #size-cells = <0>; 832*4882a593Smuzhiyun status = "disabled"; 833*4882a593Smuzhiyun }; 834*4882a593Smuzhiyun 835*4882a593Smuzhiyun msiof2: spi@e6c00000 { 836*4882a593Smuzhiyun compatible = "renesas,msiof-r8a77980", 837*4882a593Smuzhiyun "renesas,rcar-gen3-msiof"; 838*4882a593Smuzhiyun reg = <0 0xe6c00000 0 0x0064>; 839*4882a593Smuzhiyun interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 840*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 209>; 841*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 842*4882a593Smuzhiyun resets = <&cpg 209>; 843*4882a593Smuzhiyun #address-cells = <1>; 844*4882a593Smuzhiyun #size-cells = <0>; 845*4882a593Smuzhiyun status = "disabled"; 846*4882a593Smuzhiyun }; 847*4882a593Smuzhiyun 848*4882a593Smuzhiyun msiof3: spi@e6c10000 { 849*4882a593Smuzhiyun compatible = "renesas,msiof-r8a77980", 850*4882a593Smuzhiyun "renesas,rcar-gen3-msiof"; 851*4882a593Smuzhiyun reg = <0 0xe6c10000 0 0x0064>; 852*4882a593Smuzhiyun interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 853*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 208>; 854*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 855*4882a593Smuzhiyun resets = <&cpg 208>; 856*4882a593Smuzhiyun #address-cells = <1>; 857*4882a593Smuzhiyun #size-cells = <0>; 858*4882a593Smuzhiyun status = "disabled"; 859*4882a593Smuzhiyun }; 860*4882a593Smuzhiyun 861*4882a593Smuzhiyun vin0: video@e6ef0000 { 862*4882a593Smuzhiyun compatible = "renesas,vin-r8a77980"; 863*4882a593Smuzhiyun reg = <0 0xe6ef0000 0 0x1000>; 864*4882a593Smuzhiyun interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; 865*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 811>; 866*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 867*4882a593Smuzhiyun resets = <&cpg 811>; 868*4882a593Smuzhiyun renesas,id = <0>; 869*4882a593Smuzhiyun status = "disabled"; 870*4882a593Smuzhiyun 871*4882a593Smuzhiyun ports { 872*4882a593Smuzhiyun #address-cells = <1>; 873*4882a593Smuzhiyun #size-cells = <0>; 874*4882a593Smuzhiyun 875*4882a593Smuzhiyun port@1 { 876*4882a593Smuzhiyun #address-cells = <1>; 877*4882a593Smuzhiyun #size-cells = <0>; 878*4882a593Smuzhiyun 879*4882a593Smuzhiyun reg = <1>; 880*4882a593Smuzhiyun 881*4882a593Smuzhiyun vin0csi40: endpoint@2 { 882*4882a593Smuzhiyun reg = <2>; 883*4882a593Smuzhiyun remote-endpoint = <&csi40vin0>; 884*4882a593Smuzhiyun }; 885*4882a593Smuzhiyun }; 886*4882a593Smuzhiyun }; 887*4882a593Smuzhiyun }; 888*4882a593Smuzhiyun 889*4882a593Smuzhiyun vin1: video@e6ef1000 { 890*4882a593Smuzhiyun compatible = "renesas,vin-r8a77980"; 891*4882a593Smuzhiyun reg = <0 0xe6ef1000 0 0x1000>; 892*4882a593Smuzhiyun interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>; 893*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 810>; 894*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 895*4882a593Smuzhiyun status = "disabled"; 896*4882a593Smuzhiyun renesas,id = <1>; 897*4882a593Smuzhiyun resets = <&cpg 810>; 898*4882a593Smuzhiyun 899*4882a593Smuzhiyun ports { 900*4882a593Smuzhiyun #address-cells = <1>; 901*4882a593Smuzhiyun #size-cells = <0>; 902*4882a593Smuzhiyun 903*4882a593Smuzhiyun port@1 { 904*4882a593Smuzhiyun #address-cells = <1>; 905*4882a593Smuzhiyun #size-cells = <0>; 906*4882a593Smuzhiyun 907*4882a593Smuzhiyun reg = <1>; 908*4882a593Smuzhiyun 909*4882a593Smuzhiyun vin1csi40: endpoint@2 { 910*4882a593Smuzhiyun reg = <2>; 911*4882a593Smuzhiyun remote-endpoint = <&csi40vin1>; 912*4882a593Smuzhiyun }; 913*4882a593Smuzhiyun }; 914*4882a593Smuzhiyun }; 915*4882a593Smuzhiyun }; 916*4882a593Smuzhiyun 917*4882a593Smuzhiyun vin2: video@e6ef2000 { 918*4882a593Smuzhiyun compatible = "renesas,vin-r8a77980"; 919*4882a593Smuzhiyun reg = <0 0xe6ef2000 0 0x1000>; 920*4882a593Smuzhiyun interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>; 921*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 809>; 922*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 923*4882a593Smuzhiyun resets = <&cpg 809>; 924*4882a593Smuzhiyun renesas,id = <2>; 925*4882a593Smuzhiyun status = "disabled"; 926*4882a593Smuzhiyun 927*4882a593Smuzhiyun ports { 928*4882a593Smuzhiyun #address-cells = <1>; 929*4882a593Smuzhiyun #size-cells = <0>; 930*4882a593Smuzhiyun 931*4882a593Smuzhiyun port@1 { 932*4882a593Smuzhiyun #address-cells = <1>; 933*4882a593Smuzhiyun #size-cells = <0>; 934*4882a593Smuzhiyun 935*4882a593Smuzhiyun reg = <1>; 936*4882a593Smuzhiyun 937*4882a593Smuzhiyun vin2csi40: endpoint@2 { 938*4882a593Smuzhiyun reg = <2>; 939*4882a593Smuzhiyun remote-endpoint = <&csi40vin2>; 940*4882a593Smuzhiyun }; 941*4882a593Smuzhiyun }; 942*4882a593Smuzhiyun }; 943*4882a593Smuzhiyun }; 944*4882a593Smuzhiyun 945*4882a593Smuzhiyun vin3: video@e6ef3000 { 946*4882a593Smuzhiyun compatible = "renesas,vin-r8a77980"; 947*4882a593Smuzhiyun reg = <0 0xe6ef3000 0 0x1000>; 948*4882a593Smuzhiyun interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>; 949*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 808>; 950*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 951*4882a593Smuzhiyun resets = <&cpg 808>; 952*4882a593Smuzhiyun renesas,id = <3>; 953*4882a593Smuzhiyun status = "disabled"; 954*4882a593Smuzhiyun 955*4882a593Smuzhiyun ports { 956*4882a593Smuzhiyun #address-cells = <1>; 957*4882a593Smuzhiyun #size-cells = <0>; 958*4882a593Smuzhiyun 959*4882a593Smuzhiyun port@1 { 960*4882a593Smuzhiyun #address-cells = <1>; 961*4882a593Smuzhiyun #size-cells = <0>; 962*4882a593Smuzhiyun 963*4882a593Smuzhiyun reg = <1>; 964*4882a593Smuzhiyun 965*4882a593Smuzhiyun vin3csi40: endpoint@2 { 966*4882a593Smuzhiyun reg = <2>; 967*4882a593Smuzhiyun remote-endpoint = <&csi40vin3>; 968*4882a593Smuzhiyun }; 969*4882a593Smuzhiyun }; 970*4882a593Smuzhiyun }; 971*4882a593Smuzhiyun }; 972*4882a593Smuzhiyun 973*4882a593Smuzhiyun vin4: video@e6ef4000 { 974*4882a593Smuzhiyun compatible = "renesas,vin-r8a77980"; 975*4882a593Smuzhiyun reg = <0 0xe6ef4000 0 0x1000>; 976*4882a593Smuzhiyun interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 977*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 807>; 978*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 979*4882a593Smuzhiyun resets = <&cpg 807>; 980*4882a593Smuzhiyun renesas,id = <4>; 981*4882a593Smuzhiyun status = "disabled"; 982*4882a593Smuzhiyun 983*4882a593Smuzhiyun ports { 984*4882a593Smuzhiyun #address-cells = <1>; 985*4882a593Smuzhiyun #size-cells = <0>; 986*4882a593Smuzhiyun 987*4882a593Smuzhiyun port@1 { 988*4882a593Smuzhiyun #address-cells = <1>; 989*4882a593Smuzhiyun #size-cells = <0>; 990*4882a593Smuzhiyun 991*4882a593Smuzhiyun reg = <1>; 992*4882a593Smuzhiyun 993*4882a593Smuzhiyun vin4csi41: endpoint@3 { 994*4882a593Smuzhiyun reg = <3>; 995*4882a593Smuzhiyun remote-endpoint = <&csi41vin4>; 996*4882a593Smuzhiyun }; 997*4882a593Smuzhiyun }; 998*4882a593Smuzhiyun }; 999*4882a593Smuzhiyun }; 1000*4882a593Smuzhiyun 1001*4882a593Smuzhiyun vin5: video@e6ef5000 { 1002*4882a593Smuzhiyun compatible = "renesas,vin-r8a77980"; 1003*4882a593Smuzhiyun reg = <0 0xe6ef5000 0 0x1000>; 1004*4882a593Smuzhiyun interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 1005*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 806>; 1006*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1007*4882a593Smuzhiyun resets = <&cpg 806>; 1008*4882a593Smuzhiyun renesas,id = <5>; 1009*4882a593Smuzhiyun status = "disabled"; 1010*4882a593Smuzhiyun 1011*4882a593Smuzhiyun ports { 1012*4882a593Smuzhiyun #address-cells = <1>; 1013*4882a593Smuzhiyun #size-cells = <0>; 1014*4882a593Smuzhiyun 1015*4882a593Smuzhiyun port@1 { 1016*4882a593Smuzhiyun #address-cells = <1>; 1017*4882a593Smuzhiyun #size-cells = <0>; 1018*4882a593Smuzhiyun 1019*4882a593Smuzhiyun reg = <1>; 1020*4882a593Smuzhiyun 1021*4882a593Smuzhiyun vin5csi41: endpoint@3 { 1022*4882a593Smuzhiyun reg = <3>; 1023*4882a593Smuzhiyun remote-endpoint = <&csi41vin5>; 1024*4882a593Smuzhiyun }; 1025*4882a593Smuzhiyun }; 1026*4882a593Smuzhiyun }; 1027*4882a593Smuzhiyun }; 1028*4882a593Smuzhiyun 1029*4882a593Smuzhiyun vin6: video@e6ef6000 { 1030*4882a593Smuzhiyun compatible = "renesas,vin-r8a77980"; 1031*4882a593Smuzhiyun reg = <0 0xe6ef6000 0 0x1000>; 1032*4882a593Smuzhiyun interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>; 1033*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 805>; 1034*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1035*4882a593Smuzhiyun resets = <&cpg 805>; 1036*4882a593Smuzhiyun renesas,id = <6>; 1037*4882a593Smuzhiyun status = "disabled"; 1038*4882a593Smuzhiyun 1039*4882a593Smuzhiyun ports { 1040*4882a593Smuzhiyun #address-cells = <1>; 1041*4882a593Smuzhiyun #size-cells = <0>; 1042*4882a593Smuzhiyun 1043*4882a593Smuzhiyun port@1 { 1044*4882a593Smuzhiyun #address-cells = <1>; 1045*4882a593Smuzhiyun #size-cells = <0>; 1046*4882a593Smuzhiyun 1047*4882a593Smuzhiyun reg = <1>; 1048*4882a593Smuzhiyun 1049*4882a593Smuzhiyun vin6csi41: endpoint@3 { 1050*4882a593Smuzhiyun reg = <3>; 1051*4882a593Smuzhiyun remote-endpoint = <&csi41vin6>; 1052*4882a593Smuzhiyun }; 1053*4882a593Smuzhiyun }; 1054*4882a593Smuzhiyun }; 1055*4882a593Smuzhiyun }; 1056*4882a593Smuzhiyun 1057*4882a593Smuzhiyun vin7: video@e6ef7000 { 1058*4882a593Smuzhiyun compatible = "renesas,vin-r8a77980"; 1059*4882a593Smuzhiyun reg = <0 0xe6ef7000 0 0x1000>; 1060*4882a593Smuzhiyun interrupts = <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>; 1061*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 804>; 1062*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1063*4882a593Smuzhiyun resets = <&cpg 804>; 1064*4882a593Smuzhiyun renesas,id = <7>; 1065*4882a593Smuzhiyun status = "disabled"; 1066*4882a593Smuzhiyun 1067*4882a593Smuzhiyun ports { 1068*4882a593Smuzhiyun #address-cells = <1>; 1069*4882a593Smuzhiyun #size-cells = <0>; 1070*4882a593Smuzhiyun 1071*4882a593Smuzhiyun port@1 { 1072*4882a593Smuzhiyun #address-cells = <1>; 1073*4882a593Smuzhiyun #size-cells = <0>; 1074*4882a593Smuzhiyun 1075*4882a593Smuzhiyun reg = <1>; 1076*4882a593Smuzhiyun 1077*4882a593Smuzhiyun vin7csi41: endpoint@3 { 1078*4882a593Smuzhiyun reg = <3>; 1079*4882a593Smuzhiyun remote-endpoint = <&csi41vin7>; 1080*4882a593Smuzhiyun }; 1081*4882a593Smuzhiyun }; 1082*4882a593Smuzhiyun }; 1083*4882a593Smuzhiyun }; 1084*4882a593Smuzhiyun 1085*4882a593Smuzhiyun vin8: video@e6ef8000 { 1086*4882a593Smuzhiyun compatible = "renesas,vin-r8a77980"; 1087*4882a593Smuzhiyun reg = <0 0xe6ef8000 0 0x1000>; 1088*4882a593Smuzhiyun interrupts = <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>; 1089*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 628>; 1090*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1091*4882a593Smuzhiyun resets = <&cpg 628>; 1092*4882a593Smuzhiyun renesas,id = <8>; 1093*4882a593Smuzhiyun status = "disabled"; 1094*4882a593Smuzhiyun }; 1095*4882a593Smuzhiyun 1096*4882a593Smuzhiyun vin9: video@e6ef9000 { 1097*4882a593Smuzhiyun compatible = "renesas,vin-r8a77980"; 1098*4882a593Smuzhiyun reg = <0 0xe6ef9000 0 0x1000>; 1099*4882a593Smuzhiyun interrupts = <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>; 1100*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 627>; 1101*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1102*4882a593Smuzhiyun resets = <&cpg 627>; 1103*4882a593Smuzhiyun renesas,id = <9>; 1104*4882a593Smuzhiyun status = "disabled"; 1105*4882a593Smuzhiyun }; 1106*4882a593Smuzhiyun 1107*4882a593Smuzhiyun vin10: video@e6efa000 { 1108*4882a593Smuzhiyun compatible = "renesas,vin-r8a77980"; 1109*4882a593Smuzhiyun reg = <0 0xe6efa000 0 0x1000>; 1110*4882a593Smuzhiyun interrupts = <GIC_SPI 289 IRQ_TYPE_LEVEL_HIGH>; 1111*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 625>; 1112*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1113*4882a593Smuzhiyun resets = <&cpg 625>; 1114*4882a593Smuzhiyun renesas,id = <10>; 1115*4882a593Smuzhiyun status = "disabled"; 1116*4882a593Smuzhiyun }; 1117*4882a593Smuzhiyun 1118*4882a593Smuzhiyun vin11: video@e6efb000 { 1119*4882a593Smuzhiyun compatible = "renesas,vin-r8a77980"; 1120*4882a593Smuzhiyun reg = <0 0xe6efb000 0 0x1000>; 1121*4882a593Smuzhiyun interrupts = <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>; 1122*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 618>; 1123*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1124*4882a593Smuzhiyun resets = <&cpg 618>; 1125*4882a593Smuzhiyun renesas,id = <11>; 1126*4882a593Smuzhiyun status = "disabled"; 1127*4882a593Smuzhiyun }; 1128*4882a593Smuzhiyun 1129*4882a593Smuzhiyun vin12: video@e6efc000 { 1130*4882a593Smuzhiyun compatible = "renesas,vin-r8a77980"; 1131*4882a593Smuzhiyun reg = <0 0xe6efc000 0 0x1000>; 1132*4882a593Smuzhiyun interrupts = <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>; 1133*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 612>; 1134*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1135*4882a593Smuzhiyun resets = <&cpg 612>; 1136*4882a593Smuzhiyun renesas,id = <12>; 1137*4882a593Smuzhiyun status = "disabled"; 1138*4882a593Smuzhiyun }; 1139*4882a593Smuzhiyun 1140*4882a593Smuzhiyun vin13: video@e6efd000 { 1141*4882a593Smuzhiyun compatible = "renesas,vin-r8a77980"; 1142*4882a593Smuzhiyun reg = <0 0xe6efd000 0 0x1000>; 1143*4882a593Smuzhiyun interrupts = <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>; 1144*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 608>; 1145*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1146*4882a593Smuzhiyun resets = <&cpg 608>; 1147*4882a593Smuzhiyun renesas,id = <13>; 1148*4882a593Smuzhiyun status = "disabled"; 1149*4882a593Smuzhiyun }; 1150*4882a593Smuzhiyun 1151*4882a593Smuzhiyun vin14: video@e6efe000 { 1152*4882a593Smuzhiyun compatible = "renesas,vin-r8a77980"; 1153*4882a593Smuzhiyun reg = <0 0xe6efe000 0 0x1000>; 1154*4882a593Smuzhiyun interrupts = <GIC_SPI 301 IRQ_TYPE_LEVEL_HIGH>; 1155*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 605>; 1156*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1157*4882a593Smuzhiyun resets = <&cpg 605>; 1158*4882a593Smuzhiyun renesas,id = <14>; 1159*4882a593Smuzhiyun status = "disabled"; 1160*4882a593Smuzhiyun }; 1161*4882a593Smuzhiyun 1162*4882a593Smuzhiyun vin15: video@e6eff000 { 1163*4882a593Smuzhiyun compatible = "renesas,vin-r8a77980"; 1164*4882a593Smuzhiyun reg = <0 0xe6eff000 0 0x1000>; 1165*4882a593Smuzhiyun interrupts = <GIC_SPI 302 IRQ_TYPE_LEVEL_HIGH>; 1166*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 604>; 1167*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1168*4882a593Smuzhiyun resets = <&cpg 604>; 1169*4882a593Smuzhiyun renesas,id = <15>; 1170*4882a593Smuzhiyun status = "disabled"; 1171*4882a593Smuzhiyun }; 1172*4882a593Smuzhiyun 1173*4882a593Smuzhiyun dmac1: dma-controller@e7300000 { 1174*4882a593Smuzhiyun compatible = "renesas,dmac-r8a77980", 1175*4882a593Smuzhiyun "renesas,rcar-dmac"; 1176*4882a593Smuzhiyun reg = <0 0xe7300000 0 0x10000>; 1177*4882a593Smuzhiyun interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 1178*4882a593Smuzhiyun <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 1179*4882a593Smuzhiyun <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 1180*4882a593Smuzhiyun <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 1181*4882a593Smuzhiyun <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 1182*4882a593Smuzhiyun <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 1183*4882a593Smuzhiyun <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 1184*4882a593Smuzhiyun <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 1185*4882a593Smuzhiyun <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 1186*4882a593Smuzhiyun <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>, 1187*4882a593Smuzhiyun <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>, 1188*4882a593Smuzhiyun <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>, 1189*4882a593Smuzhiyun <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>, 1190*4882a593Smuzhiyun <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>, 1191*4882a593Smuzhiyun <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>, 1192*4882a593Smuzhiyun <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>, 1193*4882a593Smuzhiyun <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; 1194*4882a593Smuzhiyun interrupt-names = "error", 1195*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 1196*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 1197*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 1198*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15"; 1199*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 218>; 1200*4882a593Smuzhiyun clock-names = "fck"; 1201*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1202*4882a593Smuzhiyun resets = <&cpg 218>; 1203*4882a593Smuzhiyun #dma-cells = <1>; 1204*4882a593Smuzhiyun dma-channels = <16>; 1205*4882a593Smuzhiyun iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>, 1206*4882a593Smuzhiyun <&ipmmu_ds1 2>, <&ipmmu_ds1 3>, 1207*4882a593Smuzhiyun <&ipmmu_ds1 4>, <&ipmmu_ds1 5>, 1208*4882a593Smuzhiyun <&ipmmu_ds1 6>, <&ipmmu_ds1 7>, 1209*4882a593Smuzhiyun <&ipmmu_ds1 8>, <&ipmmu_ds1 9>, 1210*4882a593Smuzhiyun <&ipmmu_ds1 10>, <&ipmmu_ds1 11>, 1211*4882a593Smuzhiyun <&ipmmu_ds1 12>, <&ipmmu_ds1 13>, 1212*4882a593Smuzhiyun <&ipmmu_ds1 14>, <&ipmmu_ds1 15>; 1213*4882a593Smuzhiyun }; 1214*4882a593Smuzhiyun 1215*4882a593Smuzhiyun dmac2: dma-controller@e7310000 { 1216*4882a593Smuzhiyun compatible = "renesas,dmac-r8a77980", 1217*4882a593Smuzhiyun "renesas,rcar-dmac"; 1218*4882a593Smuzhiyun reg = <0 0xe7310000 0 0x10000>; 1219*4882a593Smuzhiyun interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>, 1220*4882a593Smuzhiyun <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 1221*4882a593Smuzhiyun <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 1222*4882a593Smuzhiyun <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 1223*4882a593Smuzhiyun <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 1224*4882a593Smuzhiyun <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 1225*4882a593Smuzhiyun <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 1226*4882a593Smuzhiyun <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 1227*4882a593Smuzhiyun <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>, 1228*4882a593Smuzhiyun <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>, 1229*4882a593Smuzhiyun <GIC_SPI 362 IRQ_TYPE_LEVEL_HIGH>, 1230*4882a593Smuzhiyun <GIC_SPI 363 IRQ_TYPE_LEVEL_HIGH>, 1231*4882a593Smuzhiyun <GIC_SPI 364 IRQ_TYPE_LEVEL_HIGH>, 1232*4882a593Smuzhiyun <GIC_SPI 365 IRQ_TYPE_LEVEL_HIGH>, 1233*4882a593Smuzhiyun <GIC_SPI 366 IRQ_TYPE_LEVEL_HIGH>, 1234*4882a593Smuzhiyun <GIC_SPI 367 IRQ_TYPE_LEVEL_HIGH>, 1235*4882a593Smuzhiyun <GIC_SPI 368 IRQ_TYPE_LEVEL_HIGH>; 1236*4882a593Smuzhiyun interrupt-names = "error", 1237*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 1238*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 1239*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 1240*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15"; 1241*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 217>; 1242*4882a593Smuzhiyun clock-names = "fck"; 1243*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1244*4882a593Smuzhiyun resets = <&cpg 217>; 1245*4882a593Smuzhiyun #dma-cells = <1>; 1246*4882a593Smuzhiyun dma-channels = <16>; 1247*4882a593Smuzhiyun iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>, 1248*4882a593Smuzhiyun <&ipmmu_ds1 18>, <&ipmmu_ds1 19>, 1249*4882a593Smuzhiyun <&ipmmu_ds1 20>, <&ipmmu_ds1 21>, 1250*4882a593Smuzhiyun <&ipmmu_ds1 22>, <&ipmmu_ds1 23>, 1251*4882a593Smuzhiyun <&ipmmu_ds1 24>, <&ipmmu_ds1 25>, 1252*4882a593Smuzhiyun <&ipmmu_ds1 26>, <&ipmmu_ds1 27>, 1253*4882a593Smuzhiyun <&ipmmu_ds1 28>, <&ipmmu_ds1 29>, 1254*4882a593Smuzhiyun <&ipmmu_ds1 30>, <&ipmmu_ds1 31>; 1255*4882a593Smuzhiyun }; 1256*4882a593Smuzhiyun 1257*4882a593Smuzhiyun gether: ethernet@e7400000 { 1258*4882a593Smuzhiyun compatible = "renesas,gether-r8a77980"; 1259*4882a593Smuzhiyun reg = <0 0xe7400000 0 0x1000>; 1260*4882a593Smuzhiyun interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 1261*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 813>; 1262*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1263*4882a593Smuzhiyun resets = <&cpg 813>; 1264*4882a593Smuzhiyun #address-cells = <1>; 1265*4882a593Smuzhiyun #size-cells = <0>; 1266*4882a593Smuzhiyun status = "disabled"; 1267*4882a593Smuzhiyun }; 1268*4882a593Smuzhiyun 1269*4882a593Smuzhiyun ipmmu_ds1: iommu@e7740000 { 1270*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77980"; 1271*4882a593Smuzhiyun reg = <0 0xe7740000 0 0x1000>; 1272*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 0>; 1273*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1274*4882a593Smuzhiyun #iommu-cells = <1>; 1275*4882a593Smuzhiyun }; 1276*4882a593Smuzhiyun 1277*4882a593Smuzhiyun ipmmu_ir: iommu@ff8b0000 { 1278*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77980"; 1279*4882a593Smuzhiyun reg = <0 0xff8b0000 0 0x1000>; 1280*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 3>; 1281*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_A3IR>; 1282*4882a593Smuzhiyun #iommu-cells = <1>; 1283*4882a593Smuzhiyun }; 1284*4882a593Smuzhiyun 1285*4882a593Smuzhiyun ipmmu_mm: iommu@e67b0000 { 1286*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77980"; 1287*4882a593Smuzhiyun reg = <0 0xe67b0000 0 0x1000>; 1288*4882a593Smuzhiyun interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, 1289*4882a593Smuzhiyun <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 1290*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1291*4882a593Smuzhiyun #iommu-cells = <1>; 1292*4882a593Smuzhiyun }; 1293*4882a593Smuzhiyun 1294*4882a593Smuzhiyun ipmmu_rt: iommu@ffc80000 { 1295*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77980"; 1296*4882a593Smuzhiyun reg = <0 0xffc80000 0 0x1000>; 1297*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 10>; 1298*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1299*4882a593Smuzhiyun #iommu-cells = <1>; 1300*4882a593Smuzhiyun }; 1301*4882a593Smuzhiyun 1302*4882a593Smuzhiyun ipmmu_vc0: iommu@fe990000 { 1303*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77980"; 1304*4882a593Smuzhiyun reg = <0 0xfe990000 0 0x1000>; 1305*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 12>; 1306*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1307*4882a593Smuzhiyun #iommu-cells = <1>; 1308*4882a593Smuzhiyun }; 1309*4882a593Smuzhiyun 1310*4882a593Smuzhiyun ipmmu_vi0: iommu@febd0000 { 1311*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77980"; 1312*4882a593Smuzhiyun reg = <0 0xfebd0000 0 0x1000>; 1313*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 14>; 1314*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1315*4882a593Smuzhiyun #iommu-cells = <1>; 1316*4882a593Smuzhiyun }; 1317*4882a593Smuzhiyun 1318*4882a593Smuzhiyun ipmmu_vip0: iommu@e7b00000 { 1319*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77980"; 1320*4882a593Smuzhiyun reg = <0 0xe7b00000 0 0x1000>; 1321*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 4>; 1322*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1323*4882a593Smuzhiyun #iommu-cells = <1>; 1324*4882a593Smuzhiyun }; 1325*4882a593Smuzhiyun 1326*4882a593Smuzhiyun ipmmu_vip1: iommu@e7960000 { 1327*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a77980"; 1328*4882a593Smuzhiyun reg = <0 0xe7960000 0 0x1000>; 1329*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 11>; 1330*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1331*4882a593Smuzhiyun #iommu-cells = <1>; 1332*4882a593Smuzhiyun }; 1333*4882a593Smuzhiyun 1334*4882a593Smuzhiyun mmc0: mmc@ee140000 { 1335*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a77980", 1336*4882a593Smuzhiyun "renesas,rcar-gen3-sdhi"; 1337*4882a593Smuzhiyun reg = <0 0xee140000 0 0x2000>; 1338*4882a593Smuzhiyun interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 1339*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 314>; 1340*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1341*4882a593Smuzhiyun resets = <&cpg 314>; 1342*4882a593Smuzhiyun max-frequency = <200000000>; 1343*4882a593Smuzhiyun iommus = <&ipmmu_ds1 32>; 1344*4882a593Smuzhiyun status = "disabled"; 1345*4882a593Smuzhiyun }; 1346*4882a593Smuzhiyun 1347*4882a593Smuzhiyun rpc: spi@ee200000 { 1348*4882a593Smuzhiyun compatible = "renesas,r8a77980-rpc-if", 1349*4882a593Smuzhiyun "renesas,rcar-gen3-rpc-if"; 1350*4882a593Smuzhiyun reg = <0 0xee200000 0 0x200>, 1351*4882a593Smuzhiyun <0 0x08000000 0 0x4000000>, 1352*4882a593Smuzhiyun <0 0xee208000 0 0x100>; 1353*4882a593Smuzhiyun reg-names = "regs", "dirmap", "wbuf"; 1354*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 1355*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 917>; 1356*4882a593Smuzhiyun clock-names = "rpc"; 1357*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1358*4882a593Smuzhiyun resets = <&cpg 917>; 1359*4882a593Smuzhiyun #address-cells = <1>; 1360*4882a593Smuzhiyun #size-cells = <0>; 1361*4882a593Smuzhiyun status = "disabled"; 1362*4882a593Smuzhiyun }; 1363*4882a593Smuzhiyun 1364*4882a593Smuzhiyun gic: interrupt-controller@f1010000 { 1365*4882a593Smuzhiyun compatible = "arm,gic-400"; 1366*4882a593Smuzhiyun #interrupt-cells = <3>; 1367*4882a593Smuzhiyun #address-cells = <0>; 1368*4882a593Smuzhiyun interrupt-controller; 1369*4882a593Smuzhiyun reg = <0x0 0xf1010000 0 0x1000>, 1370*4882a593Smuzhiyun <0x0 0xf1020000 0 0x20000>, 1371*4882a593Smuzhiyun <0x0 0xf1040000 0 0x20000>, 1372*4882a593Smuzhiyun <0x0 0xf1060000 0 0x20000>; 1373*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | 1374*4882a593Smuzhiyun IRQ_TYPE_LEVEL_HIGH)>; 1375*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 408>; 1376*4882a593Smuzhiyun clock-names = "clk"; 1377*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1378*4882a593Smuzhiyun resets = <&cpg 408>; 1379*4882a593Smuzhiyun }; 1380*4882a593Smuzhiyun 1381*4882a593Smuzhiyun pciec: pcie@fe000000 { 1382*4882a593Smuzhiyun compatible = "renesas,pcie-r8a77980", 1383*4882a593Smuzhiyun "renesas,pcie-rcar-gen3"; 1384*4882a593Smuzhiyun reg = <0 0xfe000000 0 0x80000>; 1385*4882a593Smuzhiyun #address-cells = <3>; 1386*4882a593Smuzhiyun #size-cells = <2>; 1387*4882a593Smuzhiyun bus-range = <0x00 0xff>; 1388*4882a593Smuzhiyun device_type = "pci"; 1389*4882a593Smuzhiyun ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x0100000>, 1390*4882a593Smuzhiyun <0x02000000 0 0xfe200000 0 0xfe200000 0 0x0200000>, 1391*4882a593Smuzhiyun <0x02000000 0 0x30000000 0 0x30000000 0 0x8000000>, 1392*4882a593Smuzhiyun <0x42000000 0 0x38000000 0 0x38000000 0 0x8000000>; 1393*4882a593Smuzhiyun dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>; 1394*4882a593Smuzhiyun interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>, 1395*4882a593Smuzhiyun <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>, 1396*4882a593Smuzhiyun <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>; 1397*4882a593Smuzhiyun #interrupt-cells = <1>; 1398*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 0>; 1399*4882a593Smuzhiyun interrupt-map = <0 0 0 0 &gic GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; 1400*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>; 1401*4882a593Smuzhiyun clock-names = "pcie", "pcie_bus"; 1402*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1403*4882a593Smuzhiyun resets = <&cpg 319>; 1404*4882a593Smuzhiyun phys = <&pcie_phy>; 1405*4882a593Smuzhiyun phy-names = "pcie"; 1406*4882a593Smuzhiyun status = "disabled"; 1407*4882a593Smuzhiyun }; 1408*4882a593Smuzhiyun 1409*4882a593Smuzhiyun vspd0: vsp@fea20000 { 1410*4882a593Smuzhiyun compatible = "renesas,vsp2"; 1411*4882a593Smuzhiyun reg = <0 0xfea20000 0 0x5000>; 1412*4882a593Smuzhiyun interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>; 1413*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 623>; 1414*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1415*4882a593Smuzhiyun resets = <&cpg 623>; 1416*4882a593Smuzhiyun renesas,fcp = <&fcpvd0>; 1417*4882a593Smuzhiyun }; 1418*4882a593Smuzhiyun 1419*4882a593Smuzhiyun fcpvd0: fcp@fea27000 { 1420*4882a593Smuzhiyun compatible = "renesas,fcpv"; 1421*4882a593Smuzhiyun reg = <0 0xfea27000 0 0x200>; 1422*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 603>; 1423*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1424*4882a593Smuzhiyun resets = <&cpg 603>; 1425*4882a593Smuzhiyun }; 1426*4882a593Smuzhiyun 1427*4882a593Smuzhiyun csi40: csi2@feaa0000 { 1428*4882a593Smuzhiyun compatible = "renesas,r8a77980-csi2"; 1429*4882a593Smuzhiyun reg = <0 0xfeaa0000 0 0x10000>; 1430*4882a593Smuzhiyun interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 1431*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 716>; 1432*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1433*4882a593Smuzhiyun resets = <&cpg 716>; 1434*4882a593Smuzhiyun status = "disabled"; 1435*4882a593Smuzhiyun 1436*4882a593Smuzhiyun ports { 1437*4882a593Smuzhiyun #address-cells = <1>; 1438*4882a593Smuzhiyun #size-cells = <0>; 1439*4882a593Smuzhiyun 1440*4882a593Smuzhiyun port@1 { 1441*4882a593Smuzhiyun #address-cells = <1>; 1442*4882a593Smuzhiyun #size-cells = <0>; 1443*4882a593Smuzhiyun 1444*4882a593Smuzhiyun reg = <1>; 1445*4882a593Smuzhiyun 1446*4882a593Smuzhiyun csi40vin0: endpoint@0 { 1447*4882a593Smuzhiyun reg = <0>; 1448*4882a593Smuzhiyun remote-endpoint = <&vin0csi40>; 1449*4882a593Smuzhiyun }; 1450*4882a593Smuzhiyun csi40vin1: endpoint@1 { 1451*4882a593Smuzhiyun reg = <1>; 1452*4882a593Smuzhiyun remote-endpoint = <&vin1csi40>; 1453*4882a593Smuzhiyun }; 1454*4882a593Smuzhiyun csi40vin2: endpoint@2 { 1455*4882a593Smuzhiyun reg = <2>; 1456*4882a593Smuzhiyun remote-endpoint = <&vin2csi40>; 1457*4882a593Smuzhiyun }; 1458*4882a593Smuzhiyun csi40vin3: endpoint@3 { 1459*4882a593Smuzhiyun reg = <3>; 1460*4882a593Smuzhiyun remote-endpoint = <&vin3csi40>; 1461*4882a593Smuzhiyun }; 1462*4882a593Smuzhiyun }; 1463*4882a593Smuzhiyun }; 1464*4882a593Smuzhiyun }; 1465*4882a593Smuzhiyun 1466*4882a593Smuzhiyun csi41: csi2@feab0000 { 1467*4882a593Smuzhiyun compatible = "renesas,r8a77980-csi2"; 1468*4882a593Smuzhiyun reg = <0 0xfeab0000 0 0x10000>; 1469*4882a593Smuzhiyun interrupts = <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>; 1470*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 715>; 1471*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1472*4882a593Smuzhiyun resets = <&cpg 715>; 1473*4882a593Smuzhiyun status = "disabled"; 1474*4882a593Smuzhiyun 1475*4882a593Smuzhiyun ports { 1476*4882a593Smuzhiyun #address-cells = <1>; 1477*4882a593Smuzhiyun #size-cells = <0>; 1478*4882a593Smuzhiyun 1479*4882a593Smuzhiyun port@1 { 1480*4882a593Smuzhiyun #address-cells = <1>; 1481*4882a593Smuzhiyun #size-cells = <0>; 1482*4882a593Smuzhiyun 1483*4882a593Smuzhiyun reg = <1>; 1484*4882a593Smuzhiyun 1485*4882a593Smuzhiyun csi41vin4: endpoint@0 { 1486*4882a593Smuzhiyun reg = <0>; 1487*4882a593Smuzhiyun remote-endpoint = <&vin4csi41>; 1488*4882a593Smuzhiyun }; 1489*4882a593Smuzhiyun csi41vin5: endpoint@1 { 1490*4882a593Smuzhiyun reg = <1>; 1491*4882a593Smuzhiyun remote-endpoint = <&vin5csi41>; 1492*4882a593Smuzhiyun }; 1493*4882a593Smuzhiyun csi41vin6: endpoint@2 { 1494*4882a593Smuzhiyun reg = <2>; 1495*4882a593Smuzhiyun remote-endpoint = <&vin6csi41>; 1496*4882a593Smuzhiyun }; 1497*4882a593Smuzhiyun csi41vin7: endpoint@3 { 1498*4882a593Smuzhiyun reg = <3>; 1499*4882a593Smuzhiyun remote-endpoint = <&vin7csi41>; 1500*4882a593Smuzhiyun }; 1501*4882a593Smuzhiyun }; 1502*4882a593Smuzhiyun }; 1503*4882a593Smuzhiyun }; 1504*4882a593Smuzhiyun 1505*4882a593Smuzhiyun du: display@feb00000 { 1506*4882a593Smuzhiyun compatible = "renesas,du-r8a77980"; 1507*4882a593Smuzhiyun reg = <0 0xfeb00000 0 0x80000>; 1508*4882a593Smuzhiyun interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>; 1509*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 724>; 1510*4882a593Smuzhiyun clock-names = "du.0"; 1511*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1512*4882a593Smuzhiyun resets = <&cpg 724>; 1513*4882a593Smuzhiyun reset-names = "du.0"; 1514*4882a593Smuzhiyun renesas,vsps = <&vspd0 0>; 1515*4882a593Smuzhiyun 1516*4882a593Smuzhiyun status = "disabled"; 1517*4882a593Smuzhiyun 1518*4882a593Smuzhiyun ports { 1519*4882a593Smuzhiyun #address-cells = <1>; 1520*4882a593Smuzhiyun #size-cells = <0>; 1521*4882a593Smuzhiyun 1522*4882a593Smuzhiyun port@0 { 1523*4882a593Smuzhiyun reg = <0>; 1524*4882a593Smuzhiyun du_out_rgb: endpoint { 1525*4882a593Smuzhiyun }; 1526*4882a593Smuzhiyun }; 1527*4882a593Smuzhiyun 1528*4882a593Smuzhiyun port@1 { 1529*4882a593Smuzhiyun reg = <1>; 1530*4882a593Smuzhiyun du_out_lvds0: endpoint { 1531*4882a593Smuzhiyun remote-endpoint = <&lvds0_in>; 1532*4882a593Smuzhiyun }; 1533*4882a593Smuzhiyun }; 1534*4882a593Smuzhiyun }; 1535*4882a593Smuzhiyun }; 1536*4882a593Smuzhiyun 1537*4882a593Smuzhiyun lvds0: lvds-encoder@feb90000 { 1538*4882a593Smuzhiyun compatible = "renesas,r8a77980-lvds"; 1539*4882a593Smuzhiyun reg = <0 0xfeb90000 0 0x14>; 1540*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 727>; 1541*4882a593Smuzhiyun power-domains = <&sysc R8A77980_PD_ALWAYS_ON>; 1542*4882a593Smuzhiyun resets = <&cpg 727>; 1543*4882a593Smuzhiyun status = "disabled"; 1544*4882a593Smuzhiyun 1545*4882a593Smuzhiyun ports { 1546*4882a593Smuzhiyun #address-cells = <1>; 1547*4882a593Smuzhiyun #size-cells = <0>; 1548*4882a593Smuzhiyun 1549*4882a593Smuzhiyun port@0 { 1550*4882a593Smuzhiyun reg = <0>; 1551*4882a593Smuzhiyun lvds0_in: endpoint { 1552*4882a593Smuzhiyun remote-endpoint = 1553*4882a593Smuzhiyun <&du_out_lvds0>; 1554*4882a593Smuzhiyun }; 1555*4882a593Smuzhiyun }; 1556*4882a593Smuzhiyun 1557*4882a593Smuzhiyun port@1 { 1558*4882a593Smuzhiyun reg = <1>; 1559*4882a593Smuzhiyun lvds0_out: endpoint { 1560*4882a593Smuzhiyun }; 1561*4882a593Smuzhiyun }; 1562*4882a593Smuzhiyun }; 1563*4882a593Smuzhiyun }; 1564*4882a593Smuzhiyun 1565*4882a593Smuzhiyun prr: chipid@fff00044 { 1566*4882a593Smuzhiyun compatible = "renesas,prr"; 1567*4882a593Smuzhiyun reg = <0 0xfff00044 0 4>; 1568*4882a593Smuzhiyun }; 1569*4882a593Smuzhiyun }; 1570*4882a593Smuzhiyun 1571*4882a593Smuzhiyun thermal-zones { 1572*4882a593Smuzhiyun thermal-sensor-1 { 1573*4882a593Smuzhiyun polling-delay-passive = <250>; 1574*4882a593Smuzhiyun polling-delay = <1000>; 1575*4882a593Smuzhiyun thermal-sensors = <&tsc 0>; 1576*4882a593Smuzhiyun 1577*4882a593Smuzhiyun trips { 1578*4882a593Smuzhiyun sensor1-passive { 1579*4882a593Smuzhiyun temperature = <95000>; 1580*4882a593Smuzhiyun hysteresis = <1000>; 1581*4882a593Smuzhiyun type = "passive"; 1582*4882a593Smuzhiyun }; 1583*4882a593Smuzhiyun sensor1-critical { 1584*4882a593Smuzhiyun temperature = <120000>; 1585*4882a593Smuzhiyun hysteresis = <1000>; 1586*4882a593Smuzhiyun type = "critical"; 1587*4882a593Smuzhiyun }; 1588*4882a593Smuzhiyun }; 1589*4882a593Smuzhiyun }; 1590*4882a593Smuzhiyun 1591*4882a593Smuzhiyun thermal-sensor-2 { 1592*4882a593Smuzhiyun polling-delay-passive = <250>; 1593*4882a593Smuzhiyun polling-delay = <1000>; 1594*4882a593Smuzhiyun thermal-sensors = <&tsc 1>; 1595*4882a593Smuzhiyun 1596*4882a593Smuzhiyun trips { 1597*4882a593Smuzhiyun sensor2-passive { 1598*4882a593Smuzhiyun temperature = <95000>; 1599*4882a593Smuzhiyun hysteresis = <1000>; 1600*4882a593Smuzhiyun type = "passive"; 1601*4882a593Smuzhiyun }; 1602*4882a593Smuzhiyun sensor2-critical { 1603*4882a593Smuzhiyun temperature = <120000>; 1604*4882a593Smuzhiyun hysteresis = <1000>; 1605*4882a593Smuzhiyun type = "critical"; 1606*4882a593Smuzhiyun }; 1607*4882a593Smuzhiyun }; 1608*4882a593Smuzhiyun }; 1609*4882a593Smuzhiyun }; 1610*4882a593Smuzhiyun 1611*4882a593Smuzhiyun timer { 1612*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 1613*4882a593Smuzhiyun interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | 1614*4882a593Smuzhiyun IRQ_TYPE_LEVEL_LOW)>, 1615*4882a593Smuzhiyun <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | 1616*4882a593Smuzhiyun IRQ_TYPE_LEVEL_LOW)>, 1617*4882a593Smuzhiyun <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | 1618*4882a593Smuzhiyun IRQ_TYPE_LEVEL_LOW)>, 1619*4882a593Smuzhiyun <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | 1620*4882a593Smuzhiyun IRQ_TYPE_LEVEL_LOW)>; 1621*4882a593Smuzhiyun }; 1622*4882a593Smuzhiyun}; 1623