1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Source for the V3H Starter Kit board 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2018 Renesas Electronics Corp. 6*4882a593Smuzhiyun * Copyright (C) 2018 Cogent Embedded, Inc. 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun/dts-v1/; 10*4882a593Smuzhiyun#include "r8a77980.dtsi" 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun/ { 13*4882a593Smuzhiyun model = "Renesas V3H Starter Kit board"; 14*4882a593Smuzhiyun compatible = "renesas,v3hsk", "renesas,r8a77980"; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun aliases { 17*4882a593Smuzhiyun serial0 = &scif0; 18*4882a593Smuzhiyun ethernet0 = &gether; 19*4882a593Smuzhiyun }; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun chosen { 22*4882a593Smuzhiyun stdout-path = "serial0:115200n8"; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun hdmi-out { 26*4882a593Smuzhiyun compatible = "hdmi-connector"; 27*4882a593Smuzhiyun type = "a"; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun port { 30*4882a593Smuzhiyun hdmi_con: endpoint { 31*4882a593Smuzhiyun remote-endpoint = <&adv7511_out>; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun lvds-decoder { 37*4882a593Smuzhiyun compatible = "thine,thc63lvd1024"; 38*4882a593Smuzhiyun vcc-supply = <&vcc3v3_d5>; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun ports { 41*4882a593Smuzhiyun #address-cells = <1>; 42*4882a593Smuzhiyun #size-cells = <0>; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun port@0 { 45*4882a593Smuzhiyun reg = <0>; 46*4882a593Smuzhiyun thc63lvd1024_in: endpoint { 47*4882a593Smuzhiyun remote-endpoint = <&lvds0_out>; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun port@2 { 52*4882a593Smuzhiyun reg = <2>; 53*4882a593Smuzhiyun thc63lvd1024_out: endpoint { 54*4882a593Smuzhiyun remote-endpoint = <&adv7511_in>; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun }; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun memory@48000000 { 61*4882a593Smuzhiyun device_type = "memory"; 62*4882a593Smuzhiyun /* first 128MB is reserved for secure area. */ 63*4882a593Smuzhiyun reg = <0 0x48000000 0 0x78000000>; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun osc1_clk: osc1-clock { 67*4882a593Smuzhiyun compatible = "fixed-clock"; 68*4882a593Smuzhiyun #clock-cells = <0>; 69*4882a593Smuzhiyun clock-frequency = <148500000>; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun vcc1v8_d4: regulator-0 { 73*4882a593Smuzhiyun compatible = "regulator-fixed"; 74*4882a593Smuzhiyun regulator-name = "VCC1V8_D4"; 75*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 76*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 77*4882a593Smuzhiyun regulator-boot-on; 78*4882a593Smuzhiyun regulator-always-on; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun vcc3v3_d5: regulator-1 { 82*4882a593Smuzhiyun compatible = "regulator-fixed"; 83*4882a593Smuzhiyun regulator-name = "VCC3V3_D5"; 84*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 85*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 86*4882a593Smuzhiyun regulator-boot-on; 87*4882a593Smuzhiyun regulator-always-on; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun}; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun&du { 92*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 724>, 93*4882a593Smuzhiyun <&osc1_clk>; 94*4882a593Smuzhiyun clock-names = "du.0", "dclkin.0"; 95*4882a593Smuzhiyun status = "okay"; 96*4882a593Smuzhiyun}; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun&extal_clk { 99*4882a593Smuzhiyun clock-frequency = <16666666>; 100*4882a593Smuzhiyun}; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun&extalr_clk { 103*4882a593Smuzhiyun clock-frequency = <32768>; 104*4882a593Smuzhiyun}; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun&gether { 107*4882a593Smuzhiyun pinctrl-0 = <&gether_pins>; 108*4882a593Smuzhiyun pinctrl-names = "default"; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun phy-mode = "rgmii"; 111*4882a593Smuzhiyun phy-handle = <&phy0>; 112*4882a593Smuzhiyun renesas,no-ether-link; 113*4882a593Smuzhiyun status = "okay"; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun phy0: ethernet-phy@0 { 116*4882a593Smuzhiyun reg = <0>; 117*4882a593Smuzhiyun interrupt-parent = <&gpio4>; 118*4882a593Smuzhiyun interrupts = <23 IRQ_TYPE_LEVEL_LOW>; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun}; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun&i2c0 { 123*4882a593Smuzhiyun pinctrl-0 = <&i2c0_pins>; 124*4882a593Smuzhiyun pinctrl-names = "default"; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun status = "okay"; 127*4882a593Smuzhiyun clock-frequency = <400000>; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun hdmi@39 { 130*4882a593Smuzhiyun compatible = "adi,adv7511w"; 131*4882a593Smuzhiyun #sound-dai-cells = <0>; 132*4882a593Smuzhiyun reg = <0x39>; 133*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 134*4882a593Smuzhiyun interrupts = <20 IRQ_TYPE_LEVEL_LOW>; 135*4882a593Smuzhiyun avdd-supply = <&vcc1v8_d4>; 136*4882a593Smuzhiyun dvdd-supply = <&vcc1v8_d4>; 137*4882a593Smuzhiyun pvdd-supply = <&vcc1v8_d4>; 138*4882a593Smuzhiyun bgvdd-supply = <&vcc1v8_d4>; 139*4882a593Smuzhiyun dvdd-3v-supply = <&vcc3v3_d5>; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun adi,input-depth = <8>; 142*4882a593Smuzhiyun adi,input-colorspace = "rgb"; 143*4882a593Smuzhiyun adi,input-clock = "1x"; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun ports { 146*4882a593Smuzhiyun #address-cells = <1>; 147*4882a593Smuzhiyun #size-cells = <0>; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun port@0 { 150*4882a593Smuzhiyun reg = <0>; 151*4882a593Smuzhiyun adv7511_in: endpoint { 152*4882a593Smuzhiyun remote-endpoint = <&thc63lvd1024_out>; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun port@1 { 157*4882a593Smuzhiyun reg = <1>; 158*4882a593Smuzhiyun adv7511_out: endpoint { 159*4882a593Smuzhiyun remote-endpoint = <&hdmi_con>; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun}; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun&lvds0 { 167*4882a593Smuzhiyun status = "okay"; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun ports { 170*4882a593Smuzhiyun port@1 { 171*4882a593Smuzhiyun lvds0_out: endpoint { 172*4882a593Smuzhiyun remote-endpoint = <&thc63lvd1024_in>; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun}; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun&pfc { 179*4882a593Smuzhiyun gether_pins: gether { 180*4882a593Smuzhiyun groups = "gether_mdio_a", "gether_rgmii", 181*4882a593Smuzhiyun "gether_txcrefclk", "gether_txcrefclk_mega"; 182*4882a593Smuzhiyun function = "gether"; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun i2c0_pins: i2c0 { 186*4882a593Smuzhiyun groups = "i2c0"; 187*4882a593Smuzhiyun function = "i2c0"; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun qspi0_pins: qspi0 { 191*4882a593Smuzhiyun groups = "qspi0_ctrl", "qspi0_data4"; 192*4882a593Smuzhiyun function = "qspi0"; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun scif0_pins: scif0 { 196*4882a593Smuzhiyun groups = "scif0_data"; 197*4882a593Smuzhiyun function = "scif0"; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun scif_clk_pins: scif_clk { 201*4882a593Smuzhiyun groups = "scif_clk_b"; 202*4882a593Smuzhiyun function = "scif_clk"; 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun}; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun&rpc { 207*4882a593Smuzhiyun pinctrl-0 = <&qspi0_pins>; 208*4882a593Smuzhiyun pinctrl-names = "default"; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun status = "okay"; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun flash@0 { 213*4882a593Smuzhiyun compatible = "spansion,s25fs512s", "jedec,spi-nor"; 214*4882a593Smuzhiyun reg = <0>; 215*4882a593Smuzhiyun spi-max-frequency = <50000000>; 216*4882a593Smuzhiyun spi-rx-bus-width = <4>; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun partitions { 219*4882a593Smuzhiyun compatible = "fixed-partitions"; 220*4882a593Smuzhiyun #address-cells = <1>; 221*4882a593Smuzhiyun #size-cells = <1>; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun bootparam@0 { 224*4882a593Smuzhiyun reg = <0x00000000 0x040000>; 225*4882a593Smuzhiyun read-only; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun cr7@40000 { 228*4882a593Smuzhiyun reg = <0x00040000 0x080000>; 229*4882a593Smuzhiyun read-only; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun cert_header_sa3@c0000 { 232*4882a593Smuzhiyun reg = <0x000c0000 0x080000>; 233*4882a593Smuzhiyun read-only; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun bl2@140000 { 236*4882a593Smuzhiyun reg = <0x00140000 0x040000>; 237*4882a593Smuzhiyun read-only; 238*4882a593Smuzhiyun }; 239*4882a593Smuzhiyun cert_header_sa6@180000 { 240*4882a593Smuzhiyun reg = <0x00180000 0x040000>; 241*4882a593Smuzhiyun read-only; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun bl31@1c0000 { 244*4882a593Smuzhiyun reg = <0x001c0000 0x460000>; 245*4882a593Smuzhiyun read-only; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun uboot@640000 { 248*4882a593Smuzhiyun reg = <0x00640000 0x0c0000>; 249*4882a593Smuzhiyun read-only; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun uboot-env@700000 { 252*4882a593Smuzhiyun reg = <0x00700000 0x040000>; 253*4882a593Smuzhiyun read-only; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun dtb@740000 { 256*4882a593Smuzhiyun reg = <0x00740000 0x080000>; 257*4882a593Smuzhiyun }; 258*4882a593Smuzhiyun kernel@7c0000 { 259*4882a593Smuzhiyun reg = <0x007c0000 0x1400000>; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun user@1bc0000 { 262*4882a593Smuzhiyun reg = <0x01bc0000 0x2440000>; 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun}; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun&rwdt { 269*4882a593Smuzhiyun timeout-sec = <60>; 270*4882a593Smuzhiyun status = "okay"; 271*4882a593Smuzhiyun}; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun&scif0 { 274*4882a593Smuzhiyun pinctrl-0 = <&scif0_pins>, <&scif_clk_pins>; 275*4882a593Smuzhiyun pinctrl-names = "default"; 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun status = "okay"; 278*4882a593Smuzhiyun}; 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun&scif_clk { 281*4882a593Smuzhiyun clock-frequency = <14745600>; 282*4882a593Smuzhiyun}; 283