1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Source for the RZ/G2E (R8A774C0) SoC 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2018-2019 Renesas Electronics Corp. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include <dt-bindings/clock/r8a774c0-cpg-mssr.h> 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 10*4882a593Smuzhiyun#include <dt-bindings/power/r8a774c0-sysc.h> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun/ { 13*4882a593Smuzhiyun compatible = "renesas,r8a774c0"; 14*4882a593Smuzhiyun #address-cells = <2>; 15*4882a593Smuzhiyun #size-cells = <2>; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* 18*4882a593Smuzhiyun * The external audio clocks are configured as 0 Hz fixed frequency 19*4882a593Smuzhiyun * clocks by default. 20*4882a593Smuzhiyun * Boards that provide audio clocks should override them. 21*4882a593Smuzhiyun */ 22*4882a593Smuzhiyun audio_clk_a: audio_clk_a { 23*4882a593Smuzhiyun compatible = "fixed-clock"; 24*4882a593Smuzhiyun #clock-cells = <0>; 25*4882a593Smuzhiyun clock-frequency = <0>; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun audio_clk_b: audio_clk_b { 29*4882a593Smuzhiyun compatible = "fixed-clock"; 30*4882a593Smuzhiyun #clock-cells = <0>; 31*4882a593Smuzhiyun clock-frequency = <0>; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun audio_clk_c: audio_clk_c { 35*4882a593Smuzhiyun compatible = "fixed-clock"; 36*4882a593Smuzhiyun #clock-cells = <0>; 37*4882a593Smuzhiyun clock-frequency = <0>; 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /* External CAN clock - to be overridden by boards that provide it */ 41*4882a593Smuzhiyun can_clk: can { 42*4882a593Smuzhiyun compatible = "fixed-clock"; 43*4882a593Smuzhiyun #clock-cells = <0>; 44*4882a593Smuzhiyun clock-frequency = <0>; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun cluster1_opp: opp_table10 { 48*4882a593Smuzhiyun compatible = "operating-points-v2"; 49*4882a593Smuzhiyun opp-shared; 50*4882a593Smuzhiyun opp-800000000 { 51*4882a593Smuzhiyun opp-hz = /bits/ 64 <800000000>; 52*4882a593Smuzhiyun opp-microvolt = <820000>; 53*4882a593Smuzhiyun clock-latency-ns = <300000>; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun opp-1000000000 { 56*4882a593Smuzhiyun opp-hz = /bits/ 64 <1000000000>; 57*4882a593Smuzhiyun opp-microvolt = <820000>; 58*4882a593Smuzhiyun clock-latency-ns = <300000>; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun opp-1200000000 { 61*4882a593Smuzhiyun opp-hz = /bits/ 64 <1200000000>; 62*4882a593Smuzhiyun opp-microvolt = <820000>; 63*4882a593Smuzhiyun clock-latency-ns = <300000>; 64*4882a593Smuzhiyun opp-suspend; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun cpus { 69*4882a593Smuzhiyun #address-cells = <1>; 70*4882a593Smuzhiyun #size-cells = <0>; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun a53_0: cpu@0 { 73*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 74*4882a593Smuzhiyun reg = <0>; 75*4882a593Smuzhiyun device_type = "cpu"; 76*4882a593Smuzhiyun #cooling-cells = <2>; 77*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_CA53_CPU0>; 78*4882a593Smuzhiyun next-level-cache = <&L2_CA53>; 79*4882a593Smuzhiyun enable-method = "psci"; 80*4882a593Smuzhiyun dynamic-power-coefficient = <277>; 81*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A774C0_CLK_Z2>; 82*4882a593Smuzhiyun operating-points-v2 = <&cluster1_opp>; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun a53_1: cpu@1 { 86*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 87*4882a593Smuzhiyun reg = <1>; 88*4882a593Smuzhiyun device_type = "cpu"; 89*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_CA53_CPU1>; 90*4882a593Smuzhiyun next-level-cache = <&L2_CA53>; 91*4882a593Smuzhiyun enable-method = "psci"; 92*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A774C0_CLK_Z2>; 93*4882a593Smuzhiyun operating-points-v2 = <&cluster1_opp>; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun L2_CA53: cache-controller-0 { 97*4882a593Smuzhiyun compatible = "cache"; 98*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_CA53_SCU>; 99*4882a593Smuzhiyun cache-unified; 100*4882a593Smuzhiyun cache-level = <2>; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun extal_clk: extal { 105*4882a593Smuzhiyun compatible = "fixed-clock"; 106*4882a593Smuzhiyun #clock-cells = <0>; 107*4882a593Smuzhiyun /* This value must be overridden by the board */ 108*4882a593Smuzhiyun clock-frequency = <0>; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun /* External PCIe clock - can be overridden by the board */ 112*4882a593Smuzhiyun pcie_bus_clk: pcie_bus { 113*4882a593Smuzhiyun compatible = "fixed-clock"; 114*4882a593Smuzhiyun #clock-cells = <0>; 115*4882a593Smuzhiyun clock-frequency = <0>; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun pmu_a53 { 119*4882a593Smuzhiyun compatible = "arm,cortex-a53-pmu"; 120*4882a593Smuzhiyun interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 121*4882a593Smuzhiyun <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 122*4882a593Smuzhiyun interrupt-affinity = <&a53_0>, <&a53_1>; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun psci { 126*4882a593Smuzhiyun compatible = "arm,psci-1.0", "arm,psci-0.2"; 127*4882a593Smuzhiyun method = "smc"; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun /* External SCIF clock - to be overridden by boards that provide it */ 131*4882a593Smuzhiyun scif_clk: scif { 132*4882a593Smuzhiyun compatible = "fixed-clock"; 133*4882a593Smuzhiyun #clock-cells = <0>; 134*4882a593Smuzhiyun clock-frequency = <0>; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun soc: soc { 138*4882a593Smuzhiyun compatible = "simple-bus"; 139*4882a593Smuzhiyun interrupt-parent = <&gic>; 140*4882a593Smuzhiyun #address-cells = <2>; 141*4882a593Smuzhiyun #size-cells = <2>; 142*4882a593Smuzhiyun ranges; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun rwdt: watchdog@e6020000 { 145*4882a593Smuzhiyun compatible = "renesas,r8a774c0-wdt", 146*4882a593Smuzhiyun "renesas,rcar-gen3-wdt"; 147*4882a593Smuzhiyun reg = <0 0xe6020000 0 0x0c>; 148*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 402>; 149*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 150*4882a593Smuzhiyun resets = <&cpg 402>; 151*4882a593Smuzhiyun status = "disabled"; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun gpio0: gpio@e6050000 { 155*4882a593Smuzhiyun compatible = "renesas,gpio-r8a774c0", 156*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 157*4882a593Smuzhiyun reg = <0 0xe6050000 0 0x50>; 158*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 159*4882a593Smuzhiyun #gpio-cells = <2>; 160*4882a593Smuzhiyun gpio-controller; 161*4882a593Smuzhiyun gpio-ranges = <&pfc 0 0 18>; 162*4882a593Smuzhiyun #interrupt-cells = <2>; 163*4882a593Smuzhiyun interrupt-controller; 164*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 912>; 165*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 166*4882a593Smuzhiyun resets = <&cpg 912>; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun gpio1: gpio@e6051000 { 170*4882a593Smuzhiyun compatible = "renesas,gpio-r8a774c0", 171*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 172*4882a593Smuzhiyun reg = <0 0xe6051000 0 0x50>; 173*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 174*4882a593Smuzhiyun #gpio-cells = <2>; 175*4882a593Smuzhiyun gpio-controller; 176*4882a593Smuzhiyun gpio-ranges = <&pfc 0 32 23>; 177*4882a593Smuzhiyun #interrupt-cells = <2>; 178*4882a593Smuzhiyun interrupt-controller; 179*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 911>; 180*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 181*4882a593Smuzhiyun resets = <&cpg 911>; 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun gpio2: gpio@e6052000 { 185*4882a593Smuzhiyun compatible = "renesas,gpio-r8a774c0", 186*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 187*4882a593Smuzhiyun reg = <0 0xe6052000 0 0x50>; 188*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 189*4882a593Smuzhiyun #gpio-cells = <2>; 190*4882a593Smuzhiyun gpio-controller; 191*4882a593Smuzhiyun gpio-ranges = <&pfc 0 64 26>; 192*4882a593Smuzhiyun #interrupt-cells = <2>; 193*4882a593Smuzhiyun interrupt-controller; 194*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 910>; 195*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 196*4882a593Smuzhiyun resets = <&cpg 910>; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun gpio3: gpio@e6053000 { 200*4882a593Smuzhiyun compatible = "renesas,gpio-r8a774c0", 201*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 202*4882a593Smuzhiyun reg = <0 0xe6053000 0 0x50>; 203*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 204*4882a593Smuzhiyun #gpio-cells = <2>; 205*4882a593Smuzhiyun gpio-controller; 206*4882a593Smuzhiyun gpio-ranges = <&pfc 0 96 16>; 207*4882a593Smuzhiyun #interrupt-cells = <2>; 208*4882a593Smuzhiyun interrupt-controller; 209*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 909>; 210*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 211*4882a593Smuzhiyun resets = <&cpg 909>; 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun gpio4: gpio@e6054000 { 215*4882a593Smuzhiyun compatible = "renesas,gpio-r8a774c0", 216*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 217*4882a593Smuzhiyun reg = <0 0xe6054000 0 0x50>; 218*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 219*4882a593Smuzhiyun #gpio-cells = <2>; 220*4882a593Smuzhiyun gpio-controller; 221*4882a593Smuzhiyun gpio-ranges = <&pfc 0 128 11>; 222*4882a593Smuzhiyun #interrupt-cells = <2>; 223*4882a593Smuzhiyun interrupt-controller; 224*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 908>; 225*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 226*4882a593Smuzhiyun resets = <&cpg 908>; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun gpio5: gpio@e6055000 { 230*4882a593Smuzhiyun compatible = "renesas,gpio-r8a774c0", 231*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 232*4882a593Smuzhiyun reg = <0 0xe6055000 0 0x50>; 233*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 234*4882a593Smuzhiyun #gpio-cells = <2>; 235*4882a593Smuzhiyun gpio-controller; 236*4882a593Smuzhiyun gpio-ranges = <&pfc 0 160 20>; 237*4882a593Smuzhiyun #interrupt-cells = <2>; 238*4882a593Smuzhiyun interrupt-controller; 239*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 907>; 240*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 241*4882a593Smuzhiyun resets = <&cpg 907>; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun gpio6: gpio@e6055400 { 245*4882a593Smuzhiyun compatible = "renesas,gpio-r8a774c0", 246*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 247*4882a593Smuzhiyun reg = <0 0xe6055400 0 0x50>; 248*4882a593Smuzhiyun interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 249*4882a593Smuzhiyun #gpio-cells = <2>; 250*4882a593Smuzhiyun gpio-controller; 251*4882a593Smuzhiyun gpio-ranges = <&pfc 0 192 18>; 252*4882a593Smuzhiyun #interrupt-cells = <2>; 253*4882a593Smuzhiyun interrupt-controller; 254*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 906>; 255*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 256*4882a593Smuzhiyun resets = <&cpg 906>; 257*4882a593Smuzhiyun }; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun pfc: pinctrl@e6060000 { 260*4882a593Smuzhiyun compatible = "renesas,pfc-r8a774c0"; 261*4882a593Smuzhiyun reg = <0 0xe6060000 0 0x508>; 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun cmt0: timer@e60f0000 { 265*4882a593Smuzhiyun compatible = "renesas,r8a774c0-cmt0", 266*4882a593Smuzhiyun "renesas,rcar-gen3-cmt0"; 267*4882a593Smuzhiyun reg = <0 0xe60f0000 0 0x1004>; 268*4882a593Smuzhiyun interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 269*4882a593Smuzhiyun <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 270*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 303>; 271*4882a593Smuzhiyun clock-names = "fck"; 272*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 273*4882a593Smuzhiyun resets = <&cpg 303>; 274*4882a593Smuzhiyun status = "disabled"; 275*4882a593Smuzhiyun }; 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun cmt1: timer@e6130000 { 278*4882a593Smuzhiyun compatible = "renesas,r8a774c0-cmt1", 279*4882a593Smuzhiyun "renesas,rcar-gen3-cmt1"; 280*4882a593Smuzhiyun reg = <0 0xe6130000 0 0x1004>; 281*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 282*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 283*4882a593Smuzhiyun <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 284*4882a593Smuzhiyun <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 285*4882a593Smuzhiyun <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 286*4882a593Smuzhiyun <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 287*4882a593Smuzhiyun <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, 288*4882a593Smuzhiyun <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 289*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 302>; 290*4882a593Smuzhiyun clock-names = "fck"; 291*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 292*4882a593Smuzhiyun resets = <&cpg 302>; 293*4882a593Smuzhiyun status = "disabled"; 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun cmt2: timer@e6140000 { 297*4882a593Smuzhiyun compatible = "renesas,r8a774c0-cmt1", 298*4882a593Smuzhiyun "renesas,rcar-gen3-cmt1"; 299*4882a593Smuzhiyun reg = <0 0xe6140000 0 0x1004>; 300*4882a593Smuzhiyun interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>, 301*4882a593Smuzhiyun <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>, 302*4882a593Smuzhiyun <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>, 303*4882a593Smuzhiyun <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>, 304*4882a593Smuzhiyun <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>, 305*4882a593Smuzhiyun <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>, 306*4882a593Smuzhiyun <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>, 307*4882a593Smuzhiyun <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>; 308*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 301>; 309*4882a593Smuzhiyun clock-names = "fck"; 310*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 311*4882a593Smuzhiyun resets = <&cpg 301>; 312*4882a593Smuzhiyun status = "disabled"; 313*4882a593Smuzhiyun }; 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun cmt3: timer@e6148000 { 316*4882a593Smuzhiyun compatible = "renesas,r8a774c0-cmt1", 317*4882a593Smuzhiyun "renesas,rcar-gen3-cmt1"; 318*4882a593Smuzhiyun reg = <0 0xe6148000 0 0x1004>; 319*4882a593Smuzhiyun interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>, 320*4882a593Smuzhiyun <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>, 321*4882a593Smuzhiyun <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>, 322*4882a593Smuzhiyun <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>, 323*4882a593Smuzhiyun <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>, 324*4882a593Smuzhiyun <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>, 325*4882a593Smuzhiyun <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>, 326*4882a593Smuzhiyun <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>; 327*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 300>; 328*4882a593Smuzhiyun clock-names = "fck"; 329*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 330*4882a593Smuzhiyun resets = <&cpg 300>; 331*4882a593Smuzhiyun status = "disabled"; 332*4882a593Smuzhiyun }; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun cpg: clock-controller@e6150000 { 335*4882a593Smuzhiyun compatible = "renesas,r8a774c0-cpg-mssr"; 336*4882a593Smuzhiyun reg = <0 0xe6150000 0 0x1000>; 337*4882a593Smuzhiyun clocks = <&extal_clk>; 338*4882a593Smuzhiyun clock-names = "extal"; 339*4882a593Smuzhiyun #clock-cells = <2>; 340*4882a593Smuzhiyun #power-domain-cells = <0>; 341*4882a593Smuzhiyun #reset-cells = <1>; 342*4882a593Smuzhiyun }; 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun rst: reset-controller@e6160000 { 345*4882a593Smuzhiyun compatible = "renesas,r8a774c0-rst"; 346*4882a593Smuzhiyun reg = <0 0xe6160000 0 0x0200>; 347*4882a593Smuzhiyun }; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun sysc: system-controller@e6180000 { 350*4882a593Smuzhiyun compatible = "renesas,r8a774c0-sysc"; 351*4882a593Smuzhiyun reg = <0 0xe6180000 0 0x0400>; 352*4882a593Smuzhiyun #power-domain-cells = <1>; 353*4882a593Smuzhiyun }; 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun thermal: thermal@e6190000 { 356*4882a593Smuzhiyun compatible = "renesas,thermal-r8a774c0"; 357*4882a593Smuzhiyun reg = <0 0xe6190000 0 0x10>, <0 0xe6190100 0 0x38>; 358*4882a593Smuzhiyun interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 359*4882a593Smuzhiyun <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 360*4882a593Smuzhiyun <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 361*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 522>; 362*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 363*4882a593Smuzhiyun resets = <&cpg 522>; 364*4882a593Smuzhiyun #thermal-sensor-cells = <0>; 365*4882a593Smuzhiyun }; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun intc_ex: interrupt-controller@e61c0000 { 368*4882a593Smuzhiyun compatible = "renesas,intc-ex-r8a774c0", "renesas,irqc"; 369*4882a593Smuzhiyun #interrupt-cells = <2>; 370*4882a593Smuzhiyun interrupt-controller; 371*4882a593Smuzhiyun reg = <0 0xe61c0000 0 0x200>; 372*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 373*4882a593Smuzhiyun <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 374*4882a593Smuzhiyun <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 375*4882a593Smuzhiyun <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 376*4882a593Smuzhiyun <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>, 377*4882a593Smuzhiyun <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>; 378*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 407>; 379*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 380*4882a593Smuzhiyun resets = <&cpg 407>; 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun tmu0: timer@e61e0000 { 384*4882a593Smuzhiyun compatible = "renesas,tmu-r8a774c0", "renesas,tmu"; 385*4882a593Smuzhiyun reg = <0 0xe61e0000 0 0x30>; 386*4882a593Smuzhiyun interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 387*4882a593Smuzhiyun <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, 388*4882a593Smuzhiyun <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>; 389*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 125>; 390*4882a593Smuzhiyun clock-names = "fck"; 391*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 392*4882a593Smuzhiyun resets = <&cpg 125>; 393*4882a593Smuzhiyun status = "disabled"; 394*4882a593Smuzhiyun }; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun tmu1: timer@e6fc0000 { 397*4882a593Smuzhiyun compatible = "renesas,tmu-r8a774c0", "renesas,tmu"; 398*4882a593Smuzhiyun reg = <0 0xe6fc0000 0 0x30>; 399*4882a593Smuzhiyun interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, 400*4882a593Smuzhiyun <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>, 401*4882a593Smuzhiyun <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>; 402*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 124>; 403*4882a593Smuzhiyun clock-names = "fck"; 404*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 405*4882a593Smuzhiyun resets = <&cpg 124>; 406*4882a593Smuzhiyun status = "disabled"; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun tmu2: timer@e6fd0000 { 410*4882a593Smuzhiyun compatible = "renesas,tmu-r8a774c0", "renesas,tmu"; 411*4882a593Smuzhiyun reg = <0 0xe6fd0000 0 0x30>; 412*4882a593Smuzhiyun interrupts = <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>, 413*4882a593Smuzhiyun <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 414*4882a593Smuzhiyun <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>; 415*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 123>; 416*4882a593Smuzhiyun clock-names = "fck"; 417*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 418*4882a593Smuzhiyun resets = <&cpg 123>; 419*4882a593Smuzhiyun status = "disabled"; 420*4882a593Smuzhiyun }; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun tmu3: timer@e6fe0000 { 423*4882a593Smuzhiyun compatible = "renesas,tmu-r8a774c0", "renesas,tmu"; 424*4882a593Smuzhiyun reg = <0 0xe6fe0000 0 0x30>; 425*4882a593Smuzhiyun interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 426*4882a593Smuzhiyun <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>, 427*4882a593Smuzhiyun <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 428*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 122>; 429*4882a593Smuzhiyun clock-names = "fck"; 430*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 431*4882a593Smuzhiyun resets = <&cpg 122>; 432*4882a593Smuzhiyun status = "disabled"; 433*4882a593Smuzhiyun }; 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun tmu4: timer@ffc00000 { 436*4882a593Smuzhiyun compatible = "renesas,tmu-r8a774c0", "renesas,tmu"; 437*4882a593Smuzhiyun reg = <0 0xffc00000 0 0x30>; 438*4882a593Smuzhiyun interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>, 439*4882a593Smuzhiyun <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>, 440*4882a593Smuzhiyun <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>; 441*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 121>; 442*4882a593Smuzhiyun clock-names = "fck"; 443*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 444*4882a593Smuzhiyun resets = <&cpg 121>; 445*4882a593Smuzhiyun status = "disabled"; 446*4882a593Smuzhiyun }; 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun i2c0: i2c@e6500000 { 449*4882a593Smuzhiyun #address-cells = <1>; 450*4882a593Smuzhiyun #size-cells = <0>; 451*4882a593Smuzhiyun compatible = "renesas,i2c-r8a774c0", 452*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 453*4882a593Smuzhiyun reg = <0 0xe6500000 0 0x40>; 454*4882a593Smuzhiyun interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 455*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 931>; 456*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 457*4882a593Smuzhiyun resets = <&cpg 931>; 458*4882a593Smuzhiyun dmas = <&dmac1 0x91>, <&dmac1 0x90>, 459*4882a593Smuzhiyun <&dmac2 0x91>, <&dmac2 0x90>; 460*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 461*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <110>; 462*4882a593Smuzhiyun status = "disabled"; 463*4882a593Smuzhiyun }; 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun i2c1: i2c@e6508000 { 466*4882a593Smuzhiyun #address-cells = <1>; 467*4882a593Smuzhiyun #size-cells = <0>; 468*4882a593Smuzhiyun compatible = "renesas,i2c-r8a774c0", 469*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 470*4882a593Smuzhiyun reg = <0 0xe6508000 0 0x40>; 471*4882a593Smuzhiyun interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 472*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 930>; 473*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 474*4882a593Smuzhiyun resets = <&cpg 930>; 475*4882a593Smuzhiyun dmas = <&dmac1 0x93>, <&dmac1 0x92>, 476*4882a593Smuzhiyun <&dmac2 0x93>, <&dmac2 0x92>; 477*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 478*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 479*4882a593Smuzhiyun status = "disabled"; 480*4882a593Smuzhiyun }; 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun i2c2: i2c@e6510000 { 483*4882a593Smuzhiyun #address-cells = <1>; 484*4882a593Smuzhiyun #size-cells = <0>; 485*4882a593Smuzhiyun compatible = "renesas,i2c-r8a774c0", 486*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 487*4882a593Smuzhiyun reg = <0 0xe6510000 0 0x40>; 488*4882a593Smuzhiyun interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 489*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 929>; 490*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 491*4882a593Smuzhiyun resets = <&cpg 929>; 492*4882a593Smuzhiyun dmas = <&dmac1 0x95>, <&dmac1 0x94>, 493*4882a593Smuzhiyun <&dmac2 0x95>, <&dmac2 0x94>; 494*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 495*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 496*4882a593Smuzhiyun status = "disabled"; 497*4882a593Smuzhiyun }; 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun i2c3: i2c@e66d0000 { 500*4882a593Smuzhiyun #address-cells = <1>; 501*4882a593Smuzhiyun #size-cells = <0>; 502*4882a593Smuzhiyun compatible = "renesas,i2c-r8a774c0", 503*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 504*4882a593Smuzhiyun reg = <0 0xe66d0000 0 0x40>; 505*4882a593Smuzhiyun interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 506*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 928>; 507*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 508*4882a593Smuzhiyun resets = <&cpg 928>; 509*4882a593Smuzhiyun dmas = <&dmac0 0x97>, <&dmac0 0x96>; 510*4882a593Smuzhiyun dma-names = "tx", "rx"; 511*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <110>; 512*4882a593Smuzhiyun status = "disabled"; 513*4882a593Smuzhiyun }; 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun i2c4: i2c@e66d8000 { 516*4882a593Smuzhiyun #address-cells = <1>; 517*4882a593Smuzhiyun #size-cells = <0>; 518*4882a593Smuzhiyun compatible = "renesas,i2c-r8a774c0", 519*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 520*4882a593Smuzhiyun reg = <0 0xe66d8000 0 0x40>; 521*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 522*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 927>; 523*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 524*4882a593Smuzhiyun resets = <&cpg 927>; 525*4882a593Smuzhiyun dmas = <&dmac0 0x99>, <&dmac0 0x98>; 526*4882a593Smuzhiyun dma-names = "tx", "rx"; 527*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 528*4882a593Smuzhiyun status = "disabled"; 529*4882a593Smuzhiyun }; 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun i2c5: i2c@e66e0000 { 532*4882a593Smuzhiyun #address-cells = <1>; 533*4882a593Smuzhiyun #size-cells = <0>; 534*4882a593Smuzhiyun compatible = "renesas,i2c-r8a774c0", 535*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 536*4882a593Smuzhiyun reg = <0 0xe66e0000 0 0x40>; 537*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 538*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 919>; 539*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 540*4882a593Smuzhiyun resets = <&cpg 919>; 541*4882a593Smuzhiyun dmas = <&dmac0 0x9b>, <&dmac0 0x9a>; 542*4882a593Smuzhiyun dma-names = "tx", "rx"; 543*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 544*4882a593Smuzhiyun status = "disabled"; 545*4882a593Smuzhiyun }; 546*4882a593Smuzhiyun 547*4882a593Smuzhiyun i2c6: i2c@e66e8000 { 548*4882a593Smuzhiyun #address-cells = <1>; 549*4882a593Smuzhiyun #size-cells = <0>; 550*4882a593Smuzhiyun compatible = "renesas,i2c-r8a774c0", 551*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 552*4882a593Smuzhiyun reg = <0 0xe66e8000 0 0x40>; 553*4882a593Smuzhiyun interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 554*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 918>; 555*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 556*4882a593Smuzhiyun resets = <&cpg 918>; 557*4882a593Smuzhiyun dmas = <&dmac0 0x9d>, <&dmac0 0x9c>; 558*4882a593Smuzhiyun dma-names = "tx", "rx"; 559*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 560*4882a593Smuzhiyun status = "disabled"; 561*4882a593Smuzhiyun }; 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun i2c7: i2c@e6690000 { 564*4882a593Smuzhiyun #address-cells = <1>; 565*4882a593Smuzhiyun #size-cells = <0>; 566*4882a593Smuzhiyun compatible = "renesas,i2c-r8a774c0", 567*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 568*4882a593Smuzhiyun reg = <0 0xe6690000 0 0x40>; 569*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 570*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 1003>; 571*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 572*4882a593Smuzhiyun resets = <&cpg 1003>; 573*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 574*4882a593Smuzhiyun status = "disabled"; 575*4882a593Smuzhiyun }; 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun i2c_dvfs: i2c@e60b0000 { 578*4882a593Smuzhiyun #address-cells = <1>; 579*4882a593Smuzhiyun #size-cells = <0>; 580*4882a593Smuzhiyun compatible = "renesas,iic-r8a774c0"; 581*4882a593Smuzhiyun reg = <0 0xe60b0000 0 0x15>; 582*4882a593Smuzhiyun interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 583*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 926>; 584*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 585*4882a593Smuzhiyun resets = <&cpg 926>; 586*4882a593Smuzhiyun dmas = <&dmac0 0x11>, <&dmac0 0x10>; 587*4882a593Smuzhiyun dma-names = "tx", "rx"; 588*4882a593Smuzhiyun status = "disabled"; 589*4882a593Smuzhiyun }; 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun hscif0: serial@e6540000 { 592*4882a593Smuzhiyun compatible = "renesas,hscif-r8a774c0", 593*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 594*4882a593Smuzhiyun "renesas,hscif"; 595*4882a593Smuzhiyun reg = <0 0xe6540000 0 0x60>; 596*4882a593Smuzhiyun interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 597*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 520>, 598*4882a593Smuzhiyun <&cpg CPG_CORE R8A774C0_CLK_S3D1C>, 599*4882a593Smuzhiyun <&scif_clk>; 600*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 601*4882a593Smuzhiyun dmas = <&dmac1 0x31>, <&dmac1 0x30>, 602*4882a593Smuzhiyun <&dmac2 0x31>, <&dmac2 0x30>; 603*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 604*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 605*4882a593Smuzhiyun resets = <&cpg 520>; 606*4882a593Smuzhiyun status = "disabled"; 607*4882a593Smuzhiyun }; 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun hscif1: serial@e6550000 { 610*4882a593Smuzhiyun compatible = "renesas,hscif-r8a774c0", 611*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 612*4882a593Smuzhiyun "renesas,hscif"; 613*4882a593Smuzhiyun reg = <0 0xe6550000 0 0x60>; 614*4882a593Smuzhiyun interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 615*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 519>, 616*4882a593Smuzhiyun <&cpg CPG_CORE R8A774C0_CLK_S3D1C>, 617*4882a593Smuzhiyun <&scif_clk>; 618*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 619*4882a593Smuzhiyun dmas = <&dmac1 0x33>, <&dmac1 0x32>, 620*4882a593Smuzhiyun <&dmac2 0x33>, <&dmac2 0x32>; 621*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 622*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 623*4882a593Smuzhiyun resets = <&cpg 519>; 624*4882a593Smuzhiyun status = "disabled"; 625*4882a593Smuzhiyun }; 626*4882a593Smuzhiyun 627*4882a593Smuzhiyun hscif2: serial@e6560000 { 628*4882a593Smuzhiyun compatible = "renesas,hscif-r8a774c0", 629*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 630*4882a593Smuzhiyun "renesas,hscif"; 631*4882a593Smuzhiyun reg = <0 0xe6560000 0 0x60>; 632*4882a593Smuzhiyun interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 633*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 518>, 634*4882a593Smuzhiyun <&cpg CPG_CORE R8A774C0_CLK_S3D1C>, 635*4882a593Smuzhiyun <&scif_clk>; 636*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 637*4882a593Smuzhiyun dmas = <&dmac1 0x35>, <&dmac1 0x34>, 638*4882a593Smuzhiyun <&dmac2 0x35>, <&dmac2 0x34>; 639*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 640*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 641*4882a593Smuzhiyun resets = <&cpg 518>; 642*4882a593Smuzhiyun status = "disabled"; 643*4882a593Smuzhiyun }; 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun hscif3: serial@e66a0000 { 646*4882a593Smuzhiyun compatible = "renesas,hscif-r8a774c0", 647*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 648*4882a593Smuzhiyun "renesas,hscif"; 649*4882a593Smuzhiyun reg = <0 0xe66a0000 0 0x60>; 650*4882a593Smuzhiyun interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 651*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 517>, 652*4882a593Smuzhiyun <&cpg CPG_CORE R8A774C0_CLK_S3D1C>, 653*4882a593Smuzhiyun <&scif_clk>; 654*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 655*4882a593Smuzhiyun dmas = <&dmac0 0x37>, <&dmac0 0x36>; 656*4882a593Smuzhiyun dma-names = "tx", "rx"; 657*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 658*4882a593Smuzhiyun resets = <&cpg 517>; 659*4882a593Smuzhiyun status = "disabled"; 660*4882a593Smuzhiyun }; 661*4882a593Smuzhiyun 662*4882a593Smuzhiyun hscif4: serial@e66b0000 { 663*4882a593Smuzhiyun compatible = "renesas,hscif-r8a774c0", 664*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 665*4882a593Smuzhiyun "renesas,hscif"; 666*4882a593Smuzhiyun reg = <0 0xe66b0000 0 0x60>; 667*4882a593Smuzhiyun interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 668*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 516>, 669*4882a593Smuzhiyun <&cpg CPG_CORE R8A774C0_CLK_S3D1C>, 670*4882a593Smuzhiyun <&scif_clk>; 671*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 672*4882a593Smuzhiyun dmas = <&dmac0 0x39>, <&dmac0 0x38>; 673*4882a593Smuzhiyun dma-names = "tx", "rx"; 674*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 675*4882a593Smuzhiyun resets = <&cpg 516>; 676*4882a593Smuzhiyun status = "disabled"; 677*4882a593Smuzhiyun }; 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun hsusb: usb@e6590000 { 680*4882a593Smuzhiyun compatible = "renesas,usbhs-r8a774c0", 681*4882a593Smuzhiyun "renesas,rcar-gen3-usbhs"; 682*4882a593Smuzhiyun reg = <0 0xe6590000 0 0x200>; 683*4882a593Smuzhiyun interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 684*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>; 685*4882a593Smuzhiyun dmas = <&usb_dmac0 0>, <&usb_dmac0 1>, 686*4882a593Smuzhiyun <&usb_dmac1 0>, <&usb_dmac1 1>; 687*4882a593Smuzhiyun dma-names = "ch0", "ch1", "ch2", "ch3"; 688*4882a593Smuzhiyun renesas,buswait = <11>; 689*4882a593Smuzhiyun phys = <&usb2_phy0 3>; 690*4882a593Smuzhiyun phy-names = "usb"; 691*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 692*4882a593Smuzhiyun resets = <&cpg 704>, <&cpg 703>; 693*4882a593Smuzhiyun status = "disabled"; 694*4882a593Smuzhiyun }; 695*4882a593Smuzhiyun 696*4882a593Smuzhiyun usb_dmac0: dma-controller@e65a0000 { 697*4882a593Smuzhiyun compatible = "renesas,r8a774c0-usb-dmac", 698*4882a593Smuzhiyun "renesas,usb-dmac"; 699*4882a593Smuzhiyun reg = <0 0xe65a0000 0 0x100>; 700*4882a593Smuzhiyun interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 701*4882a593Smuzhiyun <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 702*4882a593Smuzhiyun interrupt-names = "ch0", "ch1"; 703*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 330>; 704*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 705*4882a593Smuzhiyun resets = <&cpg 330>; 706*4882a593Smuzhiyun #dma-cells = <1>; 707*4882a593Smuzhiyun dma-channels = <2>; 708*4882a593Smuzhiyun }; 709*4882a593Smuzhiyun 710*4882a593Smuzhiyun usb_dmac1: dma-controller@e65b0000 { 711*4882a593Smuzhiyun compatible = "renesas,r8a774c0-usb-dmac", 712*4882a593Smuzhiyun "renesas,usb-dmac"; 713*4882a593Smuzhiyun reg = <0 0xe65b0000 0 0x100>; 714*4882a593Smuzhiyun interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 715*4882a593Smuzhiyun <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 716*4882a593Smuzhiyun interrupt-names = "ch0", "ch1"; 717*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 331>; 718*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 719*4882a593Smuzhiyun resets = <&cpg 331>; 720*4882a593Smuzhiyun #dma-cells = <1>; 721*4882a593Smuzhiyun dma-channels = <2>; 722*4882a593Smuzhiyun }; 723*4882a593Smuzhiyun 724*4882a593Smuzhiyun dmac0: dma-controller@e6700000 { 725*4882a593Smuzhiyun compatible = "renesas,dmac-r8a774c0", 726*4882a593Smuzhiyun "renesas,rcar-dmac"; 727*4882a593Smuzhiyun reg = <0 0xe6700000 0 0x10000>; 728*4882a593Smuzhiyun interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>, 729*4882a593Smuzhiyun <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 730*4882a593Smuzhiyun <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 731*4882a593Smuzhiyun <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 732*4882a593Smuzhiyun <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 733*4882a593Smuzhiyun <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 734*4882a593Smuzhiyun <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 735*4882a593Smuzhiyun <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, 736*4882a593Smuzhiyun <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 737*4882a593Smuzhiyun <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 738*4882a593Smuzhiyun <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>, 739*4882a593Smuzhiyun <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 740*4882a593Smuzhiyun <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 741*4882a593Smuzhiyun <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 742*4882a593Smuzhiyun <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, 743*4882a593Smuzhiyun <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>, 744*4882a593Smuzhiyun <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; 745*4882a593Smuzhiyun interrupt-names = "error", 746*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 747*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 748*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 749*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15"; 750*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 219>; 751*4882a593Smuzhiyun clock-names = "fck"; 752*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 753*4882a593Smuzhiyun resets = <&cpg 219>; 754*4882a593Smuzhiyun #dma-cells = <1>; 755*4882a593Smuzhiyun dma-channels = <16>; 756*4882a593Smuzhiyun iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>, 757*4882a593Smuzhiyun <&ipmmu_ds0 2>, <&ipmmu_ds0 3>, 758*4882a593Smuzhiyun <&ipmmu_ds0 4>, <&ipmmu_ds0 5>, 759*4882a593Smuzhiyun <&ipmmu_ds0 6>, <&ipmmu_ds0 7>, 760*4882a593Smuzhiyun <&ipmmu_ds0 8>, <&ipmmu_ds0 9>, 761*4882a593Smuzhiyun <&ipmmu_ds0 10>, <&ipmmu_ds0 11>, 762*4882a593Smuzhiyun <&ipmmu_ds0 12>, <&ipmmu_ds0 13>, 763*4882a593Smuzhiyun <&ipmmu_ds0 14>, <&ipmmu_ds0 15>; 764*4882a593Smuzhiyun }; 765*4882a593Smuzhiyun 766*4882a593Smuzhiyun dmac1: dma-controller@e7300000 { 767*4882a593Smuzhiyun compatible = "renesas,dmac-r8a774c0", 768*4882a593Smuzhiyun "renesas,rcar-dmac"; 769*4882a593Smuzhiyun reg = <0 0xe7300000 0 0x10000>; 770*4882a593Smuzhiyun interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 771*4882a593Smuzhiyun <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 772*4882a593Smuzhiyun <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 773*4882a593Smuzhiyun <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 774*4882a593Smuzhiyun <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 775*4882a593Smuzhiyun <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 776*4882a593Smuzhiyun <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 777*4882a593Smuzhiyun <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 778*4882a593Smuzhiyun <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 779*4882a593Smuzhiyun <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 780*4882a593Smuzhiyun <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 781*4882a593Smuzhiyun <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 782*4882a593Smuzhiyun <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 783*4882a593Smuzhiyun <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 784*4882a593Smuzhiyun <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 785*4882a593Smuzhiyun <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 786*4882a593Smuzhiyun <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>; 787*4882a593Smuzhiyun interrupt-names = "error", 788*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 789*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 790*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 791*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15"; 792*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 218>; 793*4882a593Smuzhiyun clock-names = "fck"; 794*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 795*4882a593Smuzhiyun resets = <&cpg 218>; 796*4882a593Smuzhiyun #dma-cells = <1>; 797*4882a593Smuzhiyun dma-channels = <16>; 798*4882a593Smuzhiyun iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>, 799*4882a593Smuzhiyun <&ipmmu_ds1 2>, <&ipmmu_ds1 3>, 800*4882a593Smuzhiyun <&ipmmu_ds1 4>, <&ipmmu_ds1 5>, 801*4882a593Smuzhiyun <&ipmmu_ds1 6>, <&ipmmu_ds1 7>, 802*4882a593Smuzhiyun <&ipmmu_ds1 8>, <&ipmmu_ds1 9>, 803*4882a593Smuzhiyun <&ipmmu_ds1 10>, <&ipmmu_ds1 11>, 804*4882a593Smuzhiyun <&ipmmu_ds1 12>, <&ipmmu_ds1 13>, 805*4882a593Smuzhiyun <&ipmmu_ds1 14>, <&ipmmu_ds1 15>; 806*4882a593Smuzhiyun }; 807*4882a593Smuzhiyun 808*4882a593Smuzhiyun dmac2: dma-controller@e7310000 { 809*4882a593Smuzhiyun compatible = "renesas,dmac-r8a774c0", 810*4882a593Smuzhiyun "renesas,rcar-dmac"; 811*4882a593Smuzhiyun reg = <0 0xe7310000 0 0x10000>; 812*4882a593Smuzhiyun interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>, 813*4882a593Smuzhiyun <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>, 814*4882a593Smuzhiyun <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>, 815*4882a593Smuzhiyun <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>, 816*4882a593Smuzhiyun <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>, 817*4882a593Smuzhiyun <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>, 818*4882a593Smuzhiyun <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>, 819*4882a593Smuzhiyun <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>, 820*4882a593Smuzhiyun <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>, 821*4882a593Smuzhiyun <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>, 822*4882a593Smuzhiyun <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>, 823*4882a593Smuzhiyun <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>, 824*4882a593Smuzhiyun <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>, 825*4882a593Smuzhiyun <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>, 826*4882a593Smuzhiyun <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>, 827*4882a593Smuzhiyun <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>, 828*4882a593Smuzhiyun <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>; 829*4882a593Smuzhiyun interrupt-names = "error", 830*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 831*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 832*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 833*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15"; 834*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 217>; 835*4882a593Smuzhiyun clock-names = "fck"; 836*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 837*4882a593Smuzhiyun resets = <&cpg 217>; 838*4882a593Smuzhiyun #dma-cells = <1>; 839*4882a593Smuzhiyun dma-channels = <16>; 840*4882a593Smuzhiyun iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>, 841*4882a593Smuzhiyun <&ipmmu_ds1 18>, <&ipmmu_ds1 19>, 842*4882a593Smuzhiyun <&ipmmu_ds1 20>, <&ipmmu_ds1 21>, 843*4882a593Smuzhiyun <&ipmmu_ds1 22>, <&ipmmu_ds1 23>, 844*4882a593Smuzhiyun <&ipmmu_ds1 24>, <&ipmmu_ds1 25>, 845*4882a593Smuzhiyun <&ipmmu_ds1 26>, <&ipmmu_ds1 27>, 846*4882a593Smuzhiyun <&ipmmu_ds1 28>, <&ipmmu_ds1 29>, 847*4882a593Smuzhiyun <&ipmmu_ds1 30>, <&ipmmu_ds1 31>; 848*4882a593Smuzhiyun }; 849*4882a593Smuzhiyun 850*4882a593Smuzhiyun ipmmu_ds0: iommu@e6740000 { 851*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a774c0"; 852*4882a593Smuzhiyun reg = <0 0xe6740000 0 0x1000>; 853*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 0>; 854*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 855*4882a593Smuzhiyun #iommu-cells = <1>; 856*4882a593Smuzhiyun }; 857*4882a593Smuzhiyun 858*4882a593Smuzhiyun ipmmu_ds1: iommu@e7740000 { 859*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a774c0"; 860*4882a593Smuzhiyun reg = <0 0xe7740000 0 0x1000>; 861*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 1>; 862*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 863*4882a593Smuzhiyun #iommu-cells = <1>; 864*4882a593Smuzhiyun }; 865*4882a593Smuzhiyun 866*4882a593Smuzhiyun ipmmu_hc: iommu@e6570000 { 867*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a774c0"; 868*4882a593Smuzhiyun reg = <0 0xe6570000 0 0x1000>; 869*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 2>; 870*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 871*4882a593Smuzhiyun #iommu-cells = <1>; 872*4882a593Smuzhiyun }; 873*4882a593Smuzhiyun 874*4882a593Smuzhiyun ipmmu_mm: iommu@e67b0000 { 875*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a774c0"; 876*4882a593Smuzhiyun reg = <0 0xe67b0000 0 0x1000>; 877*4882a593Smuzhiyun interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, 878*4882a593Smuzhiyun <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 879*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 880*4882a593Smuzhiyun #iommu-cells = <1>; 881*4882a593Smuzhiyun }; 882*4882a593Smuzhiyun 883*4882a593Smuzhiyun ipmmu_mp: iommu@ec670000 { 884*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a774c0"; 885*4882a593Smuzhiyun reg = <0 0xec670000 0 0x1000>; 886*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 4>; 887*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 888*4882a593Smuzhiyun #iommu-cells = <1>; 889*4882a593Smuzhiyun }; 890*4882a593Smuzhiyun 891*4882a593Smuzhiyun ipmmu_pv0: iommu@fd800000 { 892*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a774c0"; 893*4882a593Smuzhiyun reg = <0 0xfd800000 0 0x1000>; 894*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 6>; 895*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 896*4882a593Smuzhiyun #iommu-cells = <1>; 897*4882a593Smuzhiyun }; 898*4882a593Smuzhiyun 899*4882a593Smuzhiyun ipmmu_vc0: iommu@fe6b0000 { 900*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a774c0"; 901*4882a593Smuzhiyun reg = <0 0xfe6b0000 0 0x1000>; 902*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 12>; 903*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_A3VC>; 904*4882a593Smuzhiyun #iommu-cells = <1>; 905*4882a593Smuzhiyun }; 906*4882a593Smuzhiyun 907*4882a593Smuzhiyun ipmmu_vi0: iommu@febd0000 { 908*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a774c0"; 909*4882a593Smuzhiyun reg = <0 0xfebd0000 0 0x1000>; 910*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 14>; 911*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 912*4882a593Smuzhiyun #iommu-cells = <1>; 913*4882a593Smuzhiyun }; 914*4882a593Smuzhiyun 915*4882a593Smuzhiyun ipmmu_vp0: iommu@fe990000 { 916*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a774c0"; 917*4882a593Smuzhiyun reg = <0 0xfe990000 0 0x1000>; 918*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 16>; 919*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 920*4882a593Smuzhiyun #iommu-cells = <1>; 921*4882a593Smuzhiyun }; 922*4882a593Smuzhiyun 923*4882a593Smuzhiyun avb: ethernet@e6800000 { 924*4882a593Smuzhiyun compatible = "renesas,etheravb-r8a774c0", 925*4882a593Smuzhiyun "renesas,etheravb-rcar-gen3"; 926*4882a593Smuzhiyun reg = <0 0xe6800000 0 0x800>; 927*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 928*4882a593Smuzhiyun <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 929*4882a593Smuzhiyun <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 930*4882a593Smuzhiyun <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 931*4882a593Smuzhiyun <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 932*4882a593Smuzhiyun <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 933*4882a593Smuzhiyun <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 934*4882a593Smuzhiyun <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 935*4882a593Smuzhiyun <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 936*4882a593Smuzhiyun <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 937*4882a593Smuzhiyun <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 938*4882a593Smuzhiyun <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>, 939*4882a593Smuzhiyun <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 940*4882a593Smuzhiyun <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 941*4882a593Smuzhiyun <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 942*4882a593Smuzhiyun <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 943*4882a593Smuzhiyun <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 944*4882a593Smuzhiyun <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 945*4882a593Smuzhiyun <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 946*4882a593Smuzhiyun <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 947*4882a593Smuzhiyun <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 948*4882a593Smuzhiyun <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 949*4882a593Smuzhiyun <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 950*4882a593Smuzhiyun <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>, 951*4882a593Smuzhiyun <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 952*4882a593Smuzhiyun interrupt-names = "ch0", "ch1", "ch2", "ch3", 953*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 954*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 955*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15", 956*4882a593Smuzhiyun "ch16", "ch17", "ch18", "ch19", 957*4882a593Smuzhiyun "ch20", "ch21", "ch22", "ch23", 958*4882a593Smuzhiyun "ch24"; 959*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 812>; 960*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 961*4882a593Smuzhiyun resets = <&cpg 812>; 962*4882a593Smuzhiyun phy-mode = "rgmii"; 963*4882a593Smuzhiyun rx-internal-delay-ps = <0>; 964*4882a593Smuzhiyun iommus = <&ipmmu_ds0 16>; 965*4882a593Smuzhiyun #address-cells = <1>; 966*4882a593Smuzhiyun #size-cells = <0>; 967*4882a593Smuzhiyun status = "disabled"; 968*4882a593Smuzhiyun }; 969*4882a593Smuzhiyun 970*4882a593Smuzhiyun can0: can@e6c30000 { 971*4882a593Smuzhiyun compatible = "renesas,can-r8a774c0", 972*4882a593Smuzhiyun "renesas,rcar-gen3-can"; 973*4882a593Smuzhiyun reg = <0 0xe6c30000 0 0x1000>; 974*4882a593Smuzhiyun interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 975*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 916>, 976*4882a593Smuzhiyun <&cpg CPG_CORE R8A774C0_CLK_CANFD>, 977*4882a593Smuzhiyun <&can_clk>; 978*4882a593Smuzhiyun clock-names = "clkp1", "clkp2", "can_clk"; 979*4882a593Smuzhiyun assigned-clocks = <&cpg CPG_CORE R8A774C0_CLK_CANFD>; 980*4882a593Smuzhiyun assigned-clock-rates = <40000000>; 981*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 982*4882a593Smuzhiyun resets = <&cpg 916>; 983*4882a593Smuzhiyun status = "disabled"; 984*4882a593Smuzhiyun }; 985*4882a593Smuzhiyun 986*4882a593Smuzhiyun can1: can@e6c38000 { 987*4882a593Smuzhiyun compatible = "renesas,can-r8a774c0", 988*4882a593Smuzhiyun "renesas,rcar-gen3-can"; 989*4882a593Smuzhiyun reg = <0 0xe6c38000 0 0x1000>; 990*4882a593Smuzhiyun interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 991*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 915>, 992*4882a593Smuzhiyun <&cpg CPG_CORE R8A774C0_CLK_CANFD>, 993*4882a593Smuzhiyun <&can_clk>; 994*4882a593Smuzhiyun clock-names = "clkp1", "clkp2", "can_clk"; 995*4882a593Smuzhiyun assigned-clocks = <&cpg CPG_CORE R8A774C0_CLK_CANFD>; 996*4882a593Smuzhiyun assigned-clock-rates = <40000000>; 997*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 998*4882a593Smuzhiyun resets = <&cpg 915>; 999*4882a593Smuzhiyun status = "disabled"; 1000*4882a593Smuzhiyun }; 1001*4882a593Smuzhiyun 1002*4882a593Smuzhiyun canfd: can@e66c0000 { 1003*4882a593Smuzhiyun compatible = "renesas,r8a774c0-canfd", 1004*4882a593Smuzhiyun "renesas,rcar-gen3-canfd"; 1005*4882a593Smuzhiyun reg = <0 0xe66c0000 0 0x8000>; 1006*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>, 1007*4882a593Smuzhiyun <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 1008*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 914>, 1009*4882a593Smuzhiyun <&cpg CPG_CORE R8A774C0_CLK_CANFD>, 1010*4882a593Smuzhiyun <&can_clk>; 1011*4882a593Smuzhiyun clock-names = "fck", "canfd", "can_clk"; 1012*4882a593Smuzhiyun assigned-clocks = <&cpg CPG_CORE R8A774C0_CLK_CANFD>; 1013*4882a593Smuzhiyun assigned-clock-rates = <40000000>; 1014*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1015*4882a593Smuzhiyun resets = <&cpg 914>; 1016*4882a593Smuzhiyun status = "disabled"; 1017*4882a593Smuzhiyun 1018*4882a593Smuzhiyun channel0 { 1019*4882a593Smuzhiyun status = "disabled"; 1020*4882a593Smuzhiyun }; 1021*4882a593Smuzhiyun 1022*4882a593Smuzhiyun channel1 { 1023*4882a593Smuzhiyun status = "disabled"; 1024*4882a593Smuzhiyun }; 1025*4882a593Smuzhiyun }; 1026*4882a593Smuzhiyun 1027*4882a593Smuzhiyun pwm0: pwm@e6e30000 { 1028*4882a593Smuzhiyun compatible = "renesas,pwm-r8a774c0", "renesas,pwm-rcar"; 1029*4882a593Smuzhiyun reg = <0 0xe6e30000 0 0x8>; 1030*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1031*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1032*4882a593Smuzhiyun resets = <&cpg 523>; 1033*4882a593Smuzhiyun #pwm-cells = <2>; 1034*4882a593Smuzhiyun status = "disabled"; 1035*4882a593Smuzhiyun }; 1036*4882a593Smuzhiyun 1037*4882a593Smuzhiyun pwm1: pwm@e6e31000 { 1038*4882a593Smuzhiyun compatible = "renesas,pwm-r8a774c0", "renesas,pwm-rcar"; 1039*4882a593Smuzhiyun reg = <0 0xe6e31000 0 0x8>; 1040*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1041*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1042*4882a593Smuzhiyun resets = <&cpg 523>; 1043*4882a593Smuzhiyun #pwm-cells = <2>; 1044*4882a593Smuzhiyun status = "disabled"; 1045*4882a593Smuzhiyun }; 1046*4882a593Smuzhiyun 1047*4882a593Smuzhiyun pwm2: pwm@e6e32000 { 1048*4882a593Smuzhiyun compatible = "renesas,pwm-r8a774c0", "renesas,pwm-rcar"; 1049*4882a593Smuzhiyun reg = <0 0xe6e32000 0 0x8>; 1050*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1051*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1052*4882a593Smuzhiyun resets = <&cpg 523>; 1053*4882a593Smuzhiyun #pwm-cells = <2>; 1054*4882a593Smuzhiyun status = "disabled"; 1055*4882a593Smuzhiyun }; 1056*4882a593Smuzhiyun 1057*4882a593Smuzhiyun pwm3: pwm@e6e33000 { 1058*4882a593Smuzhiyun compatible = "renesas,pwm-r8a774c0", "renesas,pwm-rcar"; 1059*4882a593Smuzhiyun reg = <0 0xe6e33000 0 0x8>; 1060*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1061*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1062*4882a593Smuzhiyun resets = <&cpg 523>; 1063*4882a593Smuzhiyun #pwm-cells = <2>; 1064*4882a593Smuzhiyun status = "disabled"; 1065*4882a593Smuzhiyun }; 1066*4882a593Smuzhiyun 1067*4882a593Smuzhiyun pwm4: pwm@e6e34000 { 1068*4882a593Smuzhiyun compatible = "renesas,pwm-r8a774c0", "renesas,pwm-rcar"; 1069*4882a593Smuzhiyun reg = <0 0xe6e34000 0 0x8>; 1070*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1071*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1072*4882a593Smuzhiyun resets = <&cpg 523>; 1073*4882a593Smuzhiyun #pwm-cells = <2>; 1074*4882a593Smuzhiyun status = "disabled"; 1075*4882a593Smuzhiyun }; 1076*4882a593Smuzhiyun 1077*4882a593Smuzhiyun pwm5: pwm@e6e35000 { 1078*4882a593Smuzhiyun compatible = "renesas,pwm-r8a774c0", "renesas,pwm-rcar"; 1079*4882a593Smuzhiyun reg = <0 0xe6e35000 0 0x8>; 1080*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1081*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1082*4882a593Smuzhiyun resets = <&cpg 523>; 1083*4882a593Smuzhiyun #pwm-cells = <2>; 1084*4882a593Smuzhiyun status = "disabled"; 1085*4882a593Smuzhiyun }; 1086*4882a593Smuzhiyun 1087*4882a593Smuzhiyun pwm6: pwm@e6e36000 { 1088*4882a593Smuzhiyun compatible = "renesas,pwm-r8a774c0", "renesas,pwm-rcar"; 1089*4882a593Smuzhiyun reg = <0 0xe6e36000 0 0x8>; 1090*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1091*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1092*4882a593Smuzhiyun resets = <&cpg 523>; 1093*4882a593Smuzhiyun #pwm-cells = <2>; 1094*4882a593Smuzhiyun status = "disabled"; 1095*4882a593Smuzhiyun }; 1096*4882a593Smuzhiyun 1097*4882a593Smuzhiyun scif0: serial@e6e60000 { 1098*4882a593Smuzhiyun compatible = "renesas,scif-r8a774c0", 1099*4882a593Smuzhiyun "renesas,rcar-gen3-scif", "renesas,scif"; 1100*4882a593Smuzhiyun reg = <0 0xe6e60000 0 64>; 1101*4882a593Smuzhiyun interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 1102*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 207>, 1103*4882a593Smuzhiyun <&cpg CPG_CORE R8A774C0_CLK_S3D1C>, 1104*4882a593Smuzhiyun <&scif_clk>; 1105*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1106*4882a593Smuzhiyun dmas = <&dmac1 0x51>, <&dmac1 0x50>, 1107*4882a593Smuzhiyun <&dmac2 0x51>, <&dmac2 0x50>; 1108*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1109*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1110*4882a593Smuzhiyun resets = <&cpg 207>; 1111*4882a593Smuzhiyun status = "disabled"; 1112*4882a593Smuzhiyun }; 1113*4882a593Smuzhiyun 1114*4882a593Smuzhiyun scif1: serial@e6e68000 { 1115*4882a593Smuzhiyun compatible = "renesas,scif-r8a774c0", 1116*4882a593Smuzhiyun "renesas,rcar-gen3-scif", "renesas,scif"; 1117*4882a593Smuzhiyun reg = <0 0xe6e68000 0 64>; 1118*4882a593Smuzhiyun interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 1119*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 206>, 1120*4882a593Smuzhiyun <&cpg CPG_CORE R8A774C0_CLK_S3D1C>, 1121*4882a593Smuzhiyun <&scif_clk>; 1122*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1123*4882a593Smuzhiyun dmas = <&dmac1 0x53>, <&dmac1 0x52>, 1124*4882a593Smuzhiyun <&dmac2 0x53>, <&dmac2 0x52>; 1125*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1126*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1127*4882a593Smuzhiyun resets = <&cpg 206>; 1128*4882a593Smuzhiyun status = "disabled"; 1129*4882a593Smuzhiyun }; 1130*4882a593Smuzhiyun 1131*4882a593Smuzhiyun scif2: serial@e6e88000 { 1132*4882a593Smuzhiyun compatible = "renesas,scif-r8a774c0", 1133*4882a593Smuzhiyun "renesas,rcar-gen3-scif", "renesas,scif"; 1134*4882a593Smuzhiyun reg = <0 0xe6e88000 0 64>; 1135*4882a593Smuzhiyun interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; 1136*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 310>, 1137*4882a593Smuzhiyun <&cpg CPG_CORE R8A774C0_CLK_S3D1C>, 1138*4882a593Smuzhiyun <&scif_clk>; 1139*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1140*4882a593Smuzhiyun dmas = <&dmac1 0x13>, <&dmac1 0x12>, 1141*4882a593Smuzhiyun <&dmac2 0x13>, <&dmac2 0x12>; 1142*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1143*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1144*4882a593Smuzhiyun resets = <&cpg 310>; 1145*4882a593Smuzhiyun status = "disabled"; 1146*4882a593Smuzhiyun }; 1147*4882a593Smuzhiyun 1148*4882a593Smuzhiyun scif3: serial@e6c50000 { 1149*4882a593Smuzhiyun compatible = "renesas,scif-r8a774c0", 1150*4882a593Smuzhiyun "renesas,rcar-gen3-scif", "renesas,scif"; 1151*4882a593Smuzhiyun reg = <0 0xe6c50000 0 64>; 1152*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1153*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 204>, 1154*4882a593Smuzhiyun <&cpg CPG_CORE R8A774C0_CLK_S3D1C>, 1155*4882a593Smuzhiyun <&scif_clk>; 1156*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1157*4882a593Smuzhiyun dmas = <&dmac0 0x57>, <&dmac0 0x56>; 1158*4882a593Smuzhiyun dma-names = "tx", "rx"; 1159*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1160*4882a593Smuzhiyun resets = <&cpg 204>; 1161*4882a593Smuzhiyun status = "disabled"; 1162*4882a593Smuzhiyun }; 1163*4882a593Smuzhiyun 1164*4882a593Smuzhiyun scif4: serial@e6c40000 { 1165*4882a593Smuzhiyun compatible = "renesas,scif-r8a774c0", 1166*4882a593Smuzhiyun "renesas,rcar-gen3-scif", "renesas,scif"; 1167*4882a593Smuzhiyun reg = <0 0xe6c40000 0 64>; 1168*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1169*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 203>, 1170*4882a593Smuzhiyun <&cpg CPG_CORE R8A774C0_CLK_S3D1C>, 1171*4882a593Smuzhiyun <&scif_clk>; 1172*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1173*4882a593Smuzhiyun dmas = <&dmac0 0x59>, <&dmac0 0x58>; 1174*4882a593Smuzhiyun dma-names = "tx", "rx"; 1175*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1176*4882a593Smuzhiyun resets = <&cpg 203>; 1177*4882a593Smuzhiyun status = "disabled"; 1178*4882a593Smuzhiyun }; 1179*4882a593Smuzhiyun 1180*4882a593Smuzhiyun scif5: serial@e6f30000 { 1181*4882a593Smuzhiyun compatible = "renesas,scif-r8a774c0", 1182*4882a593Smuzhiyun "renesas,rcar-gen3-scif", "renesas,scif"; 1183*4882a593Smuzhiyun reg = <0 0xe6f30000 0 64>; 1184*4882a593Smuzhiyun interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1185*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 202>, 1186*4882a593Smuzhiyun <&cpg CPG_CORE R8A774C0_CLK_S3D1C>, 1187*4882a593Smuzhiyun <&scif_clk>; 1188*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1189*4882a593Smuzhiyun dmas = <&dmac0 0x5b>, <&dmac0 0x5a>; 1190*4882a593Smuzhiyun dma-names = "tx", "rx"; 1191*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1192*4882a593Smuzhiyun resets = <&cpg 202>; 1193*4882a593Smuzhiyun status = "disabled"; 1194*4882a593Smuzhiyun }; 1195*4882a593Smuzhiyun 1196*4882a593Smuzhiyun msiof0: spi@e6e90000 { 1197*4882a593Smuzhiyun compatible = "renesas,msiof-r8a774c0", 1198*4882a593Smuzhiyun "renesas,rcar-gen3-msiof"; 1199*4882a593Smuzhiyun reg = <0 0xe6e90000 0 0x0064>; 1200*4882a593Smuzhiyun interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 1201*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 211>; 1202*4882a593Smuzhiyun dmas = <&dmac1 0x41>, <&dmac1 0x40>, 1203*4882a593Smuzhiyun <&dmac2 0x41>, <&dmac2 0x40>; 1204*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1205*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1206*4882a593Smuzhiyun resets = <&cpg 211>; 1207*4882a593Smuzhiyun #address-cells = <1>; 1208*4882a593Smuzhiyun #size-cells = <0>; 1209*4882a593Smuzhiyun status = "disabled"; 1210*4882a593Smuzhiyun }; 1211*4882a593Smuzhiyun 1212*4882a593Smuzhiyun msiof1: spi@e6ea0000 { 1213*4882a593Smuzhiyun compatible = "renesas,msiof-r8a774c0", 1214*4882a593Smuzhiyun "renesas,rcar-gen3-msiof"; 1215*4882a593Smuzhiyun reg = <0 0xe6ea0000 0 0x0064>; 1216*4882a593Smuzhiyun interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 1217*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 210>; 1218*4882a593Smuzhiyun dmas = <&dmac0 0x43>, <&dmac0 0x42>; 1219*4882a593Smuzhiyun dma-names = "tx", "rx"; 1220*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1221*4882a593Smuzhiyun resets = <&cpg 210>; 1222*4882a593Smuzhiyun #address-cells = <1>; 1223*4882a593Smuzhiyun #size-cells = <0>; 1224*4882a593Smuzhiyun status = "disabled"; 1225*4882a593Smuzhiyun }; 1226*4882a593Smuzhiyun 1227*4882a593Smuzhiyun msiof2: spi@e6c00000 { 1228*4882a593Smuzhiyun compatible = "renesas,msiof-r8a774c0", 1229*4882a593Smuzhiyun "renesas,rcar-gen3-msiof"; 1230*4882a593Smuzhiyun reg = <0 0xe6c00000 0 0x0064>; 1231*4882a593Smuzhiyun interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 1232*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 209>; 1233*4882a593Smuzhiyun dmas = <&dmac0 0x45>, <&dmac0 0x44>; 1234*4882a593Smuzhiyun dma-names = "tx", "rx"; 1235*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1236*4882a593Smuzhiyun resets = <&cpg 209>; 1237*4882a593Smuzhiyun #address-cells = <1>; 1238*4882a593Smuzhiyun #size-cells = <0>; 1239*4882a593Smuzhiyun status = "disabled"; 1240*4882a593Smuzhiyun }; 1241*4882a593Smuzhiyun 1242*4882a593Smuzhiyun msiof3: spi@e6c10000 { 1243*4882a593Smuzhiyun compatible = "renesas,msiof-r8a774c0", 1244*4882a593Smuzhiyun "renesas,rcar-gen3-msiof"; 1245*4882a593Smuzhiyun reg = <0 0xe6c10000 0 0x0064>; 1246*4882a593Smuzhiyun interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 1247*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 208>; 1248*4882a593Smuzhiyun dmas = <&dmac0 0x47>, <&dmac0 0x46>; 1249*4882a593Smuzhiyun dma-names = "tx", "rx"; 1250*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1251*4882a593Smuzhiyun resets = <&cpg 208>; 1252*4882a593Smuzhiyun #address-cells = <1>; 1253*4882a593Smuzhiyun #size-cells = <0>; 1254*4882a593Smuzhiyun status = "disabled"; 1255*4882a593Smuzhiyun }; 1256*4882a593Smuzhiyun 1257*4882a593Smuzhiyun vin4: video@e6ef4000 { 1258*4882a593Smuzhiyun compatible = "renesas,vin-r8a774c0"; 1259*4882a593Smuzhiyun reg = <0 0xe6ef4000 0 0x1000>; 1260*4882a593Smuzhiyun interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 1261*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 807>; 1262*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1263*4882a593Smuzhiyun resets = <&cpg 807>; 1264*4882a593Smuzhiyun renesas,id = <4>; 1265*4882a593Smuzhiyun status = "disabled"; 1266*4882a593Smuzhiyun 1267*4882a593Smuzhiyun ports { 1268*4882a593Smuzhiyun #address-cells = <1>; 1269*4882a593Smuzhiyun #size-cells = <0>; 1270*4882a593Smuzhiyun 1271*4882a593Smuzhiyun port@1 { 1272*4882a593Smuzhiyun #address-cells = <1>; 1273*4882a593Smuzhiyun #size-cells = <0>; 1274*4882a593Smuzhiyun 1275*4882a593Smuzhiyun reg = <1>; 1276*4882a593Smuzhiyun 1277*4882a593Smuzhiyun vin4csi40: endpoint@2 { 1278*4882a593Smuzhiyun reg = <2>; 1279*4882a593Smuzhiyun remote-endpoint= <&csi40vin4>; 1280*4882a593Smuzhiyun }; 1281*4882a593Smuzhiyun }; 1282*4882a593Smuzhiyun }; 1283*4882a593Smuzhiyun }; 1284*4882a593Smuzhiyun 1285*4882a593Smuzhiyun vin5: video@e6ef5000 { 1286*4882a593Smuzhiyun compatible = "renesas,vin-r8a774c0"; 1287*4882a593Smuzhiyun reg = <0 0xe6ef5000 0 0x1000>; 1288*4882a593Smuzhiyun interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 1289*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 806>; 1290*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1291*4882a593Smuzhiyun resets = <&cpg 806>; 1292*4882a593Smuzhiyun renesas,id = <5>; 1293*4882a593Smuzhiyun status = "disabled"; 1294*4882a593Smuzhiyun 1295*4882a593Smuzhiyun ports { 1296*4882a593Smuzhiyun #address-cells = <1>; 1297*4882a593Smuzhiyun #size-cells = <0>; 1298*4882a593Smuzhiyun 1299*4882a593Smuzhiyun port@1 { 1300*4882a593Smuzhiyun #address-cells = <1>; 1301*4882a593Smuzhiyun #size-cells = <0>; 1302*4882a593Smuzhiyun 1303*4882a593Smuzhiyun reg = <1>; 1304*4882a593Smuzhiyun 1305*4882a593Smuzhiyun vin5csi40: endpoint@2 { 1306*4882a593Smuzhiyun reg = <2>; 1307*4882a593Smuzhiyun remote-endpoint= <&csi40vin5>; 1308*4882a593Smuzhiyun }; 1309*4882a593Smuzhiyun }; 1310*4882a593Smuzhiyun }; 1311*4882a593Smuzhiyun }; 1312*4882a593Smuzhiyun 1313*4882a593Smuzhiyun rcar_sound: sound@ec500000 { 1314*4882a593Smuzhiyun /* 1315*4882a593Smuzhiyun * #sound-dai-cells is required 1316*4882a593Smuzhiyun * 1317*4882a593Smuzhiyun * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>; 1318*4882a593Smuzhiyun * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>; 1319*4882a593Smuzhiyun */ 1320*4882a593Smuzhiyun /* 1321*4882a593Smuzhiyun * #clock-cells is required for audio_clkout0/1/2/3 1322*4882a593Smuzhiyun * 1323*4882a593Smuzhiyun * clkout : #clock-cells = <0>; <&rcar_sound>; 1324*4882a593Smuzhiyun * clkout0/1/2/3: #clock-cells = <1>; <&rcar_sound N>; 1325*4882a593Smuzhiyun */ 1326*4882a593Smuzhiyun compatible = "renesas,rcar_sound-r8a774c0", 1327*4882a593Smuzhiyun "renesas,rcar_sound-gen3"; 1328*4882a593Smuzhiyun reg = <0 0xec500000 0 0x1000>, /* SCU */ 1329*4882a593Smuzhiyun <0 0xec5a0000 0 0x100>, /* ADG */ 1330*4882a593Smuzhiyun <0 0xec540000 0 0x1000>, /* SSIU */ 1331*4882a593Smuzhiyun <0 0xec541000 0 0x280>, /* SSI */ 1332*4882a593Smuzhiyun <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/ 1333*4882a593Smuzhiyun reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 1334*4882a593Smuzhiyun 1335*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 1005>, 1336*4882a593Smuzhiyun <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>, 1337*4882a593Smuzhiyun <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>, 1338*4882a593Smuzhiyun <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>, 1339*4882a593Smuzhiyun <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>, 1340*4882a593Smuzhiyun <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>, 1341*4882a593Smuzhiyun <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>, 1342*4882a593Smuzhiyun <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>, 1343*4882a593Smuzhiyun <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>, 1344*4882a593Smuzhiyun <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>, 1345*4882a593Smuzhiyun <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>, 1346*4882a593Smuzhiyun <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 1347*4882a593Smuzhiyun <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 1348*4882a593Smuzhiyun <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>, 1349*4882a593Smuzhiyun <&audio_clk_a>, <&audio_clk_b>, 1350*4882a593Smuzhiyun <&audio_clk_c>, 1351*4882a593Smuzhiyun <&cpg CPG_CORE R8A774C0_CLK_ZA2>; 1352*4882a593Smuzhiyun clock-names = "ssi-all", 1353*4882a593Smuzhiyun "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1354*4882a593Smuzhiyun "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1355*4882a593Smuzhiyun "ssi.1", "ssi.0", 1356*4882a593Smuzhiyun "src.9", "src.8", "src.7", "src.6", 1357*4882a593Smuzhiyun "src.5", "src.4", "src.3", "src.2", 1358*4882a593Smuzhiyun "src.1", "src.0", 1359*4882a593Smuzhiyun "mix.1", "mix.0", 1360*4882a593Smuzhiyun "ctu.1", "ctu.0", 1361*4882a593Smuzhiyun "dvc.0", "dvc.1", 1362*4882a593Smuzhiyun "clk_a", "clk_b", "clk_c", "clk_i"; 1363*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1364*4882a593Smuzhiyun resets = <&cpg 1005>, 1365*4882a593Smuzhiyun <&cpg 1006>, <&cpg 1007>, 1366*4882a593Smuzhiyun <&cpg 1008>, <&cpg 1009>, 1367*4882a593Smuzhiyun <&cpg 1010>, <&cpg 1011>, 1368*4882a593Smuzhiyun <&cpg 1012>, <&cpg 1013>, 1369*4882a593Smuzhiyun <&cpg 1014>, <&cpg 1015>; 1370*4882a593Smuzhiyun reset-names = "ssi-all", 1371*4882a593Smuzhiyun "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1372*4882a593Smuzhiyun "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1373*4882a593Smuzhiyun "ssi.1", "ssi.0"; 1374*4882a593Smuzhiyun status = "disabled"; 1375*4882a593Smuzhiyun 1376*4882a593Smuzhiyun rcar_sound,ctu { 1377*4882a593Smuzhiyun ctu00: ctu-0 { }; 1378*4882a593Smuzhiyun ctu01: ctu-1 { }; 1379*4882a593Smuzhiyun ctu02: ctu-2 { }; 1380*4882a593Smuzhiyun ctu03: ctu-3 { }; 1381*4882a593Smuzhiyun ctu10: ctu-4 { }; 1382*4882a593Smuzhiyun ctu11: ctu-5 { }; 1383*4882a593Smuzhiyun ctu12: ctu-6 { }; 1384*4882a593Smuzhiyun ctu13: ctu-7 { }; 1385*4882a593Smuzhiyun }; 1386*4882a593Smuzhiyun 1387*4882a593Smuzhiyun rcar_sound,dvc { 1388*4882a593Smuzhiyun dvc0: dvc-0 { 1389*4882a593Smuzhiyun dmas = <&audma0 0xbc>; 1390*4882a593Smuzhiyun dma-names = "tx"; 1391*4882a593Smuzhiyun }; 1392*4882a593Smuzhiyun dvc1: dvc-1 { 1393*4882a593Smuzhiyun dmas = <&audma0 0xbe>; 1394*4882a593Smuzhiyun dma-names = "tx"; 1395*4882a593Smuzhiyun }; 1396*4882a593Smuzhiyun }; 1397*4882a593Smuzhiyun 1398*4882a593Smuzhiyun rcar_sound,mix { 1399*4882a593Smuzhiyun mix0: mix-0 { }; 1400*4882a593Smuzhiyun mix1: mix-1 { }; 1401*4882a593Smuzhiyun }; 1402*4882a593Smuzhiyun 1403*4882a593Smuzhiyun rcar_sound,src { 1404*4882a593Smuzhiyun src0: src-0 { 1405*4882a593Smuzhiyun interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; 1406*4882a593Smuzhiyun dmas = <&audma0 0x85>, <&audma0 0x9a>; 1407*4882a593Smuzhiyun dma-names = "rx", "tx"; 1408*4882a593Smuzhiyun }; 1409*4882a593Smuzhiyun src1: src-1 { 1410*4882a593Smuzhiyun interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1411*4882a593Smuzhiyun dmas = <&audma0 0x87>, <&audma0 0x9c>; 1412*4882a593Smuzhiyun dma-names = "rx", "tx"; 1413*4882a593Smuzhiyun }; 1414*4882a593Smuzhiyun src2: src-2 { 1415*4882a593Smuzhiyun interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1416*4882a593Smuzhiyun dmas = <&audma0 0x89>, <&audma0 0x9e>; 1417*4882a593Smuzhiyun dma-names = "rx", "tx"; 1418*4882a593Smuzhiyun }; 1419*4882a593Smuzhiyun src3: src-3 { 1420*4882a593Smuzhiyun interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1421*4882a593Smuzhiyun dmas = <&audma0 0x8b>, <&audma0 0xa0>; 1422*4882a593Smuzhiyun dma-names = "rx", "tx"; 1423*4882a593Smuzhiyun }; 1424*4882a593Smuzhiyun src4: src-4 { 1425*4882a593Smuzhiyun interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1426*4882a593Smuzhiyun dmas = <&audma0 0x8d>, <&audma0 0xb0>; 1427*4882a593Smuzhiyun dma-names = "rx", "tx"; 1428*4882a593Smuzhiyun }; 1429*4882a593Smuzhiyun src5: src-5 { 1430*4882a593Smuzhiyun interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1431*4882a593Smuzhiyun dmas = <&audma0 0x8f>, <&audma0 0xb2>; 1432*4882a593Smuzhiyun dma-names = "rx", "tx"; 1433*4882a593Smuzhiyun }; 1434*4882a593Smuzhiyun src6: src-6 { 1435*4882a593Smuzhiyun interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1436*4882a593Smuzhiyun dmas = <&audma0 0x91>, <&audma0 0xb4>; 1437*4882a593Smuzhiyun dma-names = "rx", "tx"; 1438*4882a593Smuzhiyun }; 1439*4882a593Smuzhiyun src7: src-7 { 1440*4882a593Smuzhiyun interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; 1441*4882a593Smuzhiyun dmas = <&audma0 0x93>, <&audma0 0xb6>; 1442*4882a593Smuzhiyun dma-names = "rx", "tx"; 1443*4882a593Smuzhiyun }; 1444*4882a593Smuzhiyun src8: src-8 { 1445*4882a593Smuzhiyun interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; 1446*4882a593Smuzhiyun dmas = <&audma0 0x95>, <&audma0 0xb8>; 1447*4882a593Smuzhiyun dma-names = "rx", "tx"; 1448*4882a593Smuzhiyun }; 1449*4882a593Smuzhiyun src9: src-9 { 1450*4882a593Smuzhiyun interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; 1451*4882a593Smuzhiyun dmas = <&audma0 0x97>, <&audma0 0xba>; 1452*4882a593Smuzhiyun dma-names = "rx", "tx"; 1453*4882a593Smuzhiyun }; 1454*4882a593Smuzhiyun }; 1455*4882a593Smuzhiyun 1456*4882a593Smuzhiyun rcar_sound,ssi { 1457*4882a593Smuzhiyun ssi0: ssi-0 { 1458*4882a593Smuzhiyun interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>; 1459*4882a593Smuzhiyun dmas = <&audma0 0x01>, <&audma0 0x02>, 1460*4882a593Smuzhiyun <&audma0 0x15>, <&audma0 0x16>; 1461*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1462*4882a593Smuzhiyun }; 1463*4882a593Smuzhiyun ssi1: ssi-1 { 1464*4882a593Smuzhiyun interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>; 1465*4882a593Smuzhiyun dmas = <&audma0 0x03>, <&audma0 0x04>, 1466*4882a593Smuzhiyun <&audma0 0x49>, <&audma0 0x4a>; 1467*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1468*4882a593Smuzhiyun }; 1469*4882a593Smuzhiyun ssi2: ssi-2 { 1470*4882a593Smuzhiyun interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>; 1471*4882a593Smuzhiyun dmas = <&audma0 0x05>, <&audma0 0x06>, 1472*4882a593Smuzhiyun <&audma0 0x63>, <&audma0 0x64>; 1473*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1474*4882a593Smuzhiyun }; 1475*4882a593Smuzhiyun ssi3: ssi-3 { 1476*4882a593Smuzhiyun interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>; 1477*4882a593Smuzhiyun dmas = <&audma0 0x07>, <&audma0 0x08>, 1478*4882a593Smuzhiyun <&audma0 0x6f>, <&audma0 0x70>; 1479*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1480*4882a593Smuzhiyun }; 1481*4882a593Smuzhiyun ssi4: ssi-4 { 1482*4882a593Smuzhiyun interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>; 1483*4882a593Smuzhiyun dmas = <&audma0 0x09>, <&audma0 0x0a>, 1484*4882a593Smuzhiyun <&audma0 0x71>, <&audma0 0x72>; 1485*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1486*4882a593Smuzhiyun }; 1487*4882a593Smuzhiyun ssi5: ssi-5 { 1488*4882a593Smuzhiyun interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>; 1489*4882a593Smuzhiyun dmas = <&audma0 0x0b>, <&audma0 0x0c>, 1490*4882a593Smuzhiyun <&audma0 0x73>, <&audma0 0x74>; 1491*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1492*4882a593Smuzhiyun }; 1493*4882a593Smuzhiyun ssi6: ssi-6 { 1494*4882a593Smuzhiyun interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>; 1495*4882a593Smuzhiyun dmas = <&audma0 0x0d>, <&audma0 0x0e>, 1496*4882a593Smuzhiyun <&audma0 0x75>, <&audma0 0x76>; 1497*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1498*4882a593Smuzhiyun }; 1499*4882a593Smuzhiyun ssi7: ssi-7 { 1500*4882a593Smuzhiyun interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>; 1501*4882a593Smuzhiyun dmas = <&audma0 0x0f>, <&audma0 0x10>, 1502*4882a593Smuzhiyun <&audma0 0x79>, <&audma0 0x7a>; 1503*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1504*4882a593Smuzhiyun }; 1505*4882a593Smuzhiyun ssi8: ssi-8 { 1506*4882a593Smuzhiyun interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>; 1507*4882a593Smuzhiyun dmas = <&audma0 0x11>, <&audma0 0x12>, 1508*4882a593Smuzhiyun <&audma0 0x7b>, <&audma0 0x7c>; 1509*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1510*4882a593Smuzhiyun }; 1511*4882a593Smuzhiyun ssi9: ssi-9 { 1512*4882a593Smuzhiyun interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>; 1513*4882a593Smuzhiyun dmas = <&audma0 0x13>, <&audma0 0x14>, 1514*4882a593Smuzhiyun <&audma0 0x7d>, <&audma0 0x7e>; 1515*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1516*4882a593Smuzhiyun }; 1517*4882a593Smuzhiyun }; 1518*4882a593Smuzhiyun }; 1519*4882a593Smuzhiyun 1520*4882a593Smuzhiyun audma0: dma-controller@ec700000 { 1521*4882a593Smuzhiyun compatible = "renesas,dmac-r8a774c0", 1522*4882a593Smuzhiyun "renesas,rcar-dmac"; 1523*4882a593Smuzhiyun reg = <0 0xec700000 0 0x10000>; 1524*4882a593Smuzhiyun interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH>, 1525*4882a593Smuzhiyun <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 1526*4882a593Smuzhiyun <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 1527*4882a593Smuzhiyun <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 1528*4882a593Smuzhiyun <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 1529*4882a593Smuzhiyun <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 1530*4882a593Smuzhiyun <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 1531*4882a593Smuzhiyun <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 1532*4882a593Smuzhiyun <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 1533*4882a593Smuzhiyun <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 1534*4882a593Smuzhiyun <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 1535*4882a593Smuzhiyun <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 1536*4882a593Smuzhiyun <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 1537*4882a593Smuzhiyun <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>, 1538*4882a593Smuzhiyun <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, 1539*4882a593Smuzhiyun <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 1540*4882a593Smuzhiyun <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>; 1541*4882a593Smuzhiyun interrupt-names = "error", 1542*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 1543*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 1544*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 1545*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15"; 1546*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 502>; 1547*4882a593Smuzhiyun clock-names = "fck"; 1548*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1549*4882a593Smuzhiyun resets = <&cpg 502>; 1550*4882a593Smuzhiyun #dma-cells = <1>; 1551*4882a593Smuzhiyun dma-channels = <16>; 1552*4882a593Smuzhiyun iommus = <&ipmmu_mp 0>, <&ipmmu_mp 1>, 1553*4882a593Smuzhiyun <&ipmmu_mp 2>, <&ipmmu_mp 3>, 1554*4882a593Smuzhiyun <&ipmmu_mp 4>, <&ipmmu_mp 5>, 1555*4882a593Smuzhiyun <&ipmmu_mp 6>, <&ipmmu_mp 7>, 1556*4882a593Smuzhiyun <&ipmmu_mp 8>, <&ipmmu_mp 9>, 1557*4882a593Smuzhiyun <&ipmmu_mp 10>, <&ipmmu_mp 11>, 1558*4882a593Smuzhiyun <&ipmmu_mp 12>, <&ipmmu_mp 13>, 1559*4882a593Smuzhiyun <&ipmmu_mp 14>, <&ipmmu_mp 15>; 1560*4882a593Smuzhiyun }; 1561*4882a593Smuzhiyun 1562*4882a593Smuzhiyun xhci0: usb@ee000000 { 1563*4882a593Smuzhiyun compatible = "renesas,xhci-r8a774c0", 1564*4882a593Smuzhiyun "renesas,rcar-gen3-xhci"; 1565*4882a593Smuzhiyun reg = <0 0xee000000 0 0xc00>; 1566*4882a593Smuzhiyun interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 1567*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 328>; 1568*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1569*4882a593Smuzhiyun resets = <&cpg 328>; 1570*4882a593Smuzhiyun status = "disabled"; 1571*4882a593Smuzhiyun }; 1572*4882a593Smuzhiyun 1573*4882a593Smuzhiyun usb3_peri0: usb@ee020000 { 1574*4882a593Smuzhiyun compatible = "renesas,r8a774c0-usb3-peri", 1575*4882a593Smuzhiyun "renesas,rcar-gen3-usb3-peri"; 1576*4882a593Smuzhiyun reg = <0 0xee020000 0 0x400>; 1577*4882a593Smuzhiyun interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>; 1578*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 328>; 1579*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1580*4882a593Smuzhiyun resets = <&cpg 328>; 1581*4882a593Smuzhiyun status = "disabled"; 1582*4882a593Smuzhiyun }; 1583*4882a593Smuzhiyun 1584*4882a593Smuzhiyun ohci0: usb@ee080000 { 1585*4882a593Smuzhiyun compatible = "generic-ohci"; 1586*4882a593Smuzhiyun reg = <0 0xee080000 0 0x100>; 1587*4882a593Smuzhiyun interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1588*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 1589*4882a593Smuzhiyun phys = <&usb2_phy0 1>; 1590*4882a593Smuzhiyun phy-names = "usb"; 1591*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1592*4882a593Smuzhiyun resets = <&cpg 703>, <&cpg 704>; 1593*4882a593Smuzhiyun status = "disabled"; 1594*4882a593Smuzhiyun }; 1595*4882a593Smuzhiyun 1596*4882a593Smuzhiyun ehci0: usb@ee080100 { 1597*4882a593Smuzhiyun compatible = "generic-ehci"; 1598*4882a593Smuzhiyun reg = <0 0xee080100 0 0x100>; 1599*4882a593Smuzhiyun interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1600*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 1601*4882a593Smuzhiyun phys = <&usb2_phy0 2>; 1602*4882a593Smuzhiyun phy-names = "usb"; 1603*4882a593Smuzhiyun companion = <&ohci0>; 1604*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1605*4882a593Smuzhiyun resets = <&cpg 703>, <&cpg 704>; 1606*4882a593Smuzhiyun status = "disabled"; 1607*4882a593Smuzhiyun }; 1608*4882a593Smuzhiyun 1609*4882a593Smuzhiyun usb2_phy0: usb-phy@ee080200 { 1610*4882a593Smuzhiyun compatible = "renesas,usb2-phy-r8a774c0", 1611*4882a593Smuzhiyun "renesas,rcar-gen3-usb2-phy"; 1612*4882a593Smuzhiyun reg = <0 0xee080200 0 0x700>; 1613*4882a593Smuzhiyun interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1614*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 1615*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1616*4882a593Smuzhiyun resets = <&cpg 703>, <&cpg 704>; 1617*4882a593Smuzhiyun #phy-cells = <1>; 1618*4882a593Smuzhiyun status = "disabled"; 1619*4882a593Smuzhiyun }; 1620*4882a593Smuzhiyun 1621*4882a593Smuzhiyun sdhi0: mmc@ee100000 { 1622*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a774c0", 1623*4882a593Smuzhiyun "renesas,rcar-gen3-sdhi"; 1624*4882a593Smuzhiyun reg = <0 0xee100000 0 0x2000>; 1625*4882a593Smuzhiyun interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 1626*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 314>; 1627*4882a593Smuzhiyun max-frequency = <200000000>; 1628*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1629*4882a593Smuzhiyun resets = <&cpg 314>; 1630*4882a593Smuzhiyun status = "disabled"; 1631*4882a593Smuzhiyun }; 1632*4882a593Smuzhiyun 1633*4882a593Smuzhiyun sdhi1: mmc@ee120000 { 1634*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a774c0", 1635*4882a593Smuzhiyun "renesas,rcar-gen3-sdhi"; 1636*4882a593Smuzhiyun reg = <0 0xee120000 0 0x2000>; 1637*4882a593Smuzhiyun interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; 1638*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 313>; 1639*4882a593Smuzhiyun max-frequency = <200000000>; 1640*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1641*4882a593Smuzhiyun resets = <&cpg 313>; 1642*4882a593Smuzhiyun status = "disabled"; 1643*4882a593Smuzhiyun }; 1644*4882a593Smuzhiyun 1645*4882a593Smuzhiyun sdhi3: mmc@ee160000 { 1646*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a774c0", 1647*4882a593Smuzhiyun "renesas,rcar-gen3-sdhi"; 1648*4882a593Smuzhiyun reg = <0 0xee160000 0 0x2000>; 1649*4882a593Smuzhiyun interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 1650*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 311>; 1651*4882a593Smuzhiyun max-frequency = <200000000>; 1652*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1653*4882a593Smuzhiyun resets = <&cpg 311>; 1654*4882a593Smuzhiyun status = "disabled"; 1655*4882a593Smuzhiyun }; 1656*4882a593Smuzhiyun 1657*4882a593Smuzhiyun gic: interrupt-controller@f1010000 { 1658*4882a593Smuzhiyun compatible = "arm,gic-400"; 1659*4882a593Smuzhiyun #interrupt-cells = <3>; 1660*4882a593Smuzhiyun #address-cells = <0>; 1661*4882a593Smuzhiyun interrupt-controller; 1662*4882a593Smuzhiyun reg = <0x0 0xf1010000 0 0x1000>, 1663*4882a593Smuzhiyun <0x0 0xf1020000 0 0x20000>, 1664*4882a593Smuzhiyun <0x0 0xf1040000 0 0x20000>, 1665*4882a593Smuzhiyun <0x0 0xf1060000 0 0x20000>; 1666*4882a593Smuzhiyun interrupts = <GIC_PPI 9 1667*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; 1668*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 408>; 1669*4882a593Smuzhiyun clock-names = "clk"; 1670*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1671*4882a593Smuzhiyun resets = <&cpg 408>; 1672*4882a593Smuzhiyun }; 1673*4882a593Smuzhiyun 1674*4882a593Smuzhiyun pciec0: pcie@fe000000 { 1675*4882a593Smuzhiyun compatible = "renesas,pcie-r8a774c0", 1676*4882a593Smuzhiyun "renesas,pcie-rcar-gen3"; 1677*4882a593Smuzhiyun reg = <0 0xfe000000 0 0x80000>; 1678*4882a593Smuzhiyun #address-cells = <3>; 1679*4882a593Smuzhiyun #size-cells = <2>; 1680*4882a593Smuzhiyun bus-range = <0x00 0xff>; 1681*4882a593Smuzhiyun device_type = "pci"; 1682*4882a593Smuzhiyun ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>, 1683*4882a593Smuzhiyun <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>, 1684*4882a593Smuzhiyun <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>, 1685*4882a593Smuzhiyun <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>; 1686*4882a593Smuzhiyun /* Map all possible DDR as inbound ranges */ 1687*4882a593Smuzhiyun dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>; 1688*4882a593Smuzhiyun interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 1689*4882a593Smuzhiyun <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 1690*4882a593Smuzhiyun <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 1691*4882a593Smuzhiyun #interrupt-cells = <1>; 1692*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 0>; 1693*4882a593Smuzhiyun interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 1694*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>; 1695*4882a593Smuzhiyun clock-names = "pcie", "pcie_bus"; 1696*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1697*4882a593Smuzhiyun resets = <&cpg 319>; 1698*4882a593Smuzhiyun status = "disabled"; 1699*4882a593Smuzhiyun }; 1700*4882a593Smuzhiyun 1701*4882a593Smuzhiyun pciec0_ep: pcie-ep@fe000000 { 1702*4882a593Smuzhiyun compatible = "renesas,r8a774c0-pcie-ep", 1703*4882a593Smuzhiyun "renesas,rcar-gen3-pcie-ep"; 1704*4882a593Smuzhiyun reg = <0x0 0xfe000000 0 0x80000>, 1705*4882a593Smuzhiyun <0x0 0xfe100000 0 0x100000>, 1706*4882a593Smuzhiyun <0x0 0xfe200000 0 0x200000>, 1707*4882a593Smuzhiyun <0x0 0x30000000 0 0x8000000>, 1708*4882a593Smuzhiyun <0x0 0x38000000 0 0x8000000>; 1709*4882a593Smuzhiyun reg-names = "apb-base", "memory0", "memory1", "memory2", "memory3"; 1710*4882a593Smuzhiyun interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 1711*4882a593Smuzhiyun <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 1712*4882a593Smuzhiyun <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 1713*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 319>; 1714*4882a593Smuzhiyun clock-names = "pcie"; 1715*4882a593Smuzhiyun resets = <&cpg 319>; 1716*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1717*4882a593Smuzhiyun status = "disabled"; 1718*4882a593Smuzhiyun }; 1719*4882a593Smuzhiyun 1720*4882a593Smuzhiyun vspb0: vsp@fe960000 { 1721*4882a593Smuzhiyun compatible = "renesas,vsp2"; 1722*4882a593Smuzhiyun reg = <0 0xfe960000 0 0x8000>; 1723*4882a593Smuzhiyun interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>; 1724*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 626>; 1725*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1726*4882a593Smuzhiyun resets = <&cpg 626>; 1727*4882a593Smuzhiyun renesas,fcp = <&fcpvb0>; 1728*4882a593Smuzhiyun }; 1729*4882a593Smuzhiyun 1730*4882a593Smuzhiyun vspd0: vsp@fea20000 { 1731*4882a593Smuzhiyun compatible = "renesas,vsp2"; 1732*4882a593Smuzhiyun reg = <0 0xfea20000 0 0x7000>; 1733*4882a593Smuzhiyun interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>; 1734*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 623>; 1735*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1736*4882a593Smuzhiyun resets = <&cpg 623>; 1737*4882a593Smuzhiyun renesas,fcp = <&fcpvd0>; 1738*4882a593Smuzhiyun }; 1739*4882a593Smuzhiyun 1740*4882a593Smuzhiyun vspd1: vsp@fea28000 { 1741*4882a593Smuzhiyun compatible = "renesas,vsp2"; 1742*4882a593Smuzhiyun reg = <0 0xfea28000 0 0x7000>; 1743*4882a593Smuzhiyun interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>; 1744*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 622>; 1745*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1746*4882a593Smuzhiyun resets = <&cpg 622>; 1747*4882a593Smuzhiyun renesas,fcp = <&fcpvd1>; 1748*4882a593Smuzhiyun }; 1749*4882a593Smuzhiyun 1750*4882a593Smuzhiyun vspi0: vsp@fe9a0000 { 1751*4882a593Smuzhiyun compatible = "renesas,vsp2"; 1752*4882a593Smuzhiyun reg = <0 0xfe9a0000 0 0x8000>; 1753*4882a593Smuzhiyun interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>; 1754*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 631>; 1755*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1756*4882a593Smuzhiyun resets = <&cpg 631>; 1757*4882a593Smuzhiyun renesas,fcp = <&fcpvi0>; 1758*4882a593Smuzhiyun }; 1759*4882a593Smuzhiyun 1760*4882a593Smuzhiyun fcpvb0: fcp@fe96f000 { 1761*4882a593Smuzhiyun compatible = "renesas,fcpv"; 1762*4882a593Smuzhiyun reg = <0 0xfe96f000 0 0x200>; 1763*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 607>; 1764*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1765*4882a593Smuzhiyun resets = <&cpg 607>; 1766*4882a593Smuzhiyun iommus = <&ipmmu_vp0 5>; 1767*4882a593Smuzhiyun }; 1768*4882a593Smuzhiyun 1769*4882a593Smuzhiyun fcpvd0: fcp@fea27000 { 1770*4882a593Smuzhiyun compatible = "renesas,fcpv"; 1771*4882a593Smuzhiyun reg = <0 0xfea27000 0 0x200>; 1772*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 603>; 1773*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1774*4882a593Smuzhiyun resets = <&cpg 603>; 1775*4882a593Smuzhiyun iommus = <&ipmmu_vi0 8>; 1776*4882a593Smuzhiyun }; 1777*4882a593Smuzhiyun 1778*4882a593Smuzhiyun fcpvd1: fcp@fea2f000 { 1779*4882a593Smuzhiyun compatible = "renesas,fcpv"; 1780*4882a593Smuzhiyun reg = <0 0xfea2f000 0 0x200>; 1781*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 602>; 1782*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1783*4882a593Smuzhiyun resets = <&cpg 602>; 1784*4882a593Smuzhiyun iommus = <&ipmmu_vi0 9>; 1785*4882a593Smuzhiyun }; 1786*4882a593Smuzhiyun 1787*4882a593Smuzhiyun fcpvi0: fcp@fe9af000 { 1788*4882a593Smuzhiyun compatible = "renesas,fcpv"; 1789*4882a593Smuzhiyun reg = <0 0xfe9af000 0 0x200>; 1790*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 611>; 1791*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1792*4882a593Smuzhiyun resets = <&cpg 611>; 1793*4882a593Smuzhiyun iommus = <&ipmmu_vp0 8>; 1794*4882a593Smuzhiyun }; 1795*4882a593Smuzhiyun 1796*4882a593Smuzhiyun csi40: csi2@feaa0000 { 1797*4882a593Smuzhiyun compatible = "renesas,r8a774c0-csi2"; 1798*4882a593Smuzhiyun reg = <0 0xfeaa0000 0 0x10000>; 1799*4882a593Smuzhiyun interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 1800*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 716>; 1801*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1802*4882a593Smuzhiyun resets = <&cpg 716>; 1803*4882a593Smuzhiyun status = "disabled"; 1804*4882a593Smuzhiyun 1805*4882a593Smuzhiyun ports { 1806*4882a593Smuzhiyun #address-cells = <1>; 1807*4882a593Smuzhiyun #size-cells = <0>; 1808*4882a593Smuzhiyun 1809*4882a593Smuzhiyun port@1 { 1810*4882a593Smuzhiyun #address-cells = <1>; 1811*4882a593Smuzhiyun #size-cells = <0>; 1812*4882a593Smuzhiyun 1813*4882a593Smuzhiyun reg = <1>; 1814*4882a593Smuzhiyun 1815*4882a593Smuzhiyun csi40vin4: endpoint@0 { 1816*4882a593Smuzhiyun reg = <0>; 1817*4882a593Smuzhiyun remote-endpoint = <&vin4csi40>; 1818*4882a593Smuzhiyun }; 1819*4882a593Smuzhiyun csi40vin5: endpoint@1 { 1820*4882a593Smuzhiyun reg = <1>; 1821*4882a593Smuzhiyun remote-endpoint = <&vin5csi40>; 1822*4882a593Smuzhiyun }; 1823*4882a593Smuzhiyun }; 1824*4882a593Smuzhiyun }; 1825*4882a593Smuzhiyun }; 1826*4882a593Smuzhiyun 1827*4882a593Smuzhiyun du: display@feb00000 { 1828*4882a593Smuzhiyun compatible = "renesas,du-r8a774c0"; 1829*4882a593Smuzhiyun reg = <0 0xfeb00000 0 0x40000>; 1830*4882a593Smuzhiyun interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 1831*4882a593Smuzhiyun <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>; 1832*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>; 1833*4882a593Smuzhiyun clock-names = "du.0", "du.1"; 1834*4882a593Smuzhiyun resets = <&cpg 724>; 1835*4882a593Smuzhiyun reset-names = "du.0"; 1836*4882a593Smuzhiyun renesas,vsps = <&vspd0 0>, <&vspd1 0>; 1837*4882a593Smuzhiyun 1838*4882a593Smuzhiyun status = "disabled"; 1839*4882a593Smuzhiyun 1840*4882a593Smuzhiyun ports { 1841*4882a593Smuzhiyun #address-cells = <1>; 1842*4882a593Smuzhiyun #size-cells = <0>; 1843*4882a593Smuzhiyun 1844*4882a593Smuzhiyun port@0 { 1845*4882a593Smuzhiyun reg = <0>; 1846*4882a593Smuzhiyun du_out_rgb: endpoint { 1847*4882a593Smuzhiyun }; 1848*4882a593Smuzhiyun }; 1849*4882a593Smuzhiyun 1850*4882a593Smuzhiyun port@1 { 1851*4882a593Smuzhiyun reg = <1>; 1852*4882a593Smuzhiyun du_out_lvds0: endpoint { 1853*4882a593Smuzhiyun remote-endpoint = <&lvds0_in>; 1854*4882a593Smuzhiyun }; 1855*4882a593Smuzhiyun }; 1856*4882a593Smuzhiyun 1857*4882a593Smuzhiyun port@2 { 1858*4882a593Smuzhiyun reg = <2>; 1859*4882a593Smuzhiyun du_out_lvds1: endpoint { 1860*4882a593Smuzhiyun remote-endpoint = <&lvds1_in>; 1861*4882a593Smuzhiyun }; 1862*4882a593Smuzhiyun }; 1863*4882a593Smuzhiyun }; 1864*4882a593Smuzhiyun }; 1865*4882a593Smuzhiyun 1866*4882a593Smuzhiyun lvds0: lvds-encoder@feb90000 { 1867*4882a593Smuzhiyun compatible = "renesas,r8a774c0-lvds"; 1868*4882a593Smuzhiyun reg = <0 0xfeb90000 0 0x20>; 1869*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 727>; 1870*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1871*4882a593Smuzhiyun resets = <&cpg 727>; 1872*4882a593Smuzhiyun status = "disabled"; 1873*4882a593Smuzhiyun 1874*4882a593Smuzhiyun renesas,companion = <&lvds1>; 1875*4882a593Smuzhiyun 1876*4882a593Smuzhiyun ports { 1877*4882a593Smuzhiyun #address-cells = <1>; 1878*4882a593Smuzhiyun #size-cells = <0>; 1879*4882a593Smuzhiyun 1880*4882a593Smuzhiyun port@0 { 1881*4882a593Smuzhiyun reg = <0>; 1882*4882a593Smuzhiyun lvds0_in: endpoint { 1883*4882a593Smuzhiyun remote-endpoint = <&du_out_lvds0>; 1884*4882a593Smuzhiyun }; 1885*4882a593Smuzhiyun }; 1886*4882a593Smuzhiyun 1887*4882a593Smuzhiyun port@1 { 1888*4882a593Smuzhiyun reg = <1>; 1889*4882a593Smuzhiyun lvds0_out: endpoint { 1890*4882a593Smuzhiyun }; 1891*4882a593Smuzhiyun }; 1892*4882a593Smuzhiyun }; 1893*4882a593Smuzhiyun }; 1894*4882a593Smuzhiyun 1895*4882a593Smuzhiyun lvds1: lvds-encoder@feb90100 { 1896*4882a593Smuzhiyun compatible = "renesas,r8a774c0-lvds"; 1897*4882a593Smuzhiyun reg = <0 0xfeb90100 0 0x20>; 1898*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 727>; 1899*4882a593Smuzhiyun power-domains = <&sysc R8A774C0_PD_ALWAYS_ON>; 1900*4882a593Smuzhiyun resets = <&cpg 726>; 1901*4882a593Smuzhiyun status = "disabled"; 1902*4882a593Smuzhiyun 1903*4882a593Smuzhiyun ports { 1904*4882a593Smuzhiyun #address-cells = <1>; 1905*4882a593Smuzhiyun #size-cells = <0>; 1906*4882a593Smuzhiyun 1907*4882a593Smuzhiyun port@0 { 1908*4882a593Smuzhiyun reg = <0>; 1909*4882a593Smuzhiyun lvds1_in: endpoint { 1910*4882a593Smuzhiyun remote-endpoint = <&du_out_lvds1>; 1911*4882a593Smuzhiyun }; 1912*4882a593Smuzhiyun }; 1913*4882a593Smuzhiyun 1914*4882a593Smuzhiyun port@1 { 1915*4882a593Smuzhiyun reg = <1>; 1916*4882a593Smuzhiyun lvds1_out: endpoint { 1917*4882a593Smuzhiyun }; 1918*4882a593Smuzhiyun }; 1919*4882a593Smuzhiyun }; 1920*4882a593Smuzhiyun }; 1921*4882a593Smuzhiyun 1922*4882a593Smuzhiyun prr: chipid@fff00044 { 1923*4882a593Smuzhiyun compatible = "renesas,prr"; 1924*4882a593Smuzhiyun reg = <0 0xfff00044 0 4>; 1925*4882a593Smuzhiyun }; 1926*4882a593Smuzhiyun }; 1927*4882a593Smuzhiyun 1928*4882a593Smuzhiyun thermal-zones { 1929*4882a593Smuzhiyun cpu-thermal { 1930*4882a593Smuzhiyun polling-delay-passive = <250>; 1931*4882a593Smuzhiyun polling-delay = <0>; 1932*4882a593Smuzhiyun thermal-sensors = <&thermal>; 1933*4882a593Smuzhiyun sustainable-power = <717>; 1934*4882a593Smuzhiyun 1935*4882a593Smuzhiyun cooling-maps { 1936*4882a593Smuzhiyun map0 { 1937*4882a593Smuzhiyun trip = <&target>; 1938*4882a593Smuzhiyun cooling-device = <&a53_0 0 2>; 1939*4882a593Smuzhiyun contribution = <1024>; 1940*4882a593Smuzhiyun }; 1941*4882a593Smuzhiyun }; 1942*4882a593Smuzhiyun 1943*4882a593Smuzhiyun trips { 1944*4882a593Smuzhiyun sensor1_crit: sensor1-crit { 1945*4882a593Smuzhiyun temperature = <120000>; 1946*4882a593Smuzhiyun hysteresis = <2000>; 1947*4882a593Smuzhiyun type = "critical"; 1948*4882a593Smuzhiyun }; 1949*4882a593Smuzhiyun 1950*4882a593Smuzhiyun target: trip-point1 { 1951*4882a593Smuzhiyun temperature = <100000>; 1952*4882a593Smuzhiyun hysteresis = <2000>; 1953*4882a593Smuzhiyun type = "passive"; 1954*4882a593Smuzhiyun }; 1955*4882a593Smuzhiyun }; 1956*4882a593Smuzhiyun }; 1957*4882a593Smuzhiyun }; 1958*4882a593Smuzhiyun 1959*4882a593Smuzhiyun timer { 1960*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 1961*4882a593Smuzhiyun interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 1962*4882a593Smuzhiyun <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 1963*4882a593Smuzhiyun <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 1964*4882a593Smuzhiyun <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 1965*4882a593Smuzhiyun }; 1966*4882a593Smuzhiyun 1967*4882a593Smuzhiyun /* External USB clocks - can be overridden by the board */ 1968*4882a593Smuzhiyun usb3s0_clk: usb3s0 { 1969*4882a593Smuzhiyun compatible = "fixed-clock"; 1970*4882a593Smuzhiyun #clock-cells = <0>; 1971*4882a593Smuzhiyun clock-frequency = <0>; 1972*4882a593Smuzhiyun }; 1973*4882a593Smuzhiyun 1974*4882a593Smuzhiyun usb_extal_clk: usb_extal { 1975*4882a593Smuzhiyun compatible = "fixed-clock"; 1976*4882a593Smuzhiyun #clock-cells = <0>; 1977*4882a593Smuzhiyun clock-frequency = <0>; 1978*4882a593Smuzhiyun }; 1979*4882a593Smuzhiyun}; 1980