1*4882a593Smuzhiyun// SPDX-License-Identifier: BSD-3-Clause 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2017-2019, The Linux Foundation. All rights reserved. 4*4882a593Smuzhiyun * Copyright (c) 2019, Linaro Limited 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 8*4882a593Smuzhiyun#include <dt-bindings/power/qcom-aoss-qmp.h> 9*4882a593Smuzhiyun#include <dt-bindings/power/qcom-rpmpd.h> 10*4882a593Smuzhiyun#include <dt-bindings/soc/qcom,rpmh-rsc.h> 11*4882a593Smuzhiyun#include <dt-bindings/clock/qcom,rpmh.h> 12*4882a593Smuzhiyun#include <dt-bindings/clock/qcom,gcc-sm8150.h> 13*4882a593Smuzhiyun#include <dt-bindings/clock/qcom,gpucc-sm8150.h> 14*4882a593Smuzhiyun#include <dt-bindings/interconnect/qcom,osm-l3.h> 15*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun/ { 18*4882a593Smuzhiyun interrupt-parent = <&intc>; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #address-cells = <2>; 21*4882a593Smuzhiyun #size-cells = <2>; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun chosen { }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun clocks { 26*4882a593Smuzhiyun xo_board: xo-board { 27*4882a593Smuzhiyun compatible = "fixed-clock"; 28*4882a593Smuzhiyun #clock-cells = <0>; 29*4882a593Smuzhiyun clock-frequency = <38400000>; 30*4882a593Smuzhiyun clock-output-names = "xo_board"; 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun sleep_clk: sleep-clk { 34*4882a593Smuzhiyun compatible = "fixed-clock"; 35*4882a593Smuzhiyun #clock-cells = <0>; 36*4882a593Smuzhiyun clock-frequency = <32764>; 37*4882a593Smuzhiyun clock-output-names = "sleep_clk"; 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun cpus { 42*4882a593Smuzhiyun #address-cells = <2>; 43*4882a593Smuzhiyun #size-cells = <0>; 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun CPU0: cpu@0 { 46*4882a593Smuzhiyun device_type = "cpu"; 47*4882a593Smuzhiyun compatible = "qcom,kryo485"; 48*4882a593Smuzhiyun reg = <0x0 0x0>; 49*4882a593Smuzhiyun enable-method = "psci"; 50*4882a593Smuzhiyun next-level-cache = <&L2_0>; 51*4882a593Smuzhiyun qcom,freq-domain = <&cpufreq_hw 0>; 52*4882a593Smuzhiyun #cooling-cells = <2>; 53*4882a593Smuzhiyun L2_0: l2-cache { 54*4882a593Smuzhiyun compatible = "cache"; 55*4882a593Smuzhiyun next-level-cache = <&L3_0>; 56*4882a593Smuzhiyun L3_0: l3-cache { 57*4882a593Smuzhiyun compatible = "cache"; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun CPU1: cpu@100 { 63*4882a593Smuzhiyun device_type = "cpu"; 64*4882a593Smuzhiyun compatible = "qcom,kryo485"; 65*4882a593Smuzhiyun reg = <0x0 0x100>; 66*4882a593Smuzhiyun enable-method = "psci"; 67*4882a593Smuzhiyun next-level-cache = <&L2_100>; 68*4882a593Smuzhiyun qcom,freq-domain = <&cpufreq_hw 0>; 69*4882a593Smuzhiyun #cooling-cells = <2>; 70*4882a593Smuzhiyun L2_100: l2-cache { 71*4882a593Smuzhiyun compatible = "cache"; 72*4882a593Smuzhiyun next-level-cache = <&L3_0>; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun CPU2: cpu@200 { 78*4882a593Smuzhiyun device_type = "cpu"; 79*4882a593Smuzhiyun compatible = "qcom,kryo485"; 80*4882a593Smuzhiyun reg = <0x0 0x200>; 81*4882a593Smuzhiyun enable-method = "psci"; 82*4882a593Smuzhiyun next-level-cache = <&L2_200>; 83*4882a593Smuzhiyun qcom,freq-domain = <&cpufreq_hw 0>; 84*4882a593Smuzhiyun #cooling-cells = <2>; 85*4882a593Smuzhiyun L2_200: l2-cache { 86*4882a593Smuzhiyun compatible = "cache"; 87*4882a593Smuzhiyun next-level-cache = <&L3_0>; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun CPU3: cpu@300 { 92*4882a593Smuzhiyun device_type = "cpu"; 93*4882a593Smuzhiyun compatible = "qcom,kryo485"; 94*4882a593Smuzhiyun reg = <0x0 0x300>; 95*4882a593Smuzhiyun enable-method = "psci"; 96*4882a593Smuzhiyun next-level-cache = <&L2_300>; 97*4882a593Smuzhiyun qcom,freq-domain = <&cpufreq_hw 0>; 98*4882a593Smuzhiyun #cooling-cells = <2>; 99*4882a593Smuzhiyun L2_300: l2-cache { 100*4882a593Smuzhiyun compatible = "cache"; 101*4882a593Smuzhiyun next-level-cache = <&L3_0>; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun CPU4: cpu@400 { 106*4882a593Smuzhiyun device_type = "cpu"; 107*4882a593Smuzhiyun compatible = "qcom,kryo485"; 108*4882a593Smuzhiyun reg = <0x0 0x400>; 109*4882a593Smuzhiyun enable-method = "psci"; 110*4882a593Smuzhiyun next-level-cache = <&L2_400>; 111*4882a593Smuzhiyun qcom,freq-domain = <&cpufreq_hw 1>; 112*4882a593Smuzhiyun #cooling-cells = <2>; 113*4882a593Smuzhiyun L2_400: l2-cache { 114*4882a593Smuzhiyun compatible = "cache"; 115*4882a593Smuzhiyun next-level-cache = <&L3_0>; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun CPU5: cpu@500 { 120*4882a593Smuzhiyun device_type = "cpu"; 121*4882a593Smuzhiyun compatible = "qcom,kryo485"; 122*4882a593Smuzhiyun reg = <0x0 0x500>; 123*4882a593Smuzhiyun enable-method = "psci"; 124*4882a593Smuzhiyun next-level-cache = <&L2_500>; 125*4882a593Smuzhiyun qcom,freq-domain = <&cpufreq_hw 1>; 126*4882a593Smuzhiyun #cooling-cells = <2>; 127*4882a593Smuzhiyun L2_500: l2-cache { 128*4882a593Smuzhiyun compatible = "cache"; 129*4882a593Smuzhiyun next-level-cache = <&L3_0>; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun CPU6: cpu@600 { 134*4882a593Smuzhiyun device_type = "cpu"; 135*4882a593Smuzhiyun compatible = "qcom,kryo485"; 136*4882a593Smuzhiyun reg = <0x0 0x600>; 137*4882a593Smuzhiyun enable-method = "psci"; 138*4882a593Smuzhiyun next-level-cache = <&L2_600>; 139*4882a593Smuzhiyun qcom,freq-domain = <&cpufreq_hw 1>; 140*4882a593Smuzhiyun #cooling-cells = <2>; 141*4882a593Smuzhiyun L2_600: l2-cache { 142*4882a593Smuzhiyun compatible = "cache"; 143*4882a593Smuzhiyun next-level-cache = <&L3_0>; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun CPU7: cpu@700 { 148*4882a593Smuzhiyun device_type = "cpu"; 149*4882a593Smuzhiyun compatible = "qcom,kryo485"; 150*4882a593Smuzhiyun reg = <0x0 0x700>; 151*4882a593Smuzhiyun enable-method = "psci"; 152*4882a593Smuzhiyun next-level-cache = <&L2_700>; 153*4882a593Smuzhiyun qcom,freq-domain = <&cpufreq_hw 2>; 154*4882a593Smuzhiyun #cooling-cells = <2>; 155*4882a593Smuzhiyun L2_700: l2-cache { 156*4882a593Smuzhiyun compatible = "cache"; 157*4882a593Smuzhiyun next-level-cache = <&L3_0>; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun firmware { 163*4882a593Smuzhiyun scm: scm { 164*4882a593Smuzhiyun compatible = "qcom,scm-sm8150", "qcom,scm"; 165*4882a593Smuzhiyun #reset-cells = <1>; 166*4882a593Smuzhiyun }; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun tcsr_mutex: hwlock { 170*4882a593Smuzhiyun compatible = "qcom,tcsr-mutex"; 171*4882a593Smuzhiyun syscon = <&tcsr_mutex_regs 0 0x1000>; 172*4882a593Smuzhiyun #hwlock-cells = <1>; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun memory@80000000 { 176*4882a593Smuzhiyun device_type = "memory"; 177*4882a593Smuzhiyun /* We expect the bootloader to fill in the size */ 178*4882a593Smuzhiyun reg = <0x0 0x80000000 0x0 0x0>; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun pmu { 182*4882a593Smuzhiyun compatible = "arm,armv8-pmuv3"; 183*4882a593Smuzhiyun interrupts = <GIC_PPI 5 IRQ_TYPE_LEVEL_HIGH>; 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun psci { 187*4882a593Smuzhiyun compatible = "arm,psci-1.0"; 188*4882a593Smuzhiyun method = "smc"; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun reserved-memory { 192*4882a593Smuzhiyun #address-cells = <2>; 193*4882a593Smuzhiyun #size-cells = <2>; 194*4882a593Smuzhiyun ranges; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun hyp_mem: memory@85700000 { 197*4882a593Smuzhiyun reg = <0x0 0x85700000 0x0 0x600000>; 198*4882a593Smuzhiyun no-map; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun xbl_mem: memory@85d00000 { 202*4882a593Smuzhiyun reg = <0x0 0x85d00000 0x0 0x140000>; 203*4882a593Smuzhiyun no-map; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun aop_mem: memory@85f00000 { 207*4882a593Smuzhiyun reg = <0x0 0x85f00000 0x0 0x20000>; 208*4882a593Smuzhiyun no-map; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun aop_cmd_db: memory@85f20000 { 212*4882a593Smuzhiyun compatible = "qcom,cmd-db"; 213*4882a593Smuzhiyun reg = <0x0 0x85f20000 0x0 0x20000>; 214*4882a593Smuzhiyun no-map; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun smem_mem: memory@86000000 { 218*4882a593Smuzhiyun reg = <0x0 0x86000000 0x0 0x200000>; 219*4882a593Smuzhiyun no-map; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun tz_mem: memory@86200000 { 223*4882a593Smuzhiyun reg = <0x0 0x86200000 0x0 0x3900000>; 224*4882a593Smuzhiyun no-map; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun rmtfs_mem: memory@89b00000 { 228*4882a593Smuzhiyun compatible = "qcom,rmtfs-mem"; 229*4882a593Smuzhiyun reg = <0x0 0x89b00000 0x0 0x200000>; 230*4882a593Smuzhiyun no-map; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun qcom,client-id = <1>; 233*4882a593Smuzhiyun qcom,vmid = <15>; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun camera_mem: memory@8b700000 { 237*4882a593Smuzhiyun reg = <0x0 0x8b700000 0x0 0x500000>; 238*4882a593Smuzhiyun no-map; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun wlan_mem: memory@8bc00000 { 242*4882a593Smuzhiyun reg = <0x0 0x8bc00000 0x0 0x180000>; 243*4882a593Smuzhiyun no-map; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun npu_mem: memory@8bd80000 { 247*4882a593Smuzhiyun reg = <0x0 0x8bd80000 0x0 0x80000>; 248*4882a593Smuzhiyun no-map; 249*4882a593Smuzhiyun }; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun adsp_mem: memory@8be00000 { 252*4882a593Smuzhiyun reg = <0x0 0x8be00000 0x0 0x1a00000>; 253*4882a593Smuzhiyun no-map; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun mpss_mem: memory@8d800000 { 257*4882a593Smuzhiyun reg = <0x0 0x8d800000 0x0 0x9600000>; 258*4882a593Smuzhiyun no-map; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun venus_mem: memory@96e00000 { 262*4882a593Smuzhiyun reg = <0x0 0x96e00000 0x0 0x500000>; 263*4882a593Smuzhiyun no-map; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun slpi_mem: memory@97300000 { 267*4882a593Smuzhiyun reg = <0x0 0x97300000 0x0 0x1400000>; 268*4882a593Smuzhiyun no-map; 269*4882a593Smuzhiyun }; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun ipa_fw_mem: memory@98700000 { 272*4882a593Smuzhiyun reg = <0x0 0x98700000 0x0 0x10000>; 273*4882a593Smuzhiyun no-map; 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun ipa_gsi_mem: memory@98710000 { 277*4882a593Smuzhiyun reg = <0x0 0x98710000 0x0 0x5000>; 278*4882a593Smuzhiyun no-map; 279*4882a593Smuzhiyun }; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun gpu_mem: memory@98715000 { 282*4882a593Smuzhiyun reg = <0x0 0x98715000 0x0 0x2000>; 283*4882a593Smuzhiyun no-map; 284*4882a593Smuzhiyun }; 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun spss_mem: memory@98800000 { 287*4882a593Smuzhiyun reg = <0x0 0x98800000 0x0 0x100000>; 288*4882a593Smuzhiyun no-map; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun cdsp_mem: memory@98900000 { 292*4882a593Smuzhiyun reg = <0x0 0x98900000 0x0 0x1400000>; 293*4882a593Smuzhiyun no-map; 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun qseecom_mem: memory@9e400000 { 297*4882a593Smuzhiyun reg = <0x0 0x9e400000 0x0 0x1400000>; 298*4882a593Smuzhiyun no-map; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun }; 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun smem { 303*4882a593Smuzhiyun compatible = "qcom,smem"; 304*4882a593Smuzhiyun memory-region = <&smem_mem>; 305*4882a593Smuzhiyun hwlocks = <&tcsr_mutex 3>; 306*4882a593Smuzhiyun }; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun smp2p-cdsp { 309*4882a593Smuzhiyun compatible = "qcom,smp2p"; 310*4882a593Smuzhiyun qcom,smem = <94>, <432>; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun interrupts = <GIC_SPI 576 IRQ_TYPE_EDGE_RISING>; 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun mboxes = <&apss_shared 6>; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun qcom,local-pid = <0>; 317*4882a593Smuzhiyun qcom,remote-pid = <5>; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun cdsp_smp2p_out: master-kernel { 320*4882a593Smuzhiyun qcom,entry-name = "master-kernel"; 321*4882a593Smuzhiyun #qcom,smem-state-cells = <1>; 322*4882a593Smuzhiyun }; 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun cdsp_smp2p_in: slave-kernel { 325*4882a593Smuzhiyun qcom,entry-name = "slave-kernel"; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun interrupt-controller; 328*4882a593Smuzhiyun #interrupt-cells = <2>; 329*4882a593Smuzhiyun }; 330*4882a593Smuzhiyun }; 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun smp2p-lpass { 333*4882a593Smuzhiyun compatible = "qcom,smp2p"; 334*4882a593Smuzhiyun qcom,smem = <443>, <429>; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun interrupts = <GIC_SPI 158 IRQ_TYPE_EDGE_RISING>; 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun mboxes = <&apss_shared 10>; 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun qcom,local-pid = <0>; 341*4882a593Smuzhiyun qcom,remote-pid = <2>; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun adsp_smp2p_out: master-kernel { 344*4882a593Smuzhiyun qcom,entry-name = "master-kernel"; 345*4882a593Smuzhiyun #qcom,smem-state-cells = <1>; 346*4882a593Smuzhiyun }; 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun adsp_smp2p_in: slave-kernel { 349*4882a593Smuzhiyun qcom,entry-name = "slave-kernel"; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun interrupt-controller; 352*4882a593Smuzhiyun #interrupt-cells = <2>; 353*4882a593Smuzhiyun }; 354*4882a593Smuzhiyun }; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun smp2p-mpss { 357*4882a593Smuzhiyun compatible = "qcom,smp2p"; 358*4882a593Smuzhiyun qcom,smem = <435>, <428>; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun interrupts = <GIC_SPI 451 IRQ_TYPE_EDGE_RISING>; 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun mboxes = <&apss_shared 14>; 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun qcom,local-pid = <0>; 365*4882a593Smuzhiyun qcom,remote-pid = <1>; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun modem_smp2p_out: master-kernel { 368*4882a593Smuzhiyun qcom,entry-name = "master-kernel"; 369*4882a593Smuzhiyun #qcom,smem-state-cells = <1>; 370*4882a593Smuzhiyun }; 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun modem_smp2p_in: slave-kernel { 373*4882a593Smuzhiyun qcom,entry-name = "slave-kernel"; 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun interrupt-controller; 376*4882a593Smuzhiyun #interrupt-cells = <2>; 377*4882a593Smuzhiyun }; 378*4882a593Smuzhiyun }; 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun smp2p-slpi { 381*4882a593Smuzhiyun compatible = "qcom,smp2p"; 382*4882a593Smuzhiyun qcom,smem = <481>, <430>; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun interrupts = <GIC_SPI 172 IRQ_TYPE_EDGE_RISING>; 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun mboxes = <&apss_shared 26>; 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun qcom,local-pid = <0>; 389*4882a593Smuzhiyun qcom,remote-pid = <3>; 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun slpi_smp2p_out: master-kernel { 392*4882a593Smuzhiyun qcom,entry-name = "master-kernel"; 393*4882a593Smuzhiyun #qcom,smem-state-cells = <1>; 394*4882a593Smuzhiyun }; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun slpi_smp2p_in: slave-kernel { 397*4882a593Smuzhiyun qcom,entry-name = "slave-kernel"; 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun interrupt-controller; 400*4882a593Smuzhiyun #interrupt-cells = <2>; 401*4882a593Smuzhiyun }; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun soc: soc@0 { 405*4882a593Smuzhiyun #address-cells = <2>; 406*4882a593Smuzhiyun #size-cells = <2>; 407*4882a593Smuzhiyun ranges = <0 0 0 0 0x10 0>; 408*4882a593Smuzhiyun dma-ranges = <0 0 0 0 0x10 0>; 409*4882a593Smuzhiyun compatible = "simple-bus"; 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun gcc: clock-controller@100000 { 412*4882a593Smuzhiyun compatible = "qcom,gcc-sm8150"; 413*4882a593Smuzhiyun reg = <0x0 0x00100000 0x0 0x1f0000>; 414*4882a593Smuzhiyun #clock-cells = <1>; 415*4882a593Smuzhiyun #reset-cells = <1>; 416*4882a593Smuzhiyun #power-domain-cells = <1>; 417*4882a593Smuzhiyun clock-names = "bi_tcxo", 418*4882a593Smuzhiyun "sleep_clk"; 419*4882a593Smuzhiyun clocks = <&rpmhcc RPMH_CXO_CLK>, 420*4882a593Smuzhiyun <&sleep_clk>; 421*4882a593Smuzhiyun }; 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun qupv3_id_1: geniqup@ac0000 { 424*4882a593Smuzhiyun compatible = "qcom,geni-se-qup"; 425*4882a593Smuzhiyun reg = <0x0 0x00ac0000 0x0 0x6000>; 426*4882a593Smuzhiyun clock-names = "m-ahb", "s-ahb"; 427*4882a593Smuzhiyun clocks = <&gcc GCC_QUPV3_WRAP_1_M_AHB_CLK>, 428*4882a593Smuzhiyun <&gcc GCC_QUPV3_WRAP_1_S_AHB_CLK>; 429*4882a593Smuzhiyun #address-cells = <2>; 430*4882a593Smuzhiyun #size-cells = <2>; 431*4882a593Smuzhiyun ranges; 432*4882a593Smuzhiyun status = "disabled"; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun uart2: serial@a90000 { 435*4882a593Smuzhiyun compatible = "qcom,geni-debug-uart"; 436*4882a593Smuzhiyun reg = <0x0 0x00a90000 0x0 0x4000>; 437*4882a593Smuzhiyun clock-names = "se"; 438*4882a593Smuzhiyun clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; 439*4882a593Smuzhiyun interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 440*4882a593Smuzhiyun status = "disabled"; 441*4882a593Smuzhiyun }; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun config_noc: interconnect@1500000 { 445*4882a593Smuzhiyun compatible = "qcom,sm8150-config-noc"; 446*4882a593Smuzhiyun reg = <0 0x01500000 0 0x7400>; 447*4882a593Smuzhiyun #interconnect-cells = <1>; 448*4882a593Smuzhiyun qcom,bcm-voters = <&apps_bcm_voter>; 449*4882a593Smuzhiyun }; 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun system_noc: interconnect@1620000 { 452*4882a593Smuzhiyun compatible = "qcom,sm8150-system-noc"; 453*4882a593Smuzhiyun reg = <0 0x01620000 0 0x19400>; 454*4882a593Smuzhiyun #interconnect-cells = <1>; 455*4882a593Smuzhiyun qcom,bcm-voters = <&apps_bcm_voter>; 456*4882a593Smuzhiyun }; 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun mc_virt: interconnect@163a000 { 459*4882a593Smuzhiyun compatible = "qcom,sm8150-mc-virt"; 460*4882a593Smuzhiyun reg = <0 0x0163a000 0 0x1000>; 461*4882a593Smuzhiyun #interconnect-cells = <1>; 462*4882a593Smuzhiyun qcom,bcm-voters = <&apps_bcm_voter>; 463*4882a593Smuzhiyun }; 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun aggre1_noc: interconnect@16e0000 { 466*4882a593Smuzhiyun compatible = "qcom,sm8150-aggre1-noc"; 467*4882a593Smuzhiyun reg = <0 0x016e0000 0 0xd080>; 468*4882a593Smuzhiyun #interconnect-cells = <1>; 469*4882a593Smuzhiyun qcom,bcm-voters = <&apps_bcm_voter>; 470*4882a593Smuzhiyun }; 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun aggre2_noc: interconnect@1700000 { 473*4882a593Smuzhiyun compatible = "qcom,sm8150-aggre2-noc"; 474*4882a593Smuzhiyun reg = <0 0x01700000 0 0x20000>; 475*4882a593Smuzhiyun #interconnect-cells = <1>; 476*4882a593Smuzhiyun qcom,bcm-voters = <&apps_bcm_voter>; 477*4882a593Smuzhiyun }; 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun compute_noc: interconnect@1720000 { 480*4882a593Smuzhiyun compatible = "qcom,sm8150-compute-noc"; 481*4882a593Smuzhiyun reg = <0 0x01720000 0 0x7000>; 482*4882a593Smuzhiyun #interconnect-cells = <1>; 483*4882a593Smuzhiyun qcom,bcm-voters = <&apps_bcm_voter>; 484*4882a593Smuzhiyun }; 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun mmss_noc: interconnect@1740000 { 487*4882a593Smuzhiyun compatible = "qcom,sm8150-mmss-noc"; 488*4882a593Smuzhiyun reg = <0 0x01740000 0 0x1c100>; 489*4882a593Smuzhiyun #interconnect-cells = <1>; 490*4882a593Smuzhiyun qcom,bcm-voters = <&apps_bcm_voter>; 491*4882a593Smuzhiyun }; 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun ufs_mem_hc: ufshc@1d84000 { 494*4882a593Smuzhiyun compatible = "qcom,sm8150-ufshc", "qcom,ufshc", 495*4882a593Smuzhiyun "jedec,ufs-2.0"; 496*4882a593Smuzhiyun reg = <0 0x01d84000 0 0x2500>; 497*4882a593Smuzhiyun interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>; 498*4882a593Smuzhiyun phys = <&ufs_mem_phy_lanes>; 499*4882a593Smuzhiyun phy-names = "ufsphy"; 500*4882a593Smuzhiyun lanes-per-direction = <2>; 501*4882a593Smuzhiyun #reset-cells = <1>; 502*4882a593Smuzhiyun resets = <&gcc GCC_UFS_PHY_BCR>; 503*4882a593Smuzhiyun reset-names = "rst"; 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun clock-names = 506*4882a593Smuzhiyun "core_clk", 507*4882a593Smuzhiyun "bus_aggr_clk", 508*4882a593Smuzhiyun "iface_clk", 509*4882a593Smuzhiyun "core_clk_unipro", 510*4882a593Smuzhiyun "ref_clk", 511*4882a593Smuzhiyun "tx_lane0_sync_clk", 512*4882a593Smuzhiyun "rx_lane0_sync_clk", 513*4882a593Smuzhiyun "rx_lane1_sync_clk"; 514*4882a593Smuzhiyun clocks = 515*4882a593Smuzhiyun <&gcc GCC_UFS_PHY_AXI_CLK>, 516*4882a593Smuzhiyun <&gcc GCC_AGGRE_UFS_PHY_AXI_CLK>, 517*4882a593Smuzhiyun <&gcc GCC_UFS_PHY_AHB_CLK>, 518*4882a593Smuzhiyun <&gcc GCC_UFS_PHY_UNIPRO_CORE_CLK>, 519*4882a593Smuzhiyun <&rpmhcc RPMH_CXO_CLK>, 520*4882a593Smuzhiyun <&gcc GCC_UFS_PHY_TX_SYMBOL_0_CLK>, 521*4882a593Smuzhiyun <&gcc GCC_UFS_PHY_RX_SYMBOL_0_CLK>, 522*4882a593Smuzhiyun <&gcc GCC_UFS_PHY_RX_SYMBOL_1_CLK>; 523*4882a593Smuzhiyun freq-table-hz = 524*4882a593Smuzhiyun <37500000 300000000>, 525*4882a593Smuzhiyun <0 0>, 526*4882a593Smuzhiyun <0 0>, 527*4882a593Smuzhiyun <37500000 300000000>, 528*4882a593Smuzhiyun <0 0>, 529*4882a593Smuzhiyun <0 0>, 530*4882a593Smuzhiyun <0 0>, 531*4882a593Smuzhiyun <0 0>; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun status = "disabled"; 534*4882a593Smuzhiyun }; 535*4882a593Smuzhiyun 536*4882a593Smuzhiyun ufs_mem_phy: phy@1d87000 { 537*4882a593Smuzhiyun compatible = "qcom,sm8150-qmp-ufs-phy"; 538*4882a593Smuzhiyun reg = <0 0x01d87000 0 0x1c0>; 539*4882a593Smuzhiyun #address-cells = <2>; 540*4882a593Smuzhiyun #size-cells = <2>; 541*4882a593Smuzhiyun ranges; 542*4882a593Smuzhiyun clock-names = "ref", 543*4882a593Smuzhiyun "ref_aux"; 544*4882a593Smuzhiyun clocks = <&gcc GCC_UFS_MEM_CLKREF_CLK>, 545*4882a593Smuzhiyun <&gcc GCC_UFS_PHY_PHY_AUX_CLK>; 546*4882a593Smuzhiyun 547*4882a593Smuzhiyun resets = <&ufs_mem_hc 0>; 548*4882a593Smuzhiyun reset-names = "ufsphy"; 549*4882a593Smuzhiyun status = "disabled"; 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun ufs_mem_phy_lanes: lanes@1d87400 { 552*4882a593Smuzhiyun reg = <0 0x01d87400 0 0x108>, 553*4882a593Smuzhiyun <0 0x01d87600 0 0x1e0>, 554*4882a593Smuzhiyun <0 0x01d87c00 0 0x1dc>, 555*4882a593Smuzhiyun <0 0x01d87800 0 0x108>, 556*4882a593Smuzhiyun <0 0x01d87a00 0 0x1e0>; 557*4882a593Smuzhiyun #phy-cells = <0>; 558*4882a593Smuzhiyun }; 559*4882a593Smuzhiyun }; 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun ipa_virt: interconnect@1e00000 { 562*4882a593Smuzhiyun compatible = "qcom,sm8150-ipa-virt"; 563*4882a593Smuzhiyun reg = <0 0x01e00000 0 0x1000>; 564*4882a593Smuzhiyun #interconnect-cells = <1>; 565*4882a593Smuzhiyun qcom,bcm-voters = <&apps_bcm_voter>; 566*4882a593Smuzhiyun }; 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun tcsr_mutex_regs: syscon@1f40000 { 569*4882a593Smuzhiyun compatible = "syscon"; 570*4882a593Smuzhiyun reg = <0x0 0x01f40000 0x0 0x40000>; 571*4882a593Smuzhiyun }; 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun remoteproc_slpi: remoteproc@2400000 { 574*4882a593Smuzhiyun compatible = "qcom,sm8150-slpi-pas"; 575*4882a593Smuzhiyun reg = <0x0 0x02400000 0x0 0x4040>; 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun interrupts-extended = <&intc GIC_SPI 494 IRQ_TYPE_EDGE_RISING>, 578*4882a593Smuzhiyun <&slpi_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 579*4882a593Smuzhiyun <&slpi_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 580*4882a593Smuzhiyun <&slpi_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 581*4882a593Smuzhiyun <&slpi_smp2p_in 3 IRQ_TYPE_EDGE_RISING>; 582*4882a593Smuzhiyun interrupt-names = "wdog", "fatal", "ready", 583*4882a593Smuzhiyun "handover", "stop-ack"; 584*4882a593Smuzhiyun 585*4882a593Smuzhiyun clocks = <&rpmhcc RPMH_CXO_CLK>; 586*4882a593Smuzhiyun clock-names = "xo"; 587*4882a593Smuzhiyun 588*4882a593Smuzhiyun power-domains = <&aoss_qmp AOSS_QMP_LS_SLPI>, 589*4882a593Smuzhiyun <&rpmhpd 3>, 590*4882a593Smuzhiyun <&rpmhpd 2>; 591*4882a593Smuzhiyun power-domain-names = "load_state", "lcx", "lmx"; 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun memory-region = <&slpi_mem>; 594*4882a593Smuzhiyun 595*4882a593Smuzhiyun qcom,smem-states = <&slpi_smp2p_out 0>; 596*4882a593Smuzhiyun qcom,smem-state-names = "stop"; 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun status = "disabled"; 599*4882a593Smuzhiyun 600*4882a593Smuzhiyun glink-edge { 601*4882a593Smuzhiyun interrupts = <GIC_SPI 170 IRQ_TYPE_EDGE_RISING>; 602*4882a593Smuzhiyun label = "dsps"; 603*4882a593Smuzhiyun qcom,remote-pid = <3>; 604*4882a593Smuzhiyun mboxes = <&apss_shared 24>; 605*4882a593Smuzhiyun }; 606*4882a593Smuzhiyun }; 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun gpu: gpu@2c00000 { 609*4882a593Smuzhiyun /* 610*4882a593Smuzhiyun * note: the amd,imageon compatible makes it possible 611*4882a593Smuzhiyun * to use the drm/msm driver without the display node, 612*4882a593Smuzhiyun * make sure to remove it when display node is added 613*4882a593Smuzhiyun */ 614*4882a593Smuzhiyun compatible = "qcom,adreno-640.1", 615*4882a593Smuzhiyun "qcom,adreno", 616*4882a593Smuzhiyun "amd,imageon"; 617*4882a593Smuzhiyun #stream-id-cells = <16>; 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun reg = <0 0x02c00000 0 0x40000>; 620*4882a593Smuzhiyun reg-names = "kgsl_3d0_reg_memory"; 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun interrupts = <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>; 623*4882a593Smuzhiyun 624*4882a593Smuzhiyun iommus = <&adreno_smmu 0 0x401>; 625*4882a593Smuzhiyun 626*4882a593Smuzhiyun operating-points-v2 = <&gpu_opp_table>; 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun qcom,gmu = <&gmu>; 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun zap-shader { 631*4882a593Smuzhiyun memory-region = <&gpu_mem>; 632*4882a593Smuzhiyun }; 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun /* note: downstream checks gpu binning for 675 Mhz */ 635*4882a593Smuzhiyun gpu_opp_table: opp-table { 636*4882a593Smuzhiyun compatible = "operating-points-v2"; 637*4882a593Smuzhiyun 638*4882a593Smuzhiyun opp-675000000 { 639*4882a593Smuzhiyun opp-hz = /bits/ 64 <675000000>; 640*4882a593Smuzhiyun opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>; 641*4882a593Smuzhiyun }; 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun opp-585000000 { 644*4882a593Smuzhiyun opp-hz = /bits/ 64 <585000000>; 645*4882a593Smuzhiyun opp-level = <RPMH_REGULATOR_LEVEL_NOM>; 646*4882a593Smuzhiyun }; 647*4882a593Smuzhiyun 648*4882a593Smuzhiyun opp-499200000 { 649*4882a593Smuzhiyun opp-hz = /bits/ 64 <499200000>; 650*4882a593Smuzhiyun opp-level = <RPMH_REGULATOR_LEVEL_SVS_L2>; 651*4882a593Smuzhiyun }; 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun opp-427000000 { 654*4882a593Smuzhiyun opp-hz = /bits/ 64 <427000000>; 655*4882a593Smuzhiyun opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 656*4882a593Smuzhiyun }; 657*4882a593Smuzhiyun 658*4882a593Smuzhiyun opp-345000000 { 659*4882a593Smuzhiyun opp-hz = /bits/ 64 <345000000>; 660*4882a593Smuzhiyun opp-level = <RPMH_REGULATOR_LEVEL_SVS>; 661*4882a593Smuzhiyun }; 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun opp-257000000 { 664*4882a593Smuzhiyun opp-hz = /bits/ 64 <257000000>; 665*4882a593Smuzhiyun opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>; 666*4882a593Smuzhiyun }; 667*4882a593Smuzhiyun }; 668*4882a593Smuzhiyun }; 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun gmu: gmu@2c6a000 { 671*4882a593Smuzhiyun compatible="qcom,adreno-gmu-640.1", "qcom,adreno-gmu"; 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun reg = <0 0x02c6a000 0 0x30000>, 674*4882a593Smuzhiyun <0 0x0b290000 0 0x10000>, 675*4882a593Smuzhiyun <0 0x0b490000 0 0x10000>; 676*4882a593Smuzhiyun reg-names = "gmu", "gmu_pdc", "gmu_pdc_seq"; 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun interrupts = <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 679*4882a593Smuzhiyun <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>; 680*4882a593Smuzhiyun interrupt-names = "hfi", "gmu"; 681*4882a593Smuzhiyun 682*4882a593Smuzhiyun clocks = <&gpucc GPU_CC_AHB_CLK>, 683*4882a593Smuzhiyun <&gpucc GPU_CC_CX_GMU_CLK>, 684*4882a593Smuzhiyun <&gpucc GPU_CC_CXO_CLK>, 685*4882a593Smuzhiyun <&gcc GCC_DDRSS_GPU_AXI_CLK>, 686*4882a593Smuzhiyun <&gcc GCC_GPU_MEMNOC_GFX_CLK>; 687*4882a593Smuzhiyun clock-names = "ahb", "gmu", "cxo", "axi", "memnoc"; 688*4882a593Smuzhiyun 689*4882a593Smuzhiyun power-domains = <&gpucc GPU_CX_GDSC>, 690*4882a593Smuzhiyun <&gpucc GPU_GX_GDSC>; 691*4882a593Smuzhiyun power-domain-names = "cx", "gx"; 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun iommus = <&adreno_smmu 5 0x400>; 694*4882a593Smuzhiyun 695*4882a593Smuzhiyun operating-points-v2 = <&gmu_opp_table>; 696*4882a593Smuzhiyun 697*4882a593Smuzhiyun gmu_opp_table: opp-table { 698*4882a593Smuzhiyun compatible = "operating-points-v2"; 699*4882a593Smuzhiyun 700*4882a593Smuzhiyun opp-200000000 { 701*4882a593Smuzhiyun opp-hz = /bits/ 64 <200000000>; 702*4882a593Smuzhiyun opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>; 703*4882a593Smuzhiyun }; 704*4882a593Smuzhiyun }; 705*4882a593Smuzhiyun }; 706*4882a593Smuzhiyun 707*4882a593Smuzhiyun gpucc: clock-controller@2c90000 { 708*4882a593Smuzhiyun compatible = "qcom,sm8150-gpucc"; 709*4882a593Smuzhiyun reg = <0 0x02c90000 0 0x9000>; 710*4882a593Smuzhiyun clocks = <&rpmhcc RPMH_CXO_CLK>, 711*4882a593Smuzhiyun <&gcc GCC_GPU_GPLL0_CLK_SRC>, 712*4882a593Smuzhiyun <&gcc GCC_GPU_GPLL0_DIV_CLK_SRC>; 713*4882a593Smuzhiyun clock-names = "bi_tcxo", 714*4882a593Smuzhiyun "gcc_gpu_gpll0_clk_src", 715*4882a593Smuzhiyun "gcc_gpu_gpll0_div_clk_src"; 716*4882a593Smuzhiyun #clock-cells = <1>; 717*4882a593Smuzhiyun #reset-cells = <1>; 718*4882a593Smuzhiyun #power-domain-cells = <1>; 719*4882a593Smuzhiyun }; 720*4882a593Smuzhiyun 721*4882a593Smuzhiyun adreno_smmu: iommu@2ca0000 { 722*4882a593Smuzhiyun compatible = "qcom,sm8150-smmu-500", "arm,mmu-500"; 723*4882a593Smuzhiyun reg = <0 0x02ca0000 0 0x10000>; 724*4882a593Smuzhiyun #iommu-cells = <2>; 725*4882a593Smuzhiyun #global-interrupts = <1>; 726*4882a593Smuzhiyun interrupts = <GIC_SPI 674 IRQ_TYPE_LEVEL_HIGH>, 727*4882a593Smuzhiyun <GIC_SPI 681 IRQ_TYPE_LEVEL_HIGH>, 728*4882a593Smuzhiyun <GIC_SPI 682 IRQ_TYPE_LEVEL_HIGH>, 729*4882a593Smuzhiyun <GIC_SPI 683 IRQ_TYPE_LEVEL_HIGH>, 730*4882a593Smuzhiyun <GIC_SPI 684 IRQ_TYPE_LEVEL_HIGH>, 731*4882a593Smuzhiyun <GIC_SPI 685 IRQ_TYPE_LEVEL_HIGH>, 732*4882a593Smuzhiyun <GIC_SPI 686 IRQ_TYPE_LEVEL_HIGH>, 733*4882a593Smuzhiyun <GIC_SPI 687 IRQ_TYPE_LEVEL_HIGH>, 734*4882a593Smuzhiyun <GIC_SPI 688 IRQ_TYPE_LEVEL_HIGH>; 735*4882a593Smuzhiyun clocks = <&gpucc GPU_CC_AHB_CLK>, 736*4882a593Smuzhiyun <&gcc GCC_GPU_MEMNOC_GFX_CLK>, 737*4882a593Smuzhiyun <&gcc GCC_GPU_SNOC_DVM_GFX_CLK>; 738*4882a593Smuzhiyun clock-names = "ahb", "bus", "iface"; 739*4882a593Smuzhiyun 740*4882a593Smuzhiyun power-domains = <&gpucc GPU_CX_GDSC>; 741*4882a593Smuzhiyun }; 742*4882a593Smuzhiyun 743*4882a593Smuzhiyun tlmm: pinctrl@3100000 { 744*4882a593Smuzhiyun compatible = "qcom,sm8150-pinctrl"; 745*4882a593Smuzhiyun reg = <0x0 0x03100000 0x0 0x300000>, 746*4882a593Smuzhiyun <0x0 0x03500000 0x0 0x300000>, 747*4882a593Smuzhiyun <0x0 0x03900000 0x0 0x300000>, 748*4882a593Smuzhiyun <0x0 0x03D00000 0x0 0x300000>; 749*4882a593Smuzhiyun reg-names = "west", "east", "north", "south"; 750*4882a593Smuzhiyun interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 751*4882a593Smuzhiyun gpio-ranges = <&tlmm 0 0 176>; 752*4882a593Smuzhiyun gpio-controller; 753*4882a593Smuzhiyun #gpio-cells = <2>; 754*4882a593Smuzhiyun interrupt-controller; 755*4882a593Smuzhiyun #interrupt-cells = <2>; 756*4882a593Smuzhiyun }; 757*4882a593Smuzhiyun 758*4882a593Smuzhiyun remoteproc_mpss: remoteproc@4080000 { 759*4882a593Smuzhiyun compatible = "qcom,sm8150-mpss-pas"; 760*4882a593Smuzhiyun reg = <0x0 0x04080000 0x0 0x4040>; 761*4882a593Smuzhiyun 762*4882a593Smuzhiyun interrupts-extended = <&intc GIC_SPI 266 IRQ_TYPE_EDGE_RISING>, 763*4882a593Smuzhiyun <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 764*4882a593Smuzhiyun <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 765*4882a593Smuzhiyun <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 766*4882a593Smuzhiyun <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>, 767*4882a593Smuzhiyun <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>; 768*4882a593Smuzhiyun interrupt-names = "wdog", "fatal", "ready", "handover", 769*4882a593Smuzhiyun "stop-ack", "shutdown-ack"; 770*4882a593Smuzhiyun 771*4882a593Smuzhiyun clocks = <&rpmhcc RPMH_CXO_CLK>; 772*4882a593Smuzhiyun clock-names = "xo"; 773*4882a593Smuzhiyun 774*4882a593Smuzhiyun power-domains = <&aoss_qmp AOSS_QMP_LS_MODEM>, 775*4882a593Smuzhiyun <&rpmhpd 7>, 776*4882a593Smuzhiyun <&rpmhpd 0>; 777*4882a593Smuzhiyun power-domain-names = "load_state", "cx", "mss"; 778*4882a593Smuzhiyun 779*4882a593Smuzhiyun memory-region = <&mpss_mem>; 780*4882a593Smuzhiyun 781*4882a593Smuzhiyun qcom,smem-states = <&modem_smp2p_out 0>; 782*4882a593Smuzhiyun qcom,smem-state-names = "stop"; 783*4882a593Smuzhiyun 784*4882a593Smuzhiyun glink-edge { 785*4882a593Smuzhiyun interrupts = <GIC_SPI 449 IRQ_TYPE_EDGE_RISING>; 786*4882a593Smuzhiyun label = "modem"; 787*4882a593Smuzhiyun qcom,remote-pid = <1>; 788*4882a593Smuzhiyun mboxes = <&apss_shared 12>; 789*4882a593Smuzhiyun }; 790*4882a593Smuzhiyun }; 791*4882a593Smuzhiyun 792*4882a593Smuzhiyun remoteproc_cdsp: remoteproc@8300000 { 793*4882a593Smuzhiyun compatible = "qcom,sm8150-cdsp-pas"; 794*4882a593Smuzhiyun reg = <0x0 0x08300000 0x0 0x4040>; 795*4882a593Smuzhiyun 796*4882a593Smuzhiyun interrupts-extended = <&intc GIC_SPI 578 IRQ_TYPE_EDGE_RISING>, 797*4882a593Smuzhiyun <&cdsp_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 798*4882a593Smuzhiyun <&cdsp_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 799*4882a593Smuzhiyun <&cdsp_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 800*4882a593Smuzhiyun <&cdsp_smp2p_in 3 IRQ_TYPE_EDGE_RISING>; 801*4882a593Smuzhiyun interrupt-names = "wdog", "fatal", "ready", 802*4882a593Smuzhiyun "handover", "stop-ack"; 803*4882a593Smuzhiyun 804*4882a593Smuzhiyun clocks = <&rpmhcc RPMH_CXO_CLK>; 805*4882a593Smuzhiyun clock-names = "xo"; 806*4882a593Smuzhiyun 807*4882a593Smuzhiyun power-domains = <&aoss_qmp AOSS_QMP_LS_CDSP>, 808*4882a593Smuzhiyun <&rpmhpd 7>; 809*4882a593Smuzhiyun power-domain-names = "load_state", "cx"; 810*4882a593Smuzhiyun 811*4882a593Smuzhiyun memory-region = <&cdsp_mem>; 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun qcom,smem-states = <&cdsp_smp2p_out 0>; 814*4882a593Smuzhiyun qcom,smem-state-names = "stop"; 815*4882a593Smuzhiyun 816*4882a593Smuzhiyun status = "disabled"; 817*4882a593Smuzhiyun 818*4882a593Smuzhiyun glink-edge { 819*4882a593Smuzhiyun interrupts = <GIC_SPI 574 IRQ_TYPE_EDGE_RISING>; 820*4882a593Smuzhiyun label = "cdsp"; 821*4882a593Smuzhiyun qcom,remote-pid = <5>; 822*4882a593Smuzhiyun mboxes = <&apss_shared 4>; 823*4882a593Smuzhiyun }; 824*4882a593Smuzhiyun }; 825*4882a593Smuzhiyun 826*4882a593Smuzhiyun usb_1_hsphy: phy@88e2000 { 827*4882a593Smuzhiyun compatible = "qcom,sm8150-usb-hs-phy", 828*4882a593Smuzhiyun "qcom,usb-snps-hs-7nm-phy"; 829*4882a593Smuzhiyun reg = <0 0x088e2000 0 0x400>; 830*4882a593Smuzhiyun status = "disabled"; 831*4882a593Smuzhiyun #phy-cells = <0>; 832*4882a593Smuzhiyun 833*4882a593Smuzhiyun clocks = <&rpmhcc RPMH_CXO_CLK>; 834*4882a593Smuzhiyun clock-names = "ref"; 835*4882a593Smuzhiyun 836*4882a593Smuzhiyun resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>; 837*4882a593Smuzhiyun }; 838*4882a593Smuzhiyun 839*4882a593Smuzhiyun usb_1_qmpphy: phy@88e9000 { 840*4882a593Smuzhiyun compatible = "qcom,sm8150-qmp-usb3-phy"; 841*4882a593Smuzhiyun reg = <0 0x088e9000 0 0x18c>, 842*4882a593Smuzhiyun <0 0x088e8000 0 0x10>; 843*4882a593Smuzhiyun reg-names = "reg-base", "dp_com"; 844*4882a593Smuzhiyun status = "disabled"; 845*4882a593Smuzhiyun #clock-cells = <1>; 846*4882a593Smuzhiyun #address-cells = <2>; 847*4882a593Smuzhiyun #size-cells = <2>; 848*4882a593Smuzhiyun ranges; 849*4882a593Smuzhiyun 850*4882a593Smuzhiyun clocks = <&gcc GCC_USB3_PRIM_PHY_AUX_CLK>, 851*4882a593Smuzhiyun <&rpmhcc RPMH_CXO_CLK>, 852*4882a593Smuzhiyun <&gcc GCC_USB3_PRIM_CLKREF_CLK>, 853*4882a593Smuzhiyun <&gcc GCC_USB3_PRIM_PHY_COM_AUX_CLK>; 854*4882a593Smuzhiyun clock-names = "aux", "ref_clk_src", "ref", "com_aux"; 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun resets = <&gcc GCC_USB3_DP_PHY_PRIM_BCR>, 857*4882a593Smuzhiyun <&gcc GCC_USB3_PHY_PRIM_BCR>; 858*4882a593Smuzhiyun reset-names = "phy", "common"; 859*4882a593Smuzhiyun 860*4882a593Smuzhiyun usb_1_ssphy: lanes@88e9200 { 861*4882a593Smuzhiyun reg = <0 0x088e9200 0 0x200>, 862*4882a593Smuzhiyun <0 0x088e9400 0 0x200>, 863*4882a593Smuzhiyun <0 0x088e9c00 0 0x218>, 864*4882a593Smuzhiyun <0 0x088e9600 0 0x200>, 865*4882a593Smuzhiyun <0 0x088e9800 0 0x200>, 866*4882a593Smuzhiyun <0 0x088e9a00 0 0x100>; 867*4882a593Smuzhiyun #phy-cells = <0>; 868*4882a593Smuzhiyun clocks = <&gcc GCC_USB3_PRIM_PHY_PIPE_CLK>; 869*4882a593Smuzhiyun clock-names = "pipe0"; 870*4882a593Smuzhiyun clock-output-names = "usb3_phy_pipe_clk_src"; 871*4882a593Smuzhiyun }; 872*4882a593Smuzhiyun }; 873*4882a593Smuzhiyun 874*4882a593Smuzhiyun dc_noc: interconnect@9160000 { 875*4882a593Smuzhiyun compatible = "qcom,sm8150-dc-noc"; 876*4882a593Smuzhiyun reg = <0 0x09160000 0 0x3200>; 877*4882a593Smuzhiyun #interconnect-cells = <1>; 878*4882a593Smuzhiyun qcom,bcm-voters = <&apps_bcm_voter>; 879*4882a593Smuzhiyun }; 880*4882a593Smuzhiyun 881*4882a593Smuzhiyun gem_noc: interconnect@9680000 { 882*4882a593Smuzhiyun compatible = "qcom,sm8150-gem-noc"; 883*4882a593Smuzhiyun reg = <0 0x09680000 0 0x3e200>; 884*4882a593Smuzhiyun #interconnect-cells = <1>; 885*4882a593Smuzhiyun qcom,bcm-voters = <&apps_bcm_voter>; 886*4882a593Smuzhiyun }; 887*4882a593Smuzhiyun 888*4882a593Smuzhiyun usb_1: usb@a6f8800 { 889*4882a593Smuzhiyun compatible = "qcom,sm8150-dwc3", "qcom,dwc3"; 890*4882a593Smuzhiyun reg = <0 0x0a6f8800 0 0x400>; 891*4882a593Smuzhiyun status = "disabled"; 892*4882a593Smuzhiyun #address-cells = <2>; 893*4882a593Smuzhiyun #size-cells = <2>; 894*4882a593Smuzhiyun ranges; 895*4882a593Smuzhiyun dma-ranges; 896*4882a593Smuzhiyun 897*4882a593Smuzhiyun clocks = <&gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>, 898*4882a593Smuzhiyun <&gcc GCC_USB30_PRIM_MASTER_CLK>, 899*4882a593Smuzhiyun <&gcc GCC_AGGRE_USB3_PRIM_AXI_CLK>, 900*4882a593Smuzhiyun <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>, 901*4882a593Smuzhiyun <&gcc GCC_USB30_PRIM_SLEEP_CLK>, 902*4882a593Smuzhiyun <&gcc GCC_USB3_SEC_CLKREF_CLK>; 903*4882a593Smuzhiyun clock-names = "cfg_noc", "core", "iface", "mock_utmi", 904*4882a593Smuzhiyun "sleep", "xo"; 905*4882a593Smuzhiyun 906*4882a593Smuzhiyun assigned-clocks = <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>, 907*4882a593Smuzhiyun <&gcc GCC_USB30_PRIM_MASTER_CLK>; 908*4882a593Smuzhiyun assigned-clock-rates = <19200000>, <200000000>; 909*4882a593Smuzhiyun 910*4882a593Smuzhiyun interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 911*4882a593Smuzhiyun <GIC_SPI 486 IRQ_TYPE_LEVEL_HIGH>, 912*4882a593Smuzhiyun <GIC_SPI 488 IRQ_TYPE_LEVEL_HIGH>, 913*4882a593Smuzhiyun <GIC_SPI 489 IRQ_TYPE_LEVEL_HIGH>; 914*4882a593Smuzhiyun interrupt-names = "hs_phy_irq", "ss_phy_irq", 915*4882a593Smuzhiyun "dm_hs_phy_irq", "dp_hs_phy_irq"; 916*4882a593Smuzhiyun 917*4882a593Smuzhiyun power-domains = <&gcc USB30_PRIM_GDSC>; 918*4882a593Smuzhiyun 919*4882a593Smuzhiyun resets = <&gcc GCC_USB30_PRIM_BCR>; 920*4882a593Smuzhiyun 921*4882a593Smuzhiyun usb_1_dwc3: dwc3@a600000 { 922*4882a593Smuzhiyun compatible = "snps,dwc3"; 923*4882a593Smuzhiyun reg = <0 0x0a600000 0 0xcd00>; 924*4882a593Smuzhiyun interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 925*4882a593Smuzhiyun snps,dis_u2_susphy_quirk; 926*4882a593Smuzhiyun snps,dis_enblslpm_quirk; 927*4882a593Smuzhiyun phys = <&usb_1_hsphy>, <&usb_1_ssphy>; 928*4882a593Smuzhiyun phy-names = "usb2-phy", "usb3-phy"; 929*4882a593Smuzhiyun }; 930*4882a593Smuzhiyun }; 931*4882a593Smuzhiyun 932*4882a593Smuzhiyun camnoc_virt: interconnect@ac00000 { 933*4882a593Smuzhiyun compatible = "qcom,sm8150-camnoc-virt"; 934*4882a593Smuzhiyun reg = <0 0x0ac00000 0 0x1000>; 935*4882a593Smuzhiyun #interconnect-cells = <1>; 936*4882a593Smuzhiyun qcom,bcm-voters = <&apps_bcm_voter>; 937*4882a593Smuzhiyun }; 938*4882a593Smuzhiyun 939*4882a593Smuzhiyun aoss_qmp: power-controller@c300000 { 940*4882a593Smuzhiyun compatible = "qcom,sm8150-aoss-qmp"; 941*4882a593Smuzhiyun reg = <0x0 0x0c300000 0x0 0x100000>; 942*4882a593Smuzhiyun interrupts = <GIC_SPI 389 IRQ_TYPE_EDGE_RISING>; 943*4882a593Smuzhiyun mboxes = <&apss_shared 0>; 944*4882a593Smuzhiyun 945*4882a593Smuzhiyun #clock-cells = <0>; 946*4882a593Smuzhiyun #power-domain-cells = <1>; 947*4882a593Smuzhiyun }; 948*4882a593Smuzhiyun 949*4882a593Smuzhiyun tsens0: thermal-sensor@c263000 { 950*4882a593Smuzhiyun compatible = "qcom,sm8150-tsens", "qcom,tsens-v2"; 951*4882a593Smuzhiyun reg = <0 0x0c263000 0 0x1ff>, /* TM */ 952*4882a593Smuzhiyun <0 0x0c222000 0 0x1ff>; /* SROT */ 953*4882a593Smuzhiyun #qcom,sensors = <16>; 954*4882a593Smuzhiyun interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH>, 955*4882a593Smuzhiyun <GIC_SPI 508 IRQ_TYPE_LEVEL_HIGH>; 956*4882a593Smuzhiyun interrupt-names = "uplow", "critical"; 957*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 958*4882a593Smuzhiyun }; 959*4882a593Smuzhiyun 960*4882a593Smuzhiyun tsens1: thermal-sensor@c265000 { 961*4882a593Smuzhiyun compatible = "qcom,sm8150-tsens", "qcom,tsens-v2"; 962*4882a593Smuzhiyun reg = <0 0x0c265000 0 0x1ff>, /* TM */ 963*4882a593Smuzhiyun <0 0x0c223000 0 0x1ff>; /* SROT */ 964*4882a593Smuzhiyun #qcom,sensors = <8>; 965*4882a593Smuzhiyun interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH>, 966*4882a593Smuzhiyun <GIC_SPI 509 IRQ_TYPE_LEVEL_HIGH>; 967*4882a593Smuzhiyun interrupt-names = "uplow", "critical"; 968*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 969*4882a593Smuzhiyun }; 970*4882a593Smuzhiyun 971*4882a593Smuzhiyun spmi_bus: spmi@c440000 { 972*4882a593Smuzhiyun compatible = "qcom,spmi-pmic-arb"; 973*4882a593Smuzhiyun reg = <0x0 0x0c440000 0x0 0x0001100>, 974*4882a593Smuzhiyun <0x0 0x0c600000 0x0 0x2000000>, 975*4882a593Smuzhiyun <0x0 0x0e600000 0x0 0x0100000>, 976*4882a593Smuzhiyun <0x0 0x0e700000 0x0 0x00a0000>, 977*4882a593Smuzhiyun <0x0 0x0c40a000 0x0 0x0026000>; 978*4882a593Smuzhiyun reg-names = "core", "chnls", "obsrvr", "intr", "cnfg"; 979*4882a593Smuzhiyun interrupt-names = "periph_irq"; 980*4882a593Smuzhiyun interrupts = <GIC_SPI 481 IRQ_TYPE_LEVEL_HIGH>; 981*4882a593Smuzhiyun qcom,ee = <0>; 982*4882a593Smuzhiyun qcom,channel = <0>; 983*4882a593Smuzhiyun #address-cells = <2>; 984*4882a593Smuzhiyun #size-cells = <0>; 985*4882a593Smuzhiyun interrupt-controller; 986*4882a593Smuzhiyun #interrupt-cells = <4>; 987*4882a593Smuzhiyun cell-index = <0>; 988*4882a593Smuzhiyun }; 989*4882a593Smuzhiyun 990*4882a593Smuzhiyun remoteproc_adsp: remoteproc@17300000 { 991*4882a593Smuzhiyun compatible = "qcom,sm8150-adsp-pas"; 992*4882a593Smuzhiyun reg = <0x0 0x17300000 0x0 0x4040>; 993*4882a593Smuzhiyun 994*4882a593Smuzhiyun interrupts-extended = <&intc GIC_SPI 162 IRQ_TYPE_EDGE_RISING>, 995*4882a593Smuzhiyun <&adsp_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 996*4882a593Smuzhiyun <&adsp_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 997*4882a593Smuzhiyun <&adsp_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 998*4882a593Smuzhiyun <&adsp_smp2p_in 3 IRQ_TYPE_EDGE_RISING>; 999*4882a593Smuzhiyun interrupt-names = "wdog", "fatal", "ready", 1000*4882a593Smuzhiyun "handover", "stop-ack"; 1001*4882a593Smuzhiyun 1002*4882a593Smuzhiyun clocks = <&rpmhcc RPMH_CXO_CLK>; 1003*4882a593Smuzhiyun clock-names = "xo"; 1004*4882a593Smuzhiyun 1005*4882a593Smuzhiyun power-domains = <&aoss_qmp AOSS_QMP_LS_LPASS>, 1006*4882a593Smuzhiyun <&rpmhpd 7>; 1007*4882a593Smuzhiyun power-domain-names = "load_state", "cx"; 1008*4882a593Smuzhiyun 1009*4882a593Smuzhiyun memory-region = <&adsp_mem>; 1010*4882a593Smuzhiyun 1011*4882a593Smuzhiyun qcom,smem-states = <&adsp_smp2p_out 0>; 1012*4882a593Smuzhiyun qcom,smem-state-names = "stop"; 1013*4882a593Smuzhiyun 1014*4882a593Smuzhiyun status = "disabled"; 1015*4882a593Smuzhiyun 1016*4882a593Smuzhiyun glink-edge { 1017*4882a593Smuzhiyun interrupts = <GIC_SPI 156 IRQ_TYPE_EDGE_RISING>; 1018*4882a593Smuzhiyun label = "lpass"; 1019*4882a593Smuzhiyun qcom,remote-pid = <2>; 1020*4882a593Smuzhiyun mboxes = <&apss_shared 8>; 1021*4882a593Smuzhiyun }; 1022*4882a593Smuzhiyun }; 1023*4882a593Smuzhiyun 1024*4882a593Smuzhiyun intc: interrupt-controller@17a00000 { 1025*4882a593Smuzhiyun compatible = "arm,gic-v3"; 1026*4882a593Smuzhiyun interrupt-controller; 1027*4882a593Smuzhiyun #interrupt-cells = <3>; 1028*4882a593Smuzhiyun reg = <0x0 0x17a00000 0x0 0x10000>, /* GICD */ 1029*4882a593Smuzhiyun <0x0 0x17a60000 0x0 0x100000>; /* GICR * 8 */ 1030*4882a593Smuzhiyun interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 1031*4882a593Smuzhiyun }; 1032*4882a593Smuzhiyun 1033*4882a593Smuzhiyun apss_shared: mailbox@17c00000 { 1034*4882a593Smuzhiyun compatible = "qcom,sm8150-apss-shared"; 1035*4882a593Smuzhiyun reg = <0x0 0x17c00000 0x0 0x1000>; 1036*4882a593Smuzhiyun #mbox-cells = <1>; 1037*4882a593Smuzhiyun }; 1038*4882a593Smuzhiyun 1039*4882a593Smuzhiyun watchdog@17c10000 { 1040*4882a593Smuzhiyun compatible = "qcom,apss-wdt-sm8150", "qcom,kpss-wdt"; 1041*4882a593Smuzhiyun reg = <0 0x17c10000 0 0x1000>; 1042*4882a593Smuzhiyun clocks = <&sleep_clk>; 1043*4882a593Smuzhiyun }; 1044*4882a593Smuzhiyun 1045*4882a593Smuzhiyun timer@17c20000 { 1046*4882a593Smuzhiyun #address-cells = <2>; 1047*4882a593Smuzhiyun #size-cells = <2>; 1048*4882a593Smuzhiyun ranges; 1049*4882a593Smuzhiyun compatible = "arm,armv7-timer-mem"; 1050*4882a593Smuzhiyun reg = <0x0 0x17c20000 0x0 0x1000>; 1051*4882a593Smuzhiyun clock-frequency = <19200000>; 1052*4882a593Smuzhiyun 1053*4882a593Smuzhiyun frame@17c21000{ 1054*4882a593Smuzhiyun frame-number = <0>; 1055*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 1056*4882a593Smuzhiyun <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 1057*4882a593Smuzhiyun reg = <0x0 0x17c21000 0x0 0x1000>, 1058*4882a593Smuzhiyun <0x0 0x17c22000 0x0 0x1000>; 1059*4882a593Smuzhiyun }; 1060*4882a593Smuzhiyun 1061*4882a593Smuzhiyun frame@17c23000 { 1062*4882a593Smuzhiyun frame-number = <1>; 1063*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 1064*4882a593Smuzhiyun reg = <0x0 0x17c23000 0x0 0x1000>; 1065*4882a593Smuzhiyun status = "disabled"; 1066*4882a593Smuzhiyun }; 1067*4882a593Smuzhiyun 1068*4882a593Smuzhiyun frame@17c25000 { 1069*4882a593Smuzhiyun frame-number = <2>; 1070*4882a593Smuzhiyun interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 1071*4882a593Smuzhiyun reg = <0x0 0x17c25000 0x0 0x1000>; 1072*4882a593Smuzhiyun status = "disabled"; 1073*4882a593Smuzhiyun }; 1074*4882a593Smuzhiyun 1075*4882a593Smuzhiyun frame@17c27000 { 1076*4882a593Smuzhiyun frame-number = <3>; 1077*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 1078*4882a593Smuzhiyun reg = <0x0 0x17c26000 0x0 0x1000>; 1079*4882a593Smuzhiyun status = "disabled"; 1080*4882a593Smuzhiyun }; 1081*4882a593Smuzhiyun 1082*4882a593Smuzhiyun frame@17c29000 { 1083*4882a593Smuzhiyun frame-number = <4>; 1084*4882a593Smuzhiyun interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 1085*4882a593Smuzhiyun reg = <0x0 0x17c29000 0x0 0x1000>; 1086*4882a593Smuzhiyun status = "disabled"; 1087*4882a593Smuzhiyun }; 1088*4882a593Smuzhiyun 1089*4882a593Smuzhiyun frame@17c2b000 { 1090*4882a593Smuzhiyun frame-number = <5>; 1091*4882a593Smuzhiyun interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 1092*4882a593Smuzhiyun reg = <0x0 0x17c2b000 0x0 0x1000>; 1093*4882a593Smuzhiyun status = "disabled"; 1094*4882a593Smuzhiyun }; 1095*4882a593Smuzhiyun 1096*4882a593Smuzhiyun frame@17c2d000 { 1097*4882a593Smuzhiyun frame-number = <6>; 1098*4882a593Smuzhiyun interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 1099*4882a593Smuzhiyun reg = <0x0 0x17c2d000 0x0 0x1000>; 1100*4882a593Smuzhiyun status = "disabled"; 1101*4882a593Smuzhiyun }; 1102*4882a593Smuzhiyun }; 1103*4882a593Smuzhiyun 1104*4882a593Smuzhiyun apps_rsc: rsc@18200000 { 1105*4882a593Smuzhiyun label = "apps_rsc"; 1106*4882a593Smuzhiyun compatible = "qcom,rpmh-rsc"; 1107*4882a593Smuzhiyun reg = <0x0 0x18200000 0x0 0x10000>, 1108*4882a593Smuzhiyun <0x0 0x18210000 0x0 0x10000>, 1109*4882a593Smuzhiyun <0x0 0x18220000 0x0 0x10000>; 1110*4882a593Smuzhiyun reg-names = "drv-0", "drv-1", "drv-2"; 1111*4882a593Smuzhiyun interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 1112*4882a593Smuzhiyun <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 1113*4882a593Smuzhiyun <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 1114*4882a593Smuzhiyun qcom,tcs-offset = <0xd00>; 1115*4882a593Smuzhiyun qcom,drv-id = <2>; 1116*4882a593Smuzhiyun qcom,tcs-config = <ACTIVE_TCS 2>, 1117*4882a593Smuzhiyun <SLEEP_TCS 3>, 1118*4882a593Smuzhiyun <WAKE_TCS 3>, 1119*4882a593Smuzhiyun <CONTROL_TCS 1>; 1120*4882a593Smuzhiyun 1121*4882a593Smuzhiyun rpmhcc: clock-controller { 1122*4882a593Smuzhiyun compatible = "qcom,sm8150-rpmh-clk"; 1123*4882a593Smuzhiyun #clock-cells = <1>; 1124*4882a593Smuzhiyun clock-names = "xo"; 1125*4882a593Smuzhiyun clocks = <&xo_board>; 1126*4882a593Smuzhiyun }; 1127*4882a593Smuzhiyun 1128*4882a593Smuzhiyun rpmhpd: power-controller { 1129*4882a593Smuzhiyun compatible = "qcom,sm8150-rpmhpd"; 1130*4882a593Smuzhiyun #power-domain-cells = <1>; 1131*4882a593Smuzhiyun operating-points-v2 = <&rpmhpd_opp_table>; 1132*4882a593Smuzhiyun 1133*4882a593Smuzhiyun rpmhpd_opp_table: opp-table { 1134*4882a593Smuzhiyun compatible = "operating-points-v2"; 1135*4882a593Smuzhiyun 1136*4882a593Smuzhiyun rpmhpd_opp_ret: opp1 { 1137*4882a593Smuzhiyun opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>; 1138*4882a593Smuzhiyun }; 1139*4882a593Smuzhiyun 1140*4882a593Smuzhiyun rpmhpd_opp_min_svs: opp2 { 1141*4882a593Smuzhiyun opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>; 1142*4882a593Smuzhiyun }; 1143*4882a593Smuzhiyun 1144*4882a593Smuzhiyun rpmhpd_opp_low_svs: opp3 { 1145*4882a593Smuzhiyun opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>; 1146*4882a593Smuzhiyun }; 1147*4882a593Smuzhiyun 1148*4882a593Smuzhiyun rpmhpd_opp_svs: opp4 { 1149*4882a593Smuzhiyun opp-level = <RPMH_REGULATOR_LEVEL_SVS>; 1150*4882a593Smuzhiyun }; 1151*4882a593Smuzhiyun 1152*4882a593Smuzhiyun rpmhpd_opp_svs_l1: opp5 { 1153*4882a593Smuzhiyun opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 1154*4882a593Smuzhiyun }; 1155*4882a593Smuzhiyun 1156*4882a593Smuzhiyun rpmhpd_opp_svs_l2: opp6 { 1157*4882a593Smuzhiyun opp-level = <224>; 1158*4882a593Smuzhiyun }; 1159*4882a593Smuzhiyun 1160*4882a593Smuzhiyun rpmhpd_opp_nom: opp7 { 1161*4882a593Smuzhiyun opp-level = <RPMH_REGULATOR_LEVEL_NOM>; 1162*4882a593Smuzhiyun }; 1163*4882a593Smuzhiyun 1164*4882a593Smuzhiyun rpmhpd_opp_nom_l1: opp8 { 1165*4882a593Smuzhiyun opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>; 1166*4882a593Smuzhiyun }; 1167*4882a593Smuzhiyun 1168*4882a593Smuzhiyun rpmhpd_opp_nom_l2: opp9 { 1169*4882a593Smuzhiyun opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>; 1170*4882a593Smuzhiyun }; 1171*4882a593Smuzhiyun 1172*4882a593Smuzhiyun rpmhpd_opp_turbo: opp10 { 1173*4882a593Smuzhiyun opp-level = <RPMH_REGULATOR_LEVEL_TURBO>; 1174*4882a593Smuzhiyun }; 1175*4882a593Smuzhiyun 1176*4882a593Smuzhiyun rpmhpd_opp_turbo_l1: opp11 { 1177*4882a593Smuzhiyun opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>; 1178*4882a593Smuzhiyun }; 1179*4882a593Smuzhiyun }; 1180*4882a593Smuzhiyun }; 1181*4882a593Smuzhiyun 1182*4882a593Smuzhiyun apps_bcm_voter: bcm_voter { 1183*4882a593Smuzhiyun compatible = "qcom,bcm-voter"; 1184*4882a593Smuzhiyun }; 1185*4882a593Smuzhiyun }; 1186*4882a593Smuzhiyun 1187*4882a593Smuzhiyun osm_l3: interconnect@18321000 { 1188*4882a593Smuzhiyun compatible = "qcom,sm8150-osm-l3"; 1189*4882a593Smuzhiyun reg = <0 0x18321000 0 0x1400>; 1190*4882a593Smuzhiyun 1191*4882a593Smuzhiyun clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GPLL0>; 1192*4882a593Smuzhiyun clock-names = "xo", "alternate"; 1193*4882a593Smuzhiyun 1194*4882a593Smuzhiyun #interconnect-cells = <1>; 1195*4882a593Smuzhiyun }; 1196*4882a593Smuzhiyun 1197*4882a593Smuzhiyun cpufreq_hw: cpufreq@18323000 { 1198*4882a593Smuzhiyun compatible = "qcom,cpufreq-hw"; 1199*4882a593Smuzhiyun reg = <0 0x18323000 0 0x1400>, <0 0x18325800 0 0x1400>, 1200*4882a593Smuzhiyun <0 0x18327800 0 0x1400>; 1201*4882a593Smuzhiyun reg-names = "freq-domain0", "freq-domain1", 1202*4882a593Smuzhiyun "freq-domain2"; 1203*4882a593Smuzhiyun 1204*4882a593Smuzhiyun clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GPLL0>; 1205*4882a593Smuzhiyun clock-names = "xo", "alternate"; 1206*4882a593Smuzhiyun 1207*4882a593Smuzhiyun #freq-domain-cells = <1>; 1208*4882a593Smuzhiyun }; 1209*4882a593Smuzhiyun }; 1210*4882a593Smuzhiyun 1211*4882a593Smuzhiyun timer { 1212*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 1213*4882a593Smuzhiyun interrupts = <GIC_PPI 1 IRQ_TYPE_LEVEL_LOW>, 1214*4882a593Smuzhiyun <GIC_PPI 2 IRQ_TYPE_LEVEL_LOW>, 1215*4882a593Smuzhiyun <GIC_PPI 3 IRQ_TYPE_LEVEL_LOW>, 1216*4882a593Smuzhiyun <GIC_PPI 0 IRQ_TYPE_LEVEL_LOW>; 1217*4882a593Smuzhiyun }; 1218*4882a593Smuzhiyun 1219*4882a593Smuzhiyun thermal-zones { 1220*4882a593Smuzhiyun cpu0-thermal { 1221*4882a593Smuzhiyun polling-delay-passive = <250>; 1222*4882a593Smuzhiyun polling-delay = <1000>; 1223*4882a593Smuzhiyun 1224*4882a593Smuzhiyun thermal-sensors = <&tsens0 1>; 1225*4882a593Smuzhiyun 1226*4882a593Smuzhiyun trips { 1227*4882a593Smuzhiyun cpu0_alert0: trip-point0 { 1228*4882a593Smuzhiyun temperature = <90000>; 1229*4882a593Smuzhiyun hysteresis = <2000>; 1230*4882a593Smuzhiyun type = "passive"; 1231*4882a593Smuzhiyun }; 1232*4882a593Smuzhiyun 1233*4882a593Smuzhiyun cpu0_alert1: trip-point1 { 1234*4882a593Smuzhiyun temperature = <95000>; 1235*4882a593Smuzhiyun hysteresis = <2000>; 1236*4882a593Smuzhiyun type = "passive"; 1237*4882a593Smuzhiyun }; 1238*4882a593Smuzhiyun 1239*4882a593Smuzhiyun cpu0_crit: cpu_crit { 1240*4882a593Smuzhiyun temperature = <110000>; 1241*4882a593Smuzhiyun hysteresis = <1000>; 1242*4882a593Smuzhiyun type = "critical"; 1243*4882a593Smuzhiyun }; 1244*4882a593Smuzhiyun }; 1245*4882a593Smuzhiyun 1246*4882a593Smuzhiyun cooling-maps { 1247*4882a593Smuzhiyun map0 { 1248*4882a593Smuzhiyun trip = <&cpu0_alert0>; 1249*4882a593Smuzhiyun cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1250*4882a593Smuzhiyun <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1251*4882a593Smuzhiyun <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1252*4882a593Smuzhiyun <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1253*4882a593Smuzhiyun }; 1254*4882a593Smuzhiyun map1 { 1255*4882a593Smuzhiyun trip = <&cpu0_alert1>; 1256*4882a593Smuzhiyun cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1257*4882a593Smuzhiyun <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1258*4882a593Smuzhiyun <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1259*4882a593Smuzhiyun <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1260*4882a593Smuzhiyun }; 1261*4882a593Smuzhiyun }; 1262*4882a593Smuzhiyun }; 1263*4882a593Smuzhiyun 1264*4882a593Smuzhiyun cpu1-thermal { 1265*4882a593Smuzhiyun polling-delay-passive = <250>; 1266*4882a593Smuzhiyun polling-delay = <1000>; 1267*4882a593Smuzhiyun 1268*4882a593Smuzhiyun thermal-sensors = <&tsens0 2>; 1269*4882a593Smuzhiyun 1270*4882a593Smuzhiyun trips { 1271*4882a593Smuzhiyun cpu1_alert0: trip-point0 { 1272*4882a593Smuzhiyun temperature = <90000>; 1273*4882a593Smuzhiyun hysteresis = <2000>; 1274*4882a593Smuzhiyun type = "passive"; 1275*4882a593Smuzhiyun }; 1276*4882a593Smuzhiyun 1277*4882a593Smuzhiyun cpu1_alert1: trip-point1 { 1278*4882a593Smuzhiyun temperature = <95000>; 1279*4882a593Smuzhiyun hysteresis = <2000>; 1280*4882a593Smuzhiyun type = "passive"; 1281*4882a593Smuzhiyun }; 1282*4882a593Smuzhiyun 1283*4882a593Smuzhiyun cpu1_crit: cpu_crit { 1284*4882a593Smuzhiyun temperature = <110000>; 1285*4882a593Smuzhiyun hysteresis = <1000>; 1286*4882a593Smuzhiyun type = "critical"; 1287*4882a593Smuzhiyun }; 1288*4882a593Smuzhiyun }; 1289*4882a593Smuzhiyun 1290*4882a593Smuzhiyun cooling-maps { 1291*4882a593Smuzhiyun map0 { 1292*4882a593Smuzhiyun trip = <&cpu1_alert0>; 1293*4882a593Smuzhiyun cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1294*4882a593Smuzhiyun <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1295*4882a593Smuzhiyun <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1296*4882a593Smuzhiyun <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1297*4882a593Smuzhiyun }; 1298*4882a593Smuzhiyun map1 { 1299*4882a593Smuzhiyun trip = <&cpu1_alert1>; 1300*4882a593Smuzhiyun cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1301*4882a593Smuzhiyun <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1302*4882a593Smuzhiyun <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1303*4882a593Smuzhiyun <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1304*4882a593Smuzhiyun }; 1305*4882a593Smuzhiyun }; 1306*4882a593Smuzhiyun }; 1307*4882a593Smuzhiyun 1308*4882a593Smuzhiyun cpu2-thermal { 1309*4882a593Smuzhiyun polling-delay-passive = <250>; 1310*4882a593Smuzhiyun polling-delay = <1000>; 1311*4882a593Smuzhiyun 1312*4882a593Smuzhiyun thermal-sensors = <&tsens0 3>; 1313*4882a593Smuzhiyun 1314*4882a593Smuzhiyun trips { 1315*4882a593Smuzhiyun cpu2_alert0: trip-point0 { 1316*4882a593Smuzhiyun temperature = <90000>; 1317*4882a593Smuzhiyun hysteresis = <2000>; 1318*4882a593Smuzhiyun type = "passive"; 1319*4882a593Smuzhiyun }; 1320*4882a593Smuzhiyun 1321*4882a593Smuzhiyun cpu2_alert1: trip-point1 { 1322*4882a593Smuzhiyun temperature = <95000>; 1323*4882a593Smuzhiyun hysteresis = <2000>; 1324*4882a593Smuzhiyun type = "passive"; 1325*4882a593Smuzhiyun }; 1326*4882a593Smuzhiyun 1327*4882a593Smuzhiyun cpu2_crit: cpu_crit { 1328*4882a593Smuzhiyun temperature = <110000>; 1329*4882a593Smuzhiyun hysteresis = <1000>; 1330*4882a593Smuzhiyun type = "critical"; 1331*4882a593Smuzhiyun }; 1332*4882a593Smuzhiyun }; 1333*4882a593Smuzhiyun 1334*4882a593Smuzhiyun cooling-maps { 1335*4882a593Smuzhiyun map0 { 1336*4882a593Smuzhiyun trip = <&cpu2_alert0>; 1337*4882a593Smuzhiyun cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1338*4882a593Smuzhiyun <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1339*4882a593Smuzhiyun <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1340*4882a593Smuzhiyun <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1341*4882a593Smuzhiyun }; 1342*4882a593Smuzhiyun map1 { 1343*4882a593Smuzhiyun trip = <&cpu2_alert1>; 1344*4882a593Smuzhiyun cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1345*4882a593Smuzhiyun <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1346*4882a593Smuzhiyun <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1347*4882a593Smuzhiyun <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1348*4882a593Smuzhiyun }; 1349*4882a593Smuzhiyun }; 1350*4882a593Smuzhiyun }; 1351*4882a593Smuzhiyun 1352*4882a593Smuzhiyun cpu3-thermal { 1353*4882a593Smuzhiyun polling-delay-passive = <250>; 1354*4882a593Smuzhiyun polling-delay = <1000>; 1355*4882a593Smuzhiyun 1356*4882a593Smuzhiyun thermal-sensors = <&tsens0 4>; 1357*4882a593Smuzhiyun 1358*4882a593Smuzhiyun trips { 1359*4882a593Smuzhiyun cpu3_alert0: trip-point0 { 1360*4882a593Smuzhiyun temperature = <90000>; 1361*4882a593Smuzhiyun hysteresis = <2000>; 1362*4882a593Smuzhiyun type = "passive"; 1363*4882a593Smuzhiyun }; 1364*4882a593Smuzhiyun 1365*4882a593Smuzhiyun cpu3_alert1: trip-point1 { 1366*4882a593Smuzhiyun temperature = <95000>; 1367*4882a593Smuzhiyun hysteresis = <2000>; 1368*4882a593Smuzhiyun type = "passive"; 1369*4882a593Smuzhiyun }; 1370*4882a593Smuzhiyun 1371*4882a593Smuzhiyun cpu3_crit: cpu_crit { 1372*4882a593Smuzhiyun temperature = <110000>; 1373*4882a593Smuzhiyun hysteresis = <1000>; 1374*4882a593Smuzhiyun type = "critical"; 1375*4882a593Smuzhiyun }; 1376*4882a593Smuzhiyun }; 1377*4882a593Smuzhiyun 1378*4882a593Smuzhiyun cooling-maps { 1379*4882a593Smuzhiyun map0 { 1380*4882a593Smuzhiyun trip = <&cpu3_alert0>; 1381*4882a593Smuzhiyun cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1382*4882a593Smuzhiyun <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1383*4882a593Smuzhiyun <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1384*4882a593Smuzhiyun <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1385*4882a593Smuzhiyun }; 1386*4882a593Smuzhiyun map1 { 1387*4882a593Smuzhiyun trip = <&cpu3_alert1>; 1388*4882a593Smuzhiyun cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1389*4882a593Smuzhiyun <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1390*4882a593Smuzhiyun <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1391*4882a593Smuzhiyun <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1392*4882a593Smuzhiyun }; 1393*4882a593Smuzhiyun }; 1394*4882a593Smuzhiyun }; 1395*4882a593Smuzhiyun 1396*4882a593Smuzhiyun cpu4-top-thermal { 1397*4882a593Smuzhiyun polling-delay-passive = <250>; 1398*4882a593Smuzhiyun polling-delay = <1000>; 1399*4882a593Smuzhiyun 1400*4882a593Smuzhiyun thermal-sensors = <&tsens0 7>; 1401*4882a593Smuzhiyun 1402*4882a593Smuzhiyun trips { 1403*4882a593Smuzhiyun cpu4_top_alert0: trip-point0 { 1404*4882a593Smuzhiyun temperature = <90000>; 1405*4882a593Smuzhiyun hysteresis = <2000>; 1406*4882a593Smuzhiyun type = "passive"; 1407*4882a593Smuzhiyun }; 1408*4882a593Smuzhiyun 1409*4882a593Smuzhiyun cpu4_top_alert1: trip-point1 { 1410*4882a593Smuzhiyun temperature = <95000>; 1411*4882a593Smuzhiyun hysteresis = <2000>; 1412*4882a593Smuzhiyun type = "passive"; 1413*4882a593Smuzhiyun }; 1414*4882a593Smuzhiyun 1415*4882a593Smuzhiyun cpu4_top_crit: cpu_crit { 1416*4882a593Smuzhiyun temperature = <110000>; 1417*4882a593Smuzhiyun hysteresis = <1000>; 1418*4882a593Smuzhiyun type = "critical"; 1419*4882a593Smuzhiyun }; 1420*4882a593Smuzhiyun }; 1421*4882a593Smuzhiyun 1422*4882a593Smuzhiyun cooling-maps { 1423*4882a593Smuzhiyun map0 { 1424*4882a593Smuzhiyun trip = <&cpu4_top_alert0>; 1425*4882a593Smuzhiyun cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1426*4882a593Smuzhiyun <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1427*4882a593Smuzhiyun <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1428*4882a593Smuzhiyun <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1429*4882a593Smuzhiyun }; 1430*4882a593Smuzhiyun map1 { 1431*4882a593Smuzhiyun trip = <&cpu4_top_alert1>; 1432*4882a593Smuzhiyun cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1433*4882a593Smuzhiyun <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1434*4882a593Smuzhiyun <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1435*4882a593Smuzhiyun <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1436*4882a593Smuzhiyun }; 1437*4882a593Smuzhiyun }; 1438*4882a593Smuzhiyun }; 1439*4882a593Smuzhiyun 1440*4882a593Smuzhiyun cpu5-top-thermal { 1441*4882a593Smuzhiyun polling-delay-passive = <250>; 1442*4882a593Smuzhiyun polling-delay = <1000>; 1443*4882a593Smuzhiyun 1444*4882a593Smuzhiyun thermal-sensors = <&tsens0 8>; 1445*4882a593Smuzhiyun 1446*4882a593Smuzhiyun trips { 1447*4882a593Smuzhiyun cpu5_top_alert0: trip-point0 { 1448*4882a593Smuzhiyun temperature = <90000>; 1449*4882a593Smuzhiyun hysteresis = <2000>; 1450*4882a593Smuzhiyun type = "passive"; 1451*4882a593Smuzhiyun }; 1452*4882a593Smuzhiyun 1453*4882a593Smuzhiyun cpu5_top_alert1: trip-point1 { 1454*4882a593Smuzhiyun temperature = <95000>; 1455*4882a593Smuzhiyun hysteresis = <2000>; 1456*4882a593Smuzhiyun type = "passive"; 1457*4882a593Smuzhiyun }; 1458*4882a593Smuzhiyun 1459*4882a593Smuzhiyun cpu5_top_crit: cpu_crit { 1460*4882a593Smuzhiyun temperature = <110000>; 1461*4882a593Smuzhiyun hysteresis = <1000>; 1462*4882a593Smuzhiyun type = "critical"; 1463*4882a593Smuzhiyun }; 1464*4882a593Smuzhiyun }; 1465*4882a593Smuzhiyun 1466*4882a593Smuzhiyun cooling-maps { 1467*4882a593Smuzhiyun map0 { 1468*4882a593Smuzhiyun trip = <&cpu5_top_alert0>; 1469*4882a593Smuzhiyun cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1470*4882a593Smuzhiyun <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1471*4882a593Smuzhiyun <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1472*4882a593Smuzhiyun <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1473*4882a593Smuzhiyun }; 1474*4882a593Smuzhiyun map1 { 1475*4882a593Smuzhiyun trip = <&cpu5_top_alert1>; 1476*4882a593Smuzhiyun cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1477*4882a593Smuzhiyun <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1478*4882a593Smuzhiyun <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1479*4882a593Smuzhiyun <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1480*4882a593Smuzhiyun }; 1481*4882a593Smuzhiyun }; 1482*4882a593Smuzhiyun }; 1483*4882a593Smuzhiyun 1484*4882a593Smuzhiyun cpu6-top-thermal { 1485*4882a593Smuzhiyun polling-delay-passive = <250>; 1486*4882a593Smuzhiyun polling-delay = <1000>; 1487*4882a593Smuzhiyun 1488*4882a593Smuzhiyun thermal-sensors = <&tsens0 9>; 1489*4882a593Smuzhiyun 1490*4882a593Smuzhiyun trips { 1491*4882a593Smuzhiyun cpu6_top_alert0: trip-point0 { 1492*4882a593Smuzhiyun temperature = <90000>; 1493*4882a593Smuzhiyun hysteresis = <2000>; 1494*4882a593Smuzhiyun type = "passive"; 1495*4882a593Smuzhiyun }; 1496*4882a593Smuzhiyun 1497*4882a593Smuzhiyun cpu6_top_alert1: trip-point1 { 1498*4882a593Smuzhiyun temperature = <95000>; 1499*4882a593Smuzhiyun hysteresis = <2000>; 1500*4882a593Smuzhiyun type = "passive"; 1501*4882a593Smuzhiyun }; 1502*4882a593Smuzhiyun 1503*4882a593Smuzhiyun cpu6_top_crit: cpu_crit { 1504*4882a593Smuzhiyun temperature = <110000>; 1505*4882a593Smuzhiyun hysteresis = <1000>; 1506*4882a593Smuzhiyun type = "critical"; 1507*4882a593Smuzhiyun }; 1508*4882a593Smuzhiyun }; 1509*4882a593Smuzhiyun 1510*4882a593Smuzhiyun cooling-maps { 1511*4882a593Smuzhiyun map0 { 1512*4882a593Smuzhiyun trip = <&cpu6_top_alert0>; 1513*4882a593Smuzhiyun cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1514*4882a593Smuzhiyun <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1515*4882a593Smuzhiyun <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1516*4882a593Smuzhiyun <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1517*4882a593Smuzhiyun }; 1518*4882a593Smuzhiyun map1 { 1519*4882a593Smuzhiyun trip = <&cpu6_top_alert1>; 1520*4882a593Smuzhiyun cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1521*4882a593Smuzhiyun <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1522*4882a593Smuzhiyun <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1523*4882a593Smuzhiyun <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1524*4882a593Smuzhiyun }; 1525*4882a593Smuzhiyun }; 1526*4882a593Smuzhiyun }; 1527*4882a593Smuzhiyun 1528*4882a593Smuzhiyun cpu7-top-thermal { 1529*4882a593Smuzhiyun polling-delay-passive = <250>; 1530*4882a593Smuzhiyun polling-delay = <1000>; 1531*4882a593Smuzhiyun 1532*4882a593Smuzhiyun thermal-sensors = <&tsens0 10>; 1533*4882a593Smuzhiyun 1534*4882a593Smuzhiyun trips { 1535*4882a593Smuzhiyun cpu7_top_alert0: trip-point0 { 1536*4882a593Smuzhiyun temperature = <90000>; 1537*4882a593Smuzhiyun hysteresis = <2000>; 1538*4882a593Smuzhiyun type = "passive"; 1539*4882a593Smuzhiyun }; 1540*4882a593Smuzhiyun 1541*4882a593Smuzhiyun cpu7_top_alert1: trip-point1 { 1542*4882a593Smuzhiyun temperature = <95000>; 1543*4882a593Smuzhiyun hysteresis = <2000>; 1544*4882a593Smuzhiyun type = "passive"; 1545*4882a593Smuzhiyun }; 1546*4882a593Smuzhiyun 1547*4882a593Smuzhiyun cpu7_top_crit: cpu_crit { 1548*4882a593Smuzhiyun temperature = <110000>; 1549*4882a593Smuzhiyun hysteresis = <1000>; 1550*4882a593Smuzhiyun type = "critical"; 1551*4882a593Smuzhiyun }; 1552*4882a593Smuzhiyun }; 1553*4882a593Smuzhiyun 1554*4882a593Smuzhiyun cooling-maps { 1555*4882a593Smuzhiyun map0 { 1556*4882a593Smuzhiyun trip = <&cpu7_top_alert0>; 1557*4882a593Smuzhiyun cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1558*4882a593Smuzhiyun <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1559*4882a593Smuzhiyun <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1560*4882a593Smuzhiyun <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1561*4882a593Smuzhiyun }; 1562*4882a593Smuzhiyun map1 { 1563*4882a593Smuzhiyun trip = <&cpu7_top_alert1>; 1564*4882a593Smuzhiyun cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1565*4882a593Smuzhiyun <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1566*4882a593Smuzhiyun <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1567*4882a593Smuzhiyun <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1568*4882a593Smuzhiyun }; 1569*4882a593Smuzhiyun }; 1570*4882a593Smuzhiyun }; 1571*4882a593Smuzhiyun 1572*4882a593Smuzhiyun cpu4-bottom-thermal { 1573*4882a593Smuzhiyun polling-delay-passive = <250>; 1574*4882a593Smuzhiyun polling-delay = <1000>; 1575*4882a593Smuzhiyun 1576*4882a593Smuzhiyun thermal-sensors = <&tsens0 11>; 1577*4882a593Smuzhiyun 1578*4882a593Smuzhiyun trips { 1579*4882a593Smuzhiyun cpu4_bottom_alert0: trip-point0 { 1580*4882a593Smuzhiyun temperature = <90000>; 1581*4882a593Smuzhiyun hysteresis = <2000>; 1582*4882a593Smuzhiyun type = "passive"; 1583*4882a593Smuzhiyun }; 1584*4882a593Smuzhiyun 1585*4882a593Smuzhiyun cpu4_bottom_alert1: trip-point1 { 1586*4882a593Smuzhiyun temperature = <95000>; 1587*4882a593Smuzhiyun hysteresis = <2000>; 1588*4882a593Smuzhiyun type = "passive"; 1589*4882a593Smuzhiyun }; 1590*4882a593Smuzhiyun 1591*4882a593Smuzhiyun cpu4_bottom_crit: cpu_crit { 1592*4882a593Smuzhiyun temperature = <110000>; 1593*4882a593Smuzhiyun hysteresis = <1000>; 1594*4882a593Smuzhiyun type = "critical"; 1595*4882a593Smuzhiyun }; 1596*4882a593Smuzhiyun }; 1597*4882a593Smuzhiyun 1598*4882a593Smuzhiyun cooling-maps { 1599*4882a593Smuzhiyun map0 { 1600*4882a593Smuzhiyun trip = <&cpu4_bottom_alert0>; 1601*4882a593Smuzhiyun cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1602*4882a593Smuzhiyun <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1603*4882a593Smuzhiyun <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1604*4882a593Smuzhiyun <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1605*4882a593Smuzhiyun }; 1606*4882a593Smuzhiyun map1 { 1607*4882a593Smuzhiyun trip = <&cpu4_bottom_alert1>; 1608*4882a593Smuzhiyun cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1609*4882a593Smuzhiyun <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1610*4882a593Smuzhiyun <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1611*4882a593Smuzhiyun <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1612*4882a593Smuzhiyun }; 1613*4882a593Smuzhiyun }; 1614*4882a593Smuzhiyun }; 1615*4882a593Smuzhiyun 1616*4882a593Smuzhiyun cpu5-bottom-thermal { 1617*4882a593Smuzhiyun polling-delay-passive = <250>; 1618*4882a593Smuzhiyun polling-delay = <1000>; 1619*4882a593Smuzhiyun 1620*4882a593Smuzhiyun thermal-sensors = <&tsens0 12>; 1621*4882a593Smuzhiyun 1622*4882a593Smuzhiyun trips { 1623*4882a593Smuzhiyun cpu5_bottom_alert0: trip-point0 { 1624*4882a593Smuzhiyun temperature = <90000>; 1625*4882a593Smuzhiyun hysteresis = <2000>; 1626*4882a593Smuzhiyun type = "passive"; 1627*4882a593Smuzhiyun }; 1628*4882a593Smuzhiyun 1629*4882a593Smuzhiyun cpu5_bottom_alert1: trip-point1 { 1630*4882a593Smuzhiyun temperature = <95000>; 1631*4882a593Smuzhiyun hysteresis = <2000>; 1632*4882a593Smuzhiyun type = "passive"; 1633*4882a593Smuzhiyun }; 1634*4882a593Smuzhiyun 1635*4882a593Smuzhiyun cpu5_bottom_crit: cpu_crit { 1636*4882a593Smuzhiyun temperature = <110000>; 1637*4882a593Smuzhiyun hysteresis = <1000>; 1638*4882a593Smuzhiyun type = "critical"; 1639*4882a593Smuzhiyun }; 1640*4882a593Smuzhiyun }; 1641*4882a593Smuzhiyun 1642*4882a593Smuzhiyun cooling-maps { 1643*4882a593Smuzhiyun map0 { 1644*4882a593Smuzhiyun trip = <&cpu5_bottom_alert0>; 1645*4882a593Smuzhiyun cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1646*4882a593Smuzhiyun <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1647*4882a593Smuzhiyun <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1648*4882a593Smuzhiyun <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1649*4882a593Smuzhiyun }; 1650*4882a593Smuzhiyun map1 { 1651*4882a593Smuzhiyun trip = <&cpu5_bottom_alert1>; 1652*4882a593Smuzhiyun cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1653*4882a593Smuzhiyun <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1654*4882a593Smuzhiyun <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1655*4882a593Smuzhiyun <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1656*4882a593Smuzhiyun }; 1657*4882a593Smuzhiyun }; 1658*4882a593Smuzhiyun }; 1659*4882a593Smuzhiyun 1660*4882a593Smuzhiyun cpu6-bottom-thermal { 1661*4882a593Smuzhiyun polling-delay-passive = <250>; 1662*4882a593Smuzhiyun polling-delay = <1000>; 1663*4882a593Smuzhiyun 1664*4882a593Smuzhiyun thermal-sensors = <&tsens0 13>; 1665*4882a593Smuzhiyun 1666*4882a593Smuzhiyun trips { 1667*4882a593Smuzhiyun cpu6_bottom_alert0: trip-point0 { 1668*4882a593Smuzhiyun temperature = <90000>; 1669*4882a593Smuzhiyun hysteresis = <2000>; 1670*4882a593Smuzhiyun type = "passive"; 1671*4882a593Smuzhiyun }; 1672*4882a593Smuzhiyun 1673*4882a593Smuzhiyun cpu6_bottom_alert1: trip-point1 { 1674*4882a593Smuzhiyun temperature = <95000>; 1675*4882a593Smuzhiyun hysteresis = <2000>; 1676*4882a593Smuzhiyun type = "passive"; 1677*4882a593Smuzhiyun }; 1678*4882a593Smuzhiyun 1679*4882a593Smuzhiyun cpu6_bottom_crit: cpu_crit { 1680*4882a593Smuzhiyun temperature = <110000>; 1681*4882a593Smuzhiyun hysteresis = <1000>; 1682*4882a593Smuzhiyun type = "critical"; 1683*4882a593Smuzhiyun }; 1684*4882a593Smuzhiyun }; 1685*4882a593Smuzhiyun 1686*4882a593Smuzhiyun cooling-maps { 1687*4882a593Smuzhiyun map0 { 1688*4882a593Smuzhiyun trip = <&cpu6_bottom_alert0>; 1689*4882a593Smuzhiyun cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1690*4882a593Smuzhiyun <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1691*4882a593Smuzhiyun <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1692*4882a593Smuzhiyun <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1693*4882a593Smuzhiyun }; 1694*4882a593Smuzhiyun map1 { 1695*4882a593Smuzhiyun trip = <&cpu6_bottom_alert1>; 1696*4882a593Smuzhiyun cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1697*4882a593Smuzhiyun <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1698*4882a593Smuzhiyun <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1699*4882a593Smuzhiyun <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1700*4882a593Smuzhiyun }; 1701*4882a593Smuzhiyun }; 1702*4882a593Smuzhiyun }; 1703*4882a593Smuzhiyun 1704*4882a593Smuzhiyun cpu7-bottom-thermal { 1705*4882a593Smuzhiyun polling-delay-passive = <250>; 1706*4882a593Smuzhiyun polling-delay = <1000>; 1707*4882a593Smuzhiyun 1708*4882a593Smuzhiyun thermal-sensors = <&tsens0 14>; 1709*4882a593Smuzhiyun 1710*4882a593Smuzhiyun trips { 1711*4882a593Smuzhiyun cpu7_bottom_alert0: trip-point0 { 1712*4882a593Smuzhiyun temperature = <90000>; 1713*4882a593Smuzhiyun hysteresis = <2000>; 1714*4882a593Smuzhiyun type = "passive"; 1715*4882a593Smuzhiyun }; 1716*4882a593Smuzhiyun 1717*4882a593Smuzhiyun cpu7_bottom_alert1: trip-point1 { 1718*4882a593Smuzhiyun temperature = <95000>; 1719*4882a593Smuzhiyun hysteresis = <2000>; 1720*4882a593Smuzhiyun type = "passive"; 1721*4882a593Smuzhiyun }; 1722*4882a593Smuzhiyun 1723*4882a593Smuzhiyun cpu7_bottom_crit: cpu_crit { 1724*4882a593Smuzhiyun temperature = <110000>; 1725*4882a593Smuzhiyun hysteresis = <1000>; 1726*4882a593Smuzhiyun type = "critical"; 1727*4882a593Smuzhiyun }; 1728*4882a593Smuzhiyun }; 1729*4882a593Smuzhiyun 1730*4882a593Smuzhiyun cooling-maps { 1731*4882a593Smuzhiyun map0 { 1732*4882a593Smuzhiyun trip = <&cpu7_bottom_alert0>; 1733*4882a593Smuzhiyun cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1734*4882a593Smuzhiyun <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1735*4882a593Smuzhiyun <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1736*4882a593Smuzhiyun <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1737*4882a593Smuzhiyun }; 1738*4882a593Smuzhiyun map1 { 1739*4882a593Smuzhiyun trip = <&cpu7_bottom_alert1>; 1740*4882a593Smuzhiyun cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1741*4882a593Smuzhiyun <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1742*4882a593Smuzhiyun <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 1743*4882a593Smuzhiyun <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 1744*4882a593Smuzhiyun }; 1745*4882a593Smuzhiyun }; 1746*4882a593Smuzhiyun }; 1747*4882a593Smuzhiyun 1748*4882a593Smuzhiyun aoss0-thermal { 1749*4882a593Smuzhiyun polling-delay-passive = <250>; 1750*4882a593Smuzhiyun polling-delay = <1000>; 1751*4882a593Smuzhiyun 1752*4882a593Smuzhiyun thermal-sensors = <&tsens0 0>; 1753*4882a593Smuzhiyun 1754*4882a593Smuzhiyun trips { 1755*4882a593Smuzhiyun aoss0_alert0: trip-point0 { 1756*4882a593Smuzhiyun temperature = <90000>; 1757*4882a593Smuzhiyun hysteresis = <2000>; 1758*4882a593Smuzhiyun type = "hot"; 1759*4882a593Smuzhiyun }; 1760*4882a593Smuzhiyun }; 1761*4882a593Smuzhiyun }; 1762*4882a593Smuzhiyun 1763*4882a593Smuzhiyun cluster0-thermal { 1764*4882a593Smuzhiyun polling-delay-passive = <250>; 1765*4882a593Smuzhiyun polling-delay = <1000>; 1766*4882a593Smuzhiyun 1767*4882a593Smuzhiyun thermal-sensors = <&tsens0 5>; 1768*4882a593Smuzhiyun 1769*4882a593Smuzhiyun trips { 1770*4882a593Smuzhiyun cluster0_alert0: trip-point0 { 1771*4882a593Smuzhiyun temperature = <90000>; 1772*4882a593Smuzhiyun hysteresis = <2000>; 1773*4882a593Smuzhiyun type = "hot"; 1774*4882a593Smuzhiyun }; 1775*4882a593Smuzhiyun cluster0_crit: cluster0_crit { 1776*4882a593Smuzhiyun temperature = <110000>; 1777*4882a593Smuzhiyun hysteresis = <2000>; 1778*4882a593Smuzhiyun type = "critical"; 1779*4882a593Smuzhiyun }; 1780*4882a593Smuzhiyun }; 1781*4882a593Smuzhiyun }; 1782*4882a593Smuzhiyun 1783*4882a593Smuzhiyun cluster1-thermal { 1784*4882a593Smuzhiyun polling-delay-passive = <250>; 1785*4882a593Smuzhiyun polling-delay = <1000>; 1786*4882a593Smuzhiyun 1787*4882a593Smuzhiyun thermal-sensors = <&tsens0 6>; 1788*4882a593Smuzhiyun 1789*4882a593Smuzhiyun trips { 1790*4882a593Smuzhiyun cluster1_alert0: trip-point0 { 1791*4882a593Smuzhiyun temperature = <90000>; 1792*4882a593Smuzhiyun hysteresis = <2000>; 1793*4882a593Smuzhiyun type = "hot"; 1794*4882a593Smuzhiyun }; 1795*4882a593Smuzhiyun cluster1_crit: cluster1_crit { 1796*4882a593Smuzhiyun temperature = <110000>; 1797*4882a593Smuzhiyun hysteresis = <2000>; 1798*4882a593Smuzhiyun type = "critical"; 1799*4882a593Smuzhiyun }; 1800*4882a593Smuzhiyun }; 1801*4882a593Smuzhiyun }; 1802*4882a593Smuzhiyun 1803*4882a593Smuzhiyun gpu-thermal-top { 1804*4882a593Smuzhiyun polling-delay-passive = <250>; 1805*4882a593Smuzhiyun polling-delay = <1000>; 1806*4882a593Smuzhiyun 1807*4882a593Smuzhiyun thermal-sensors = <&tsens0 15>; 1808*4882a593Smuzhiyun 1809*4882a593Smuzhiyun trips { 1810*4882a593Smuzhiyun gpu1_alert0: trip-point0 { 1811*4882a593Smuzhiyun temperature = <90000>; 1812*4882a593Smuzhiyun hysteresis = <2000>; 1813*4882a593Smuzhiyun type = "hot"; 1814*4882a593Smuzhiyun }; 1815*4882a593Smuzhiyun }; 1816*4882a593Smuzhiyun }; 1817*4882a593Smuzhiyun 1818*4882a593Smuzhiyun aoss1-thermal { 1819*4882a593Smuzhiyun polling-delay-passive = <250>; 1820*4882a593Smuzhiyun polling-delay = <1000>; 1821*4882a593Smuzhiyun 1822*4882a593Smuzhiyun thermal-sensors = <&tsens1 0>; 1823*4882a593Smuzhiyun 1824*4882a593Smuzhiyun trips { 1825*4882a593Smuzhiyun aoss1_alert0: trip-point0 { 1826*4882a593Smuzhiyun temperature = <90000>; 1827*4882a593Smuzhiyun hysteresis = <2000>; 1828*4882a593Smuzhiyun type = "hot"; 1829*4882a593Smuzhiyun }; 1830*4882a593Smuzhiyun }; 1831*4882a593Smuzhiyun }; 1832*4882a593Smuzhiyun 1833*4882a593Smuzhiyun wlan-thermal { 1834*4882a593Smuzhiyun polling-delay-passive = <250>; 1835*4882a593Smuzhiyun polling-delay = <1000>; 1836*4882a593Smuzhiyun 1837*4882a593Smuzhiyun thermal-sensors = <&tsens1 1>; 1838*4882a593Smuzhiyun 1839*4882a593Smuzhiyun trips { 1840*4882a593Smuzhiyun wlan_alert0: trip-point0 { 1841*4882a593Smuzhiyun temperature = <90000>; 1842*4882a593Smuzhiyun hysteresis = <2000>; 1843*4882a593Smuzhiyun type = "hot"; 1844*4882a593Smuzhiyun }; 1845*4882a593Smuzhiyun }; 1846*4882a593Smuzhiyun }; 1847*4882a593Smuzhiyun 1848*4882a593Smuzhiyun video-thermal { 1849*4882a593Smuzhiyun polling-delay-passive = <250>; 1850*4882a593Smuzhiyun polling-delay = <1000>; 1851*4882a593Smuzhiyun 1852*4882a593Smuzhiyun thermal-sensors = <&tsens1 2>; 1853*4882a593Smuzhiyun 1854*4882a593Smuzhiyun trips { 1855*4882a593Smuzhiyun video_alert0: trip-point0 { 1856*4882a593Smuzhiyun temperature = <90000>; 1857*4882a593Smuzhiyun hysteresis = <2000>; 1858*4882a593Smuzhiyun type = "hot"; 1859*4882a593Smuzhiyun }; 1860*4882a593Smuzhiyun }; 1861*4882a593Smuzhiyun }; 1862*4882a593Smuzhiyun 1863*4882a593Smuzhiyun mem-thermal { 1864*4882a593Smuzhiyun polling-delay-passive = <250>; 1865*4882a593Smuzhiyun polling-delay = <1000>; 1866*4882a593Smuzhiyun 1867*4882a593Smuzhiyun thermal-sensors = <&tsens1 3>; 1868*4882a593Smuzhiyun 1869*4882a593Smuzhiyun trips { 1870*4882a593Smuzhiyun mem_alert0: trip-point0 { 1871*4882a593Smuzhiyun temperature = <90000>; 1872*4882a593Smuzhiyun hysteresis = <2000>; 1873*4882a593Smuzhiyun type = "hot"; 1874*4882a593Smuzhiyun }; 1875*4882a593Smuzhiyun }; 1876*4882a593Smuzhiyun }; 1877*4882a593Smuzhiyun 1878*4882a593Smuzhiyun q6-hvx-thermal { 1879*4882a593Smuzhiyun polling-delay-passive = <250>; 1880*4882a593Smuzhiyun polling-delay = <1000>; 1881*4882a593Smuzhiyun 1882*4882a593Smuzhiyun thermal-sensors = <&tsens1 4>; 1883*4882a593Smuzhiyun 1884*4882a593Smuzhiyun trips { 1885*4882a593Smuzhiyun q6_hvx_alert0: trip-point0 { 1886*4882a593Smuzhiyun temperature = <90000>; 1887*4882a593Smuzhiyun hysteresis = <2000>; 1888*4882a593Smuzhiyun type = "hot"; 1889*4882a593Smuzhiyun }; 1890*4882a593Smuzhiyun }; 1891*4882a593Smuzhiyun }; 1892*4882a593Smuzhiyun 1893*4882a593Smuzhiyun camera-thermal { 1894*4882a593Smuzhiyun polling-delay-passive = <250>; 1895*4882a593Smuzhiyun polling-delay = <1000>; 1896*4882a593Smuzhiyun 1897*4882a593Smuzhiyun thermal-sensors = <&tsens1 5>; 1898*4882a593Smuzhiyun 1899*4882a593Smuzhiyun trips { 1900*4882a593Smuzhiyun camera_alert0: trip-point0 { 1901*4882a593Smuzhiyun temperature = <90000>; 1902*4882a593Smuzhiyun hysteresis = <2000>; 1903*4882a593Smuzhiyun type = "hot"; 1904*4882a593Smuzhiyun }; 1905*4882a593Smuzhiyun }; 1906*4882a593Smuzhiyun }; 1907*4882a593Smuzhiyun 1908*4882a593Smuzhiyun compute-thermal { 1909*4882a593Smuzhiyun polling-delay-passive = <250>; 1910*4882a593Smuzhiyun polling-delay = <1000>; 1911*4882a593Smuzhiyun 1912*4882a593Smuzhiyun thermal-sensors = <&tsens1 6>; 1913*4882a593Smuzhiyun 1914*4882a593Smuzhiyun trips { 1915*4882a593Smuzhiyun compute_alert0: trip-point0 { 1916*4882a593Smuzhiyun temperature = <90000>; 1917*4882a593Smuzhiyun hysteresis = <2000>; 1918*4882a593Smuzhiyun type = "hot"; 1919*4882a593Smuzhiyun }; 1920*4882a593Smuzhiyun }; 1921*4882a593Smuzhiyun }; 1922*4882a593Smuzhiyun 1923*4882a593Smuzhiyun modem-thermal { 1924*4882a593Smuzhiyun polling-delay-passive = <250>; 1925*4882a593Smuzhiyun polling-delay = <1000>; 1926*4882a593Smuzhiyun 1927*4882a593Smuzhiyun thermal-sensors = <&tsens1 7>; 1928*4882a593Smuzhiyun 1929*4882a593Smuzhiyun trips { 1930*4882a593Smuzhiyun modem_alert0: trip-point0 { 1931*4882a593Smuzhiyun temperature = <90000>; 1932*4882a593Smuzhiyun hysteresis = <2000>; 1933*4882a593Smuzhiyun type = "hot"; 1934*4882a593Smuzhiyun }; 1935*4882a593Smuzhiyun }; 1936*4882a593Smuzhiyun }; 1937*4882a593Smuzhiyun 1938*4882a593Smuzhiyun npu-thermal { 1939*4882a593Smuzhiyun polling-delay-passive = <250>; 1940*4882a593Smuzhiyun polling-delay = <1000>; 1941*4882a593Smuzhiyun 1942*4882a593Smuzhiyun thermal-sensors = <&tsens1 8>; 1943*4882a593Smuzhiyun 1944*4882a593Smuzhiyun trips { 1945*4882a593Smuzhiyun npu_alert0: trip-point0 { 1946*4882a593Smuzhiyun temperature = <90000>; 1947*4882a593Smuzhiyun hysteresis = <2000>; 1948*4882a593Smuzhiyun type = "hot"; 1949*4882a593Smuzhiyun }; 1950*4882a593Smuzhiyun }; 1951*4882a593Smuzhiyun }; 1952*4882a593Smuzhiyun 1953*4882a593Smuzhiyun modem-vec-thermal { 1954*4882a593Smuzhiyun polling-delay-passive = <250>; 1955*4882a593Smuzhiyun polling-delay = <1000>; 1956*4882a593Smuzhiyun 1957*4882a593Smuzhiyun thermal-sensors = <&tsens1 9>; 1958*4882a593Smuzhiyun 1959*4882a593Smuzhiyun trips { 1960*4882a593Smuzhiyun modem_vec_alert0: trip-point0 { 1961*4882a593Smuzhiyun temperature = <90000>; 1962*4882a593Smuzhiyun hysteresis = <2000>; 1963*4882a593Smuzhiyun type = "hot"; 1964*4882a593Smuzhiyun }; 1965*4882a593Smuzhiyun }; 1966*4882a593Smuzhiyun }; 1967*4882a593Smuzhiyun 1968*4882a593Smuzhiyun modem-scl-thermal { 1969*4882a593Smuzhiyun polling-delay-passive = <250>; 1970*4882a593Smuzhiyun polling-delay = <1000>; 1971*4882a593Smuzhiyun 1972*4882a593Smuzhiyun thermal-sensors = <&tsens1 10>; 1973*4882a593Smuzhiyun 1974*4882a593Smuzhiyun trips { 1975*4882a593Smuzhiyun modem_scl_alert0: trip-point0 { 1976*4882a593Smuzhiyun temperature = <90000>; 1977*4882a593Smuzhiyun hysteresis = <2000>; 1978*4882a593Smuzhiyun type = "hot"; 1979*4882a593Smuzhiyun }; 1980*4882a593Smuzhiyun }; 1981*4882a593Smuzhiyun }; 1982*4882a593Smuzhiyun 1983*4882a593Smuzhiyun gpu-thermal-bottom { 1984*4882a593Smuzhiyun polling-delay-passive = <250>; 1985*4882a593Smuzhiyun polling-delay = <1000>; 1986*4882a593Smuzhiyun 1987*4882a593Smuzhiyun thermal-sensors = <&tsens1 11>; 1988*4882a593Smuzhiyun 1989*4882a593Smuzhiyun trips { 1990*4882a593Smuzhiyun gpu2_alert0: trip-point0 { 1991*4882a593Smuzhiyun temperature = <90000>; 1992*4882a593Smuzhiyun hysteresis = <2000>; 1993*4882a593Smuzhiyun type = "hot"; 1994*4882a593Smuzhiyun }; 1995*4882a593Smuzhiyun }; 1996*4882a593Smuzhiyun }; 1997*4882a593Smuzhiyun }; 1998*4882a593Smuzhiyun}; 1999