xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm64/nvidia/tegra210.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun#include <dt-bindings/clock/tegra210-car.h>
3*4882a593Smuzhiyun#include <dt-bindings/gpio/tegra-gpio.h>
4*4882a593Smuzhiyun#include <dt-bindings/memory/tegra210-mc.h>
5*4882a593Smuzhiyun#include <dt-bindings/pinctrl/pinctrl-tegra.h>
6*4882a593Smuzhiyun#include <dt-bindings/pinctrl/pinctrl-tegra-io-pad.h>
7*4882a593Smuzhiyun#include <dt-bindings/reset/tegra210-car.h>
8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
9*4882a593Smuzhiyun#include <dt-bindings/thermal/tegra124-soctherm.h>
10*4882a593Smuzhiyun#include <dt-bindings/soc/tegra-pmc.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun/ {
13*4882a593Smuzhiyun	compatible = "nvidia,tegra210";
14*4882a593Smuzhiyun	interrupt-parent = <&lic>;
15*4882a593Smuzhiyun	#address-cells = <2>;
16*4882a593Smuzhiyun	#size-cells = <2>;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun	pcie@1003000 {
19*4882a593Smuzhiyun		compatible = "nvidia,tegra210-pcie";
20*4882a593Smuzhiyun		device_type = "pci";
21*4882a593Smuzhiyun		reg = <0x0 0x01003000 0x0 0x00000800>, /* PADS registers */
22*4882a593Smuzhiyun		      <0x0 0x01003800 0x0 0x00000800>, /* AFI registers */
23*4882a593Smuzhiyun		      <0x0 0x02000000 0x0 0x10000000>; /* configuration space */
24*4882a593Smuzhiyun		reg-names = "pads", "afi", "cs";
25*4882a593Smuzhiyun		interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
26*4882a593Smuzhiyun			     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
27*4882a593Smuzhiyun		interrupt-names = "intr", "msi";
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun		#interrupt-cells = <1>;
30*4882a593Smuzhiyun		interrupt-map-mask = <0 0 0 0>;
31*4882a593Smuzhiyun		interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun		bus-range = <0x00 0xff>;
34*4882a593Smuzhiyun		#address-cells = <3>;
35*4882a593Smuzhiyun		#size-cells = <2>;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun		ranges = <0x02000000 0 0x01000000 0x0 0x01000000 0 0x00001000>, /* port 0 configuration space */
38*4882a593Smuzhiyun			 <0x02000000 0 0x01001000 0x0 0x01001000 0 0x00001000>, /* port 1 configuration space */
39*4882a593Smuzhiyun			 <0x01000000 0 0x0        0x0 0x12000000 0 0x00010000>, /* downstream I/O (64 KiB) */
40*4882a593Smuzhiyun			 <0x02000000 0 0x13000000 0x0 0x13000000 0 0x0d000000>, /* non-prefetchable memory (208 MiB) */
41*4882a593Smuzhiyun			 <0x42000000 0 0x20000000 0x0 0x20000000 0 0x20000000>; /* prefetchable memory (512 MiB) */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_PCIE>,
44*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_AFI>,
45*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_PLL_E>,
46*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_CML0>;
47*4882a593Smuzhiyun		clock-names = "pex", "afi", "pll_e", "cml";
48*4882a593Smuzhiyun		resets = <&tegra_car 70>,
49*4882a593Smuzhiyun			 <&tegra_car 72>,
50*4882a593Smuzhiyun			 <&tegra_car 74>;
51*4882a593Smuzhiyun		reset-names = "pex", "afi", "pcie_x";
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun		pinctrl-names = "default", "idle";
54*4882a593Smuzhiyun		pinctrl-0 = <&pex_dpd_disable>;
55*4882a593Smuzhiyun		pinctrl-1 = <&pex_dpd_enable>;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun		status = "disabled";
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun		pci@1,0 {
60*4882a593Smuzhiyun			device_type = "pci";
61*4882a593Smuzhiyun			assigned-addresses = <0x82000800 0 0x01000000 0 0x1000>;
62*4882a593Smuzhiyun			reg = <0x000800 0 0 0 0>;
63*4882a593Smuzhiyun			bus-range = <0x00 0xff>;
64*4882a593Smuzhiyun			status = "disabled";
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun			#address-cells = <3>;
67*4882a593Smuzhiyun			#size-cells = <2>;
68*4882a593Smuzhiyun			ranges;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun			nvidia,num-lanes = <4>;
71*4882a593Smuzhiyun		};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun		pci@2,0 {
74*4882a593Smuzhiyun			device_type = "pci";
75*4882a593Smuzhiyun			assigned-addresses = <0x82001000 0 0x01001000 0 0x1000>;
76*4882a593Smuzhiyun			reg = <0x001000 0 0 0 0>;
77*4882a593Smuzhiyun			bus-range = <0x00 0xff>;
78*4882a593Smuzhiyun			status = "disabled";
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun			#address-cells = <3>;
81*4882a593Smuzhiyun			#size-cells = <2>;
82*4882a593Smuzhiyun			ranges;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun			nvidia,num-lanes = <1>;
85*4882a593Smuzhiyun		};
86*4882a593Smuzhiyun	};
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun	host1x@50000000 {
89*4882a593Smuzhiyun		compatible = "nvidia,tegra210-host1x";
90*4882a593Smuzhiyun		reg = <0x0 0x50000000 0x0 0x00034000>;
91*4882a593Smuzhiyun		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
92*4882a593Smuzhiyun			     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
93*4882a593Smuzhiyun		interrupt-names = "syncpt", "host1x";
94*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_HOST1X>;
95*4882a593Smuzhiyun		clock-names = "host1x";
96*4882a593Smuzhiyun		resets = <&tegra_car 28>;
97*4882a593Smuzhiyun		reset-names = "host1x";
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun		#address-cells = <2>;
100*4882a593Smuzhiyun		#size-cells = <2>;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun		ranges = <0x0 0x54000000 0x0 0x54000000 0x0 0x01000000>;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun		iommus = <&mc TEGRA_SWGROUP_HC>;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun		dpaux1: dpaux@54040000 {
107*4882a593Smuzhiyun			compatible = "nvidia,tegra210-dpaux";
108*4882a593Smuzhiyun			reg = <0x0 0x54040000 0x0 0x00040000>;
109*4882a593Smuzhiyun			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
110*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA210_CLK_DPAUX1>,
111*4882a593Smuzhiyun				 <&tegra_car TEGRA210_CLK_PLL_DP>;
112*4882a593Smuzhiyun			clock-names = "dpaux", "parent";
113*4882a593Smuzhiyun			resets = <&tegra_car 207>;
114*4882a593Smuzhiyun			reset-names = "dpaux";
115*4882a593Smuzhiyun			power-domains = <&pd_sor>;
116*4882a593Smuzhiyun			status = "disabled";
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun			state_dpaux1_aux: pinmux-aux {
119*4882a593Smuzhiyun				groups = "dpaux-io";
120*4882a593Smuzhiyun				function = "aux";
121*4882a593Smuzhiyun			};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun			state_dpaux1_i2c: pinmux-i2c {
124*4882a593Smuzhiyun				groups = "dpaux-io";
125*4882a593Smuzhiyun				function = "i2c";
126*4882a593Smuzhiyun			};
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun			state_dpaux1_off: pinmux-off {
129*4882a593Smuzhiyun				groups = "dpaux-io";
130*4882a593Smuzhiyun				function = "off";
131*4882a593Smuzhiyun			};
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun			i2c-bus {
134*4882a593Smuzhiyun				#address-cells = <1>;
135*4882a593Smuzhiyun				#size-cells = <0>;
136*4882a593Smuzhiyun			};
137*4882a593Smuzhiyun		};
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun		vi@54080000 {
140*4882a593Smuzhiyun			compatible = "nvidia,tegra210-vi";
141*4882a593Smuzhiyun			reg = <0x0 0x54080000 0x0 0x700>;
142*4882a593Smuzhiyun			interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
143*4882a593Smuzhiyun			status = "disabled";
144*4882a593Smuzhiyun			assigned-clocks = <&tegra_car TEGRA210_CLK_VI>;
145*4882a593Smuzhiyun			assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_C4_OUT0>;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA210_CLK_VI>;
148*4882a593Smuzhiyun			power-domains = <&pd_venc>;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun			#address-cells = <1>;
151*4882a593Smuzhiyun			#size-cells = <1>;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun			ranges = <0x0 0x0 0x54080000 0x2000>;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun			csi@838 {
156*4882a593Smuzhiyun				compatible = "nvidia,tegra210-csi";
157*4882a593Smuzhiyun				reg = <0x838 0x1300>;
158*4882a593Smuzhiyun				status = "disabled";
159*4882a593Smuzhiyun				assigned-clocks = <&tegra_car TEGRA210_CLK_CILAB>,
160*4882a593Smuzhiyun						  <&tegra_car TEGRA210_CLK_CILCD>,
161*4882a593Smuzhiyun						  <&tegra_car TEGRA210_CLK_CILE>,
162*4882a593Smuzhiyun						  <&tegra_car TEGRA210_CLK_CSI_TPG>;
163*4882a593Smuzhiyun				assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_P>,
164*4882a593Smuzhiyun							 <&tegra_car TEGRA210_CLK_PLL_P>,
165*4882a593Smuzhiyun							 <&tegra_car TEGRA210_CLK_PLL_P>;
166*4882a593Smuzhiyun				assigned-clock-rates = <102000000>,
167*4882a593Smuzhiyun						       <102000000>,
168*4882a593Smuzhiyun						       <102000000>,
169*4882a593Smuzhiyun						       <972000000>;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_CSI>,
172*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_CILAB>,
173*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_CILCD>,
174*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_CILE>,
175*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_CSI_TPG>;
176*4882a593Smuzhiyun				clock-names = "csi", "cilab", "cilcd", "cile", "csi_tpg";
177*4882a593Smuzhiyun				power-domains = <&pd_sor>;
178*4882a593Smuzhiyun			};
179*4882a593Smuzhiyun		};
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun		tsec@54100000 {
182*4882a593Smuzhiyun			compatible = "nvidia,tegra210-tsec";
183*4882a593Smuzhiyun			reg = <0x0 0x54100000 0x0 0x00040000>;
184*4882a593Smuzhiyun		};
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun		dc@54200000 {
187*4882a593Smuzhiyun			compatible = "nvidia,tegra210-dc";
188*4882a593Smuzhiyun			reg = <0x0 0x54200000 0x0 0x00040000>;
189*4882a593Smuzhiyun			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
190*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA210_CLK_DISP1>;
191*4882a593Smuzhiyun			clock-names = "dc";
192*4882a593Smuzhiyun			resets = <&tegra_car 27>;
193*4882a593Smuzhiyun			reset-names = "dc";
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun			iommus = <&mc TEGRA_SWGROUP_DC>;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun			nvidia,outputs = <&dsia &dsib &sor0 &sor1>;
198*4882a593Smuzhiyun			nvidia,head = <0>;
199*4882a593Smuzhiyun		};
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun		dc@54240000 {
202*4882a593Smuzhiyun			compatible = "nvidia,tegra210-dc";
203*4882a593Smuzhiyun			reg = <0x0 0x54240000 0x0 0x00040000>;
204*4882a593Smuzhiyun			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
205*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA210_CLK_DISP2>;
206*4882a593Smuzhiyun			clock-names = "dc";
207*4882a593Smuzhiyun			resets = <&tegra_car 26>;
208*4882a593Smuzhiyun			reset-names = "dc";
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun			iommus = <&mc TEGRA_SWGROUP_DCB>;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun			nvidia,outputs = <&dsia &dsib &sor0 &sor1>;
213*4882a593Smuzhiyun			nvidia,head = <1>;
214*4882a593Smuzhiyun		};
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun		dsia: dsi@54300000 {
217*4882a593Smuzhiyun			compatible = "nvidia,tegra210-dsi";
218*4882a593Smuzhiyun			reg = <0x0 0x54300000 0x0 0x00040000>;
219*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA210_CLK_DSIA>,
220*4882a593Smuzhiyun				 <&tegra_car TEGRA210_CLK_DSIALP>,
221*4882a593Smuzhiyun				 <&tegra_car TEGRA210_CLK_PLL_D_OUT0>;
222*4882a593Smuzhiyun			clock-names = "dsi", "lp", "parent";
223*4882a593Smuzhiyun			resets = <&tegra_car 48>;
224*4882a593Smuzhiyun			reset-names = "dsi";
225*4882a593Smuzhiyun			power-domains = <&pd_sor>;
226*4882a593Smuzhiyun			nvidia,mipi-calibrate = <&mipi 0x0c0>; /* DSIA & DSIB pads */
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun			status = "disabled";
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun			#address-cells = <1>;
231*4882a593Smuzhiyun			#size-cells = <0>;
232*4882a593Smuzhiyun		};
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun		vic@54340000 {
235*4882a593Smuzhiyun			compatible = "nvidia,tegra210-vic";
236*4882a593Smuzhiyun			reg = <0x0 0x54340000 0x0 0x00040000>;
237*4882a593Smuzhiyun			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
238*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA210_CLK_VIC03>;
239*4882a593Smuzhiyun			clock-names = "vic";
240*4882a593Smuzhiyun			resets = <&tegra_car 178>;
241*4882a593Smuzhiyun			reset-names = "vic";
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun			iommus = <&mc TEGRA_SWGROUP_VIC>;
244*4882a593Smuzhiyun			power-domains = <&pd_vic>;
245*4882a593Smuzhiyun		};
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun		nvjpg@54380000 {
248*4882a593Smuzhiyun			compatible = "nvidia,tegra210-nvjpg";
249*4882a593Smuzhiyun			reg = <0x0 0x54380000 0x0 0x00040000>;
250*4882a593Smuzhiyun			status = "disabled";
251*4882a593Smuzhiyun		};
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun		dsib: dsi@54400000 {
254*4882a593Smuzhiyun			compatible = "nvidia,tegra210-dsi";
255*4882a593Smuzhiyun			reg = <0x0 0x54400000 0x0 0x00040000>;
256*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA210_CLK_DSIB>,
257*4882a593Smuzhiyun				 <&tegra_car TEGRA210_CLK_DSIBLP>,
258*4882a593Smuzhiyun				 <&tegra_car TEGRA210_CLK_PLL_D_OUT0>;
259*4882a593Smuzhiyun			clock-names = "dsi", "lp", "parent";
260*4882a593Smuzhiyun			resets = <&tegra_car 82>;
261*4882a593Smuzhiyun			reset-names = "dsi";
262*4882a593Smuzhiyun			power-domains = <&pd_sor>;
263*4882a593Smuzhiyun			nvidia,mipi-calibrate = <&mipi 0x300>; /* DSIC & DSID pads */
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun			status = "disabled";
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun			#address-cells = <1>;
268*4882a593Smuzhiyun			#size-cells = <0>;
269*4882a593Smuzhiyun		};
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun		nvdec@54480000 {
272*4882a593Smuzhiyun			compatible = "nvidia,tegra210-nvdec";
273*4882a593Smuzhiyun			reg = <0x0 0x54480000 0x0 0x00040000>;
274*4882a593Smuzhiyun			status = "disabled";
275*4882a593Smuzhiyun		};
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun		nvenc@544c0000 {
278*4882a593Smuzhiyun			compatible = "nvidia,tegra210-nvenc";
279*4882a593Smuzhiyun			reg = <0x0 0x544c0000 0x0 0x00040000>;
280*4882a593Smuzhiyun			status = "disabled";
281*4882a593Smuzhiyun		};
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun		tsec@54500000 {
284*4882a593Smuzhiyun			compatible = "nvidia,tegra210-tsec";
285*4882a593Smuzhiyun			reg = <0x0 0x54500000 0x0 0x00040000>;
286*4882a593Smuzhiyun			status = "disabled";
287*4882a593Smuzhiyun		};
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun		sor0: sor@54540000 {
290*4882a593Smuzhiyun			compatible = "nvidia,tegra210-sor";
291*4882a593Smuzhiyun			reg = <0x0 0x54540000 0x0 0x00040000>;
292*4882a593Smuzhiyun			interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
293*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA210_CLK_SOR0>,
294*4882a593Smuzhiyun				 <&tegra_car TEGRA210_CLK_SOR0_OUT>,
295*4882a593Smuzhiyun				 <&tegra_car TEGRA210_CLK_PLL_D_OUT0>,
296*4882a593Smuzhiyun				 <&tegra_car TEGRA210_CLK_PLL_DP>,
297*4882a593Smuzhiyun				 <&tegra_car TEGRA210_CLK_SOR_SAFE>;
298*4882a593Smuzhiyun			clock-names = "sor", "out", "parent", "dp", "safe";
299*4882a593Smuzhiyun			resets = <&tegra_car 182>;
300*4882a593Smuzhiyun			reset-names = "sor";
301*4882a593Smuzhiyun			pinctrl-0 = <&state_dpaux_aux>;
302*4882a593Smuzhiyun			pinctrl-1 = <&state_dpaux_i2c>;
303*4882a593Smuzhiyun			pinctrl-2 = <&state_dpaux_off>;
304*4882a593Smuzhiyun			pinctrl-names = "aux", "i2c", "off";
305*4882a593Smuzhiyun			power-domains = <&pd_sor>;
306*4882a593Smuzhiyun			status = "disabled";
307*4882a593Smuzhiyun		};
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun		sor1: sor@54580000 {
310*4882a593Smuzhiyun			compatible = "nvidia,tegra210-sor1";
311*4882a593Smuzhiyun			reg = <0x0 0x54580000 0x0 0x00040000>;
312*4882a593Smuzhiyun			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
313*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA210_CLK_SOR1>,
314*4882a593Smuzhiyun				 <&tegra_car TEGRA210_CLK_SOR1_OUT>,
315*4882a593Smuzhiyun				 <&tegra_car TEGRA210_CLK_PLL_D2_OUT0>,
316*4882a593Smuzhiyun				 <&tegra_car TEGRA210_CLK_PLL_DP>,
317*4882a593Smuzhiyun				 <&tegra_car TEGRA210_CLK_SOR_SAFE>;
318*4882a593Smuzhiyun			clock-names = "sor", "out", "parent", "dp", "safe";
319*4882a593Smuzhiyun			resets = <&tegra_car 183>;
320*4882a593Smuzhiyun			reset-names = "sor";
321*4882a593Smuzhiyun			pinctrl-0 = <&state_dpaux1_aux>;
322*4882a593Smuzhiyun			pinctrl-1 = <&state_dpaux1_i2c>;
323*4882a593Smuzhiyun			pinctrl-2 = <&state_dpaux1_off>;
324*4882a593Smuzhiyun			pinctrl-names = "aux", "i2c", "off";
325*4882a593Smuzhiyun			power-domains = <&pd_sor>;
326*4882a593Smuzhiyun			status = "disabled";
327*4882a593Smuzhiyun		};
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun		dpaux: dpaux@545c0000 {
330*4882a593Smuzhiyun			compatible = "nvidia,tegra210-dpaux";
331*4882a593Smuzhiyun			reg = <0x0 0x545c0000 0x0 0x00040000>;
332*4882a593Smuzhiyun			interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
333*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA210_CLK_DPAUX>,
334*4882a593Smuzhiyun				 <&tegra_car TEGRA210_CLK_PLL_DP>;
335*4882a593Smuzhiyun			clock-names = "dpaux", "parent";
336*4882a593Smuzhiyun			resets = <&tegra_car 181>;
337*4882a593Smuzhiyun			reset-names = "dpaux";
338*4882a593Smuzhiyun			power-domains = <&pd_sor>;
339*4882a593Smuzhiyun			status = "disabled";
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun			state_dpaux_aux: pinmux-aux {
342*4882a593Smuzhiyun				groups = "dpaux-io";
343*4882a593Smuzhiyun				function = "aux";
344*4882a593Smuzhiyun			};
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun			state_dpaux_i2c: pinmux-i2c {
347*4882a593Smuzhiyun				groups = "dpaux-io";
348*4882a593Smuzhiyun				function = "i2c";
349*4882a593Smuzhiyun			};
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun			state_dpaux_off: pinmux-off {
352*4882a593Smuzhiyun				groups = "dpaux-io";
353*4882a593Smuzhiyun				function = "off";
354*4882a593Smuzhiyun			};
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun			i2c-bus {
357*4882a593Smuzhiyun				#address-cells = <1>;
358*4882a593Smuzhiyun				#size-cells = <0>;
359*4882a593Smuzhiyun			};
360*4882a593Smuzhiyun		};
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun		isp@54600000 {
363*4882a593Smuzhiyun			compatible = "nvidia,tegra210-isp";
364*4882a593Smuzhiyun			reg = <0x0 0x54600000 0x0 0x00040000>;
365*4882a593Smuzhiyun			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
366*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA210_CLK_ISPA>;
367*4882a593Smuzhiyun			resets = <&tegra_car 23>;
368*4882a593Smuzhiyun			reset-names = "isp";
369*4882a593Smuzhiyun			status = "disabled";
370*4882a593Smuzhiyun		};
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun		isp@54680000 {
373*4882a593Smuzhiyun			compatible = "nvidia,tegra210-isp";
374*4882a593Smuzhiyun			reg = <0x0 0x54680000 0x0 0x00040000>;
375*4882a593Smuzhiyun			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
376*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA210_CLK_ISPB>;
377*4882a593Smuzhiyun			resets = <&tegra_car 3>;
378*4882a593Smuzhiyun			reset-names = "isp";
379*4882a593Smuzhiyun			status = "disabled";
380*4882a593Smuzhiyun		};
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun		i2c@546c0000 {
383*4882a593Smuzhiyun			compatible = "nvidia,tegra210-i2c-vi";
384*4882a593Smuzhiyun			reg = <0x0 0x546c0000 0x0 0x00040000>;
385*4882a593Smuzhiyun			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
386*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA210_CLK_VI_I2C>,
387*4882a593Smuzhiyun				 <&tegra_car TEGRA210_CLK_I2CSLOW>;
388*4882a593Smuzhiyun			clock-names = "div-clk", "slow";
389*4882a593Smuzhiyun			resets = <&tegra_car 208>;
390*4882a593Smuzhiyun			reset-names = "i2c";
391*4882a593Smuzhiyun			power-domains = <&pd_venc>;
392*4882a593Smuzhiyun			status = "disabled";
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun			#address-cells = <1>;
395*4882a593Smuzhiyun			#size-cells = <0>;
396*4882a593Smuzhiyun		};
397*4882a593Smuzhiyun	};
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun	gic: interrupt-controller@50041000 {
400*4882a593Smuzhiyun		compatible = "arm,gic-400";
401*4882a593Smuzhiyun		#interrupt-cells = <3>;
402*4882a593Smuzhiyun		interrupt-controller;
403*4882a593Smuzhiyun		reg = <0x0 0x50041000 0x0 0x1000>,
404*4882a593Smuzhiyun		      <0x0 0x50042000 0x0 0x2000>,
405*4882a593Smuzhiyun		      <0x0 0x50044000 0x0 0x2000>,
406*4882a593Smuzhiyun		      <0x0 0x50046000 0x0 0x2000>;
407*4882a593Smuzhiyun		interrupts = <GIC_PPI 9
408*4882a593Smuzhiyun			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
409*4882a593Smuzhiyun		interrupt-parent = <&gic>;
410*4882a593Smuzhiyun	};
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun	gpu@57000000 {
413*4882a593Smuzhiyun		compatible = "nvidia,gm20b";
414*4882a593Smuzhiyun		reg = <0x0 0x57000000 0x0 0x01000000>,
415*4882a593Smuzhiyun		      <0x0 0x58000000 0x0 0x01000000>;
416*4882a593Smuzhiyun		interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
417*4882a593Smuzhiyun			     <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
418*4882a593Smuzhiyun		interrupt-names = "stall", "nonstall";
419*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_GPU>,
420*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_PLL_P_OUT5>,
421*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_PLL_G_REF>;
422*4882a593Smuzhiyun		clock-names = "gpu", "pwr", "ref";
423*4882a593Smuzhiyun		resets = <&tegra_car 184>;
424*4882a593Smuzhiyun		reset-names = "gpu";
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun		iommus = <&mc TEGRA_SWGROUP_GPU>;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun		status = "disabled";
429*4882a593Smuzhiyun	};
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun	lic: interrupt-controller@60004000 {
432*4882a593Smuzhiyun		compatible = "nvidia,tegra210-ictlr";
433*4882a593Smuzhiyun		reg = <0x0 0x60004000 0x0 0x40>, /* primary controller */
434*4882a593Smuzhiyun		      <0x0 0x60004100 0x0 0x40>, /* secondary controller */
435*4882a593Smuzhiyun		      <0x0 0x60004200 0x0 0x40>, /* tertiary controller */
436*4882a593Smuzhiyun		      <0x0 0x60004300 0x0 0x40>, /* quaternary controller */
437*4882a593Smuzhiyun		      <0x0 0x60004400 0x0 0x40>, /* quinary controller */
438*4882a593Smuzhiyun		      <0x0 0x60004500 0x0 0x40>; /* senary controller */
439*4882a593Smuzhiyun		interrupt-controller;
440*4882a593Smuzhiyun		#interrupt-cells = <3>;
441*4882a593Smuzhiyun		interrupt-parent = <&gic>;
442*4882a593Smuzhiyun	};
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun	timer@60005000 {
445*4882a593Smuzhiyun		compatible = "nvidia,tegra210-timer";
446*4882a593Smuzhiyun		reg = <0x0 0x60005000 0x0 0x400>;
447*4882a593Smuzhiyun		interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>,
448*4882a593Smuzhiyun			     <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
449*4882a593Smuzhiyun			     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
450*4882a593Smuzhiyun			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
451*4882a593Smuzhiyun			     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
452*4882a593Smuzhiyun			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
453*4882a593Smuzhiyun			     <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>,
454*4882a593Smuzhiyun			     <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
455*4882a593Smuzhiyun			     <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>,
456*4882a593Smuzhiyun			     <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
457*4882a593Smuzhiyun			     <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
458*4882a593Smuzhiyun			     <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>,
459*4882a593Smuzhiyun			     <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>,
460*4882a593Smuzhiyun			     <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>;
461*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_TIMER>;
462*4882a593Smuzhiyun		clock-names = "timer";
463*4882a593Smuzhiyun	};
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun	tegra_car: clock@60006000 {
466*4882a593Smuzhiyun		compatible = "nvidia,tegra210-car";
467*4882a593Smuzhiyun		reg = <0x0 0x60006000 0x0 0x1000>;
468*4882a593Smuzhiyun		#clock-cells = <1>;
469*4882a593Smuzhiyun		#reset-cells = <1>;
470*4882a593Smuzhiyun	};
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun	flow-controller@60007000 {
473*4882a593Smuzhiyun		compatible = "nvidia,tegra210-flowctrl";
474*4882a593Smuzhiyun		reg = <0x0 0x60007000 0x0 0x1000>;
475*4882a593Smuzhiyun	};
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun	gpio: gpio@6000d000 {
478*4882a593Smuzhiyun		compatible = "nvidia,tegra210-gpio", "nvidia,tegra30-gpio";
479*4882a593Smuzhiyun		reg = <0x0 0x6000d000 0x0 0x1000>;
480*4882a593Smuzhiyun		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
481*4882a593Smuzhiyun			     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
482*4882a593Smuzhiyun			     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
483*4882a593Smuzhiyun			     <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
484*4882a593Smuzhiyun			     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
485*4882a593Smuzhiyun			     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
486*4882a593Smuzhiyun			     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
487*4882a593Smuzhiyun			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
488*4882a593Smuzhiyun		#gpio-cells = <2>;
489*4882a593Smuzhiyun		gpio-controller;
490*4882a593Smuzhiyun		#interrupt-cells = <2>;
491*4882a593Smuzhiyun		interrupt-controller;
492*4882a593Smuzhiyun	};
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun	apbdma: dma@60020000 {
495*4882a593Smuzhiyun		compatible = "nvidia,tegra210-apbdma", "nvidia,tegra148-apbdma";
496*4882a593Smuzhiyun		reg = <0x0 0x60020000 0x0 0x1400>;
497*4882a593Smuzhiyun		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
498*4882a593Smuzhiyun			     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
499*4882a593Smuzhiyun			     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
500*4882a593Smuzhiyun			     <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
501*4882a593Smuzhiyun			     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
502*4882a593Smuzhiyun			     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
503*4882a593Smuzhiyun			     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
504*4882a593Smuzhiyun			     <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
505*4882a593Smuzhiyun			     <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
506*4882a593Smuzhiyun			     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
507*4882a593Smuzhiyun			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
508*4882a593Smuzhiyun			     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
509*4882a593Smuzhiyun			     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
510*4882a593Smuzhiyun			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
511*4882a593Smuzhiyun			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
512*4882a593Smuzhiyun			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
513*4882a593Smuzhiyun			     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
514*4882a593Smuzhiyun			     <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
515*4882a593Smuzhiyun			     <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
516*4882a593Smuzhiyun			     <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
517*4882a593Smuzhiyun			     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
518*4882a593Smuzhiyun			     <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
519*4882a593Smuzhiyun			     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
520*4882a593Smuzhiyun			     <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
521*4882a593Smuzhiyun			     <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
522*4882a593Smuzhiyun			     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
523*4882a593Smuzhiyun			     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
524*4882a593Smuzhiyun			     <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
525*4882a593Smuzhiyun			     <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
526*4882a593Smuzhiyun			     <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
527*4882a593Smuzhiyun			     <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
528*4882a593Smuzhiyun			     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
529*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_APBDMA>;
530*4882a593Smuzhiyun		clock-names = "dma";
531*4882a593Smuzhiyun		resets = <&tegra_car 34>;
532*4882a593Smuzhiyun		reset-names = "dma";
533*4882a593Smuzhiyun		#dma-cells = <1>;
534*4882a593Smuzhiyun	};
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun	apbmisc@70000800 {
537*4882a593Smuzhiyun		compatible = "nvidia,tegra210-apbmisc", "nvidia,tegra20-apbmisc";
538*4882a593Smuzhiyun		reg = <0x0 0x70000800 0x0 0x64>,   /* Chip revision */
539*4882a593Smuzhiyun		      <0x0 0x70000008 0x0 0x04>;   /* Strapping options */
540*4882a593Smuzhiyun	};
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun	pinmux: pinmux@700008d4 {
543*4882a593Smuzhiyun		compatible = "nvidia,tegra210-pinmux";
544*4882a593Smuzhiyun		reg = <0x0 0x700008d4 0x0 0x29c>, /* Pad control registers */
545*4882a593Smuzhiyun		      <0x0 0x70003000 0x0 0x294>; /* Mux registers */
546*4882a593Smuzhiyun		sdmmc1_3v3_drv: sdmmc1-3v3-drv {
547*4882a593Smuzhiyun			sdmmc1 {
548*4882a593Smuzhiyun				nvidia,pins = "drive_sdmmc1";
549*4882a593Smuzhiyun				nvidia,pull-down-strength = <0x8>;
550*4882a593Smuzhiyun				nvidia,pull-up-strength = <0x8>;
551*4882a593Smuzhiyun			};
552*4882a593Smuzhiyun		};
553*4882a593Smuzhiyun		sdmmc1_1v8_drv: sdmmc1-1v8-drv {
554*4882a593Smuzhiyun			sdmmc1 {
555*4882a593Smuzhiyun				nvidia,pins = "drive_sdmmc1";
556*4882a593Smuzhiyun				nvidia,pull-down-strength = <0x4>;
557*4882a593Smuzhiyun				nvidia,pull-up-strength = <0x3>;
558*4882a593Smuzhiyun			};
559*4882a593Smuzhiyun		};
560*4882a593Smuzhiyun		sdmmc2_1v8_drv: sdmmc2-1v8-drv {
561*4882a593Smuzhiyun			sdmmc2 {
562*4882a593Smuzhiyun				nvidia,pins = "drive_sdmmc2";
563*4882a593Smuzhiyun				nvidia,pull-down-strength = <0x10>;
564*4882a593Smuzhiyun				nvidia,pull-up-strength = <0x10>;
565*4882a593Smuzhiyun			};
566*4882a593Smuzhiyun		};
567*4882a593Smuzhiyun		sdmmc3_3v3_drv: sdmmc3-3v3-drv {
568*4882a593Smuzhiyun			sdmmc3 {
569*4882a593Smuzhiyun				nvidia,pins = "drive_sdmmc3";
570*4882a593Smuzhiyun				nvidia,pull-down-strength = <0x8>;
571*4882a593Smuzhiyun				nvidia,pull-up-strength = <0x8>;
572*4882a593Smuzhiyun			};
573*4882a593Smuzhiyun		};
574*4882a593Smuzhiyun		sdmmc3_1v8_drv: sdmmc3-1v8-drv {
575*4882a593Smuzhiyun			sdmmc3 {
576*4882a593Smuzhiyun				nvidia,pins = "drive_sdmmc3";
577*4882a593Smuzhiyun				nvidia,pull-down-strength = <0x4>;
578*4882a593Smuzhiyun				nvidia,pull-up-strength = <0x3>;
579*4882a593Smuzhiyun			};
580*4882a593Smuzhiyun		};
581*4882a593Smuzhiyun		sdmmc4_1v8_drv: sdmmc4-1v8-drv {
582*4882a593Smuzhiyun			sdmmc4 {
583*4882a593Smuzhiyun				nvidia,pins = "drive_sdmmc4";
584*4882a593Smuzhiyun				nvidia,pull-down-strength = <0x10>;
585*4882a593Smuzhiyun				nvidia,pull-up-strength = <0x10>;
586*4882a593Smuzhiyun			};
587*4882a593Smuzhiyun		};
588*4882a593Smuzhiyun	};
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun	/*
591*4882a593Smuzhiyun	 * There are two serial driver i.e. 8250 based simple serial
592*4882a593Smuzhiyun	 * driver and APB DMA based serial driver for higher baudrate
593*4882a593Smuzhiyun	 * and performance. To enable the 8250 based driver, the compatible
594*4882a593Smuzhiyun	 * is "nvidia,tegra124-uart", "nvidia,tegra20-uart" and to enable
595*4882a593Smuzhiyun	 * the APB DMA based serial driver, the compatible is
596*4882a593Smuzhiyun	 * "nvidia,tegra124-hsuart", "nvidia,tegra30-hsuart".
597*4882a593Smuzhiyun	 */
598*4882a593Smuzhiyun	uarta: serial@70006000 {
599*4882a593Smuzhiyun		compatible = "nvidia,tegra210-uart", "nvidia,tegra20-uart";
600*4882a593Smuzhiyun		reg = <0x0 0x70006000 0x0 0x40>;
601*4882a593Smuzhiyun		reg-shift = <2>;
602*4882a593Smuzhiyun		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
603*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_UARTA>;
604*4882a593Smuzhiyun		clock-names = "serial";
605*4882a593Smuzhiyun		resets = <&tegra_car 6>;
606*4882a593Smuzhiyun		reset-names = "serial";
607*4882a593Smuzhiyun		dmas = <&apbdma 8>, <&apbdma 8>;
608*4882a593Smuzhiyun		dma-names = "rx", "tx";
609*4882a593Smuzhiyun		status = "disabled";
610*4882a593Smuzhiyun	};
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun	uartb: serial@70006040 {
613*4882a593Smuzhiyun		compatible = "nvidia,tegra210-uart", "nvidia,tegra20-uart";
614*4882a593Smuzhiyun		reg = <0x0 0x70006040 0x0 0x40>;
615*4882a593Smuzhiyun		reg-shift = <2>;
616*4882a593Smuzhiyun		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
617*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_UARTB>;
618*4882a593Smuzhiyun		clock-names = "serial";
619*4882a593Smuzhiyun		resets = <&tegra_car 7>;
620*4882a593Smuzhiyun		reset-names = "serial";
621*4882a593Smuzhiyun		dmas = <&apbdma 9>, <&apbdma 9>;
622*4882a593Smuzhiyun		dma-names = "rx", "tx";
623*4882a593Smuzhiyun		status = "disabled";
624*4882a593Smuzhiyun	};
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun	uartc: serial@70006200 {
627*4882a593Smuzhiyun		compatible = "nvidia,tegra210-uart", "nvidia,tegra20-uart";
628*4882a593Smuzhiyun		reg = <0x0 0x70006200 0x0 0x40>;
629*4882a593Smuzhiyun		reg-shift = <2>;
630*4882a593Smuzhiyun		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
631*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_UARTC>;
632*4882a593Smuzhiyun		clock-names = "serial";
633*4882a593Smuzhiyun		resets = <&tegra_car 55>;
634*4882a593Smuzhiyun		reset-names = "serial";
635*4882a593Smuzhiyun		dmas = <&apbdma 10>, <&apbdma 10>;
636*4882a593Smuzhiyun		dma-names = "rx", "tx";
637*4882a593Smuzhiyun		status = "disabled";
638*4882a593Smuzhiyun	};
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun	uartd: serial@70006300 {
641*4882a593Smuzhiyun		compatible = "nvidia,tegra210-uart", "nvidia,tegra20-uart";
642*4882a593Smuzhiyun		reg = <0x0 0x70006300 0x0 0x40>;
643*4882a593Smuzhiyun		reg-shift = <2>;
644*4882a593Smuzhiyun		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
645*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_UARTD>;
646*4882a593Smuzhiyun		clock-names = "serial";
647*4882a593Smuzhiyun		resets = <&tegra_car 65>;
648*4882a593Smuzhiyun		reset-names = "serial";
649*4882a593Smuzhiyun		dmas = <&apbdma 19>, <&apbdma 19>;
650*4882a593Smuzhiyun		dma-names = "rx", "tx";
651*4882a593Smuzhiyun		status = "disabled";
652*4882a593Smuzhiyun	};
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun	pwm: pwm@7000a000 {
655*4882a593Smuzhiyun		compatible = "nvidia,tegra210-pwm", "nvidia,tegra20-pwm";
656*4882a593Smuzhiyun		reg = <0x0 0x7000a000 0x0 0x100>;
657*4882a593Smuzhiyun		#pwm-cells = <2>;
658*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_PWM>;
659*4882a593Smuzhiyun		clock-names = "pwm";
660*4882a593Smuzhiyun		resets = <&tegra_car 17>;
661*4882a593Smuzhiyun		reset-names = "pwm";
662*4882a593Smuzhiyun		status = "disabled";
663*4882a593Smuzhiyun	};
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun	i2c@7000c000 {
666*4882a593Smuzhiyun		compatible = "nvidia,tegra210-i2c", "nvidia,tegra124-i2c";
667*4882a593Smuzhiyun		reg = <0x0 0x7000c000 0x0 0x100>;
668*4882a593Smuzhiyun		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
669*4882a593Smuzhiyun		#address-cells = <1>;
670*4882a593Smuzhiyun		#size-cells = <0>;
671*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_I2C1>;
672*4882a593Smuzhiyun		clock-names = "div-clk";
673*4882a593Smuzhiyun		resets = <&tegra_car 12>;
674*4882a593Smuzhiyun		reset-names = "i2c";
675*4882a593Smuzhiyun		dmas = <&apbdma 21>, <&apbdma 21>;
676*4882a593Smuzhiyun		dma-names = "rx", "tx";
677*4882a593Smuzhiyun		status = "disabled";
678*4882a593Smuzhiyun	};
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun	i2c@7000c400 {
681*4882a593Smuzhiyun		compatible = "nvidia,tegra210-i2c", "nvidia,tegra124-i2c";
682*4882a593Smuzhiyun		reg = <0x0 0x7000c400 0x0 0x100>;
683*4882a593Smuzhiyun		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
684*4882a593Smuzhiyun		#address-cells = <1>;
685*4882a593Smuzhiyun		#size-cells = <0>;
686*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_I2C2>;
687*4882a593Smuzhiyun		clock-names = "div-clk";
688*4882a593Smuzhiyun		resets = <&tegra_car 54>;
689*4882a593Smuzhiyun		reset-names = "i2c";
690*4882a593Smuzhiyun		dmas = <&apbdma 22>, <&apbdma 22>;
691*4882a593Smuzhiyun		dma-names = "rx", "tx";
692*4882a593Smuzhiyun		status = "disabled";
693*4882a593Smuzhiyun	};
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun	i2c@7000c500 {
696*4882a593Smuzhiyun		compatible = "nvidia,tegra210-i2c", "nvidia,tegra124-i2c";
697*4882a593Smuzhiyun		reg = <0x0 0x7000c500 0x0 0x100>;
698*4882a593Smuzhiyun		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
699*4882a593Smuzhiyun		#address-cells = <1>;
700*4882a593Smuzhiyun		#size-cells = <0>;
701*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_I2C3>;
702*4882a593Smuzhiyun		clock-names = "div-clk";
703*4882a593Smuzhiyun		resets = <&tegra_car 67>;
704*4882a593Smuzhiyun		reset-names = "i2c";
705*4882a593Smuzhiyun		dmas = <&apbdma 23>, <&apbdma 23>;
706*4882a593Smuzhiyun		dma-names = "rx", "tx";
707*4882a593Smuzhiyun		status = "disabled";
708*4882a593Smuzhiyun	};
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun	i2c@7000c700 {
711*4882a593Smuzhiyun		compatible = "nvidia,tegra210-i2c", "nvidia,tegra124-i2c";
712*4882a593Smuzhiyun		reg = <0x0 0x7000c700 0x0 0x100>;
713*4882a593Smuzhiyun		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
714*4882a593Smuzhiyun		#address-cells = <1>;
715*4882a593Smuzhiyun		#size-cells = <0>;
716*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_I2C4>;
717*4882a593Smuzhiyun		clock-names = "div-clk";
718*4882a593Smuzhiyun		resets = <&tegra_car 103>;
719*4882a593Smuzhiyun		reset-names = "i2c";
720*4882a593Smuzhiyun		dmas = <&apbdma 26>, <&apbdma 26>;
721*4882a593Smuzhiyun		dma-names = "rx", "tx";
722*4882a593Smuzhiyun		pinctrl-0 = <&state_dpaux1_i2c>;
723*4882a593Smuzhiyun		pinctrl-1 = <&state_dpaux1_off>;
724*4882a593Smuzhiyun		pinctrl-names = "default", "idle";
725*4882a593Smuzhiyun		status = "disabled";
726*4882a593Smuzhiyun	};
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun	i2c@7000d000 {
729*4882a593Smuzhiyun		compatible = "nvidia,tegra210-i2c", "nvidia,tegra124-i2c";
730*4882a593Smuzhiyun		reg = <0x0 0x7000d000 0x0 0x100>;
731*4882a593Smuzhiyun		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
732*4882a593Smuzhiyun		#address-cells = <1>;
733*4882a593Smuzhiyun		#size-cells = <0>;
734*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_I2C5>;
735*4882a593Smuzhiyun		clock-names = "div-clk";
736*4882a593Smuzhiyun		resets = <&tegra_car 47>;
737*4882a593Smuzhiyun		reset-names = "i2c";
738*4882a593Smuzhiyun		dmas = <&apbdma 24>, <&apbdma 24>;
739*4882a593Smuzhiyun		dma-names = "rx", "tx";
740*4882a593Smuzhiyun		status = "disabled";
741*4882a593Smuzhiyun	};
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun	i2c@7000d100 {
744*4882a593Smuzhiyun		compatible = "nvidia,tegra210-i2c", "nvidia,tegra124-i2c";
745*4882a593Smuzhiyun		reg = <0x0 0x7000d100 0x0 0x100>;
746*4882a593Smuzhiyun		interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
747*4882a593Smuzhiyun		#address-cells = <1>;
748*4882a593Smuzhiyun		#size-cells = <0>;
749*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_I2C6>;
750*4882a593Smuzhiyun		clock-names = "div-clk";
751*4882a593Smuzhiyun		resets = <&tegra_car 166>;
752*4882a593Smuzhiyun		reset-names = "i2c";
753*4882a593Smuzhiyun		dmas = <&apbdma 30>, <&apbdma 30>;
754*4882a593Smuzhiyun		dma-names = "rx", "tx";
755*4882a593Smuzhiyun		pinctrl-0 = <&state_dpaux_i2c>;
756*4882a593Smuzhiyun		pinctrl-1 = <&state_dpaux_off>;
757*4882a593Smuzhiyun		pinctrl-names = "default", "idle";
758*4882a593Smuzhiyun		status = "disabled";
759*4882a593Smuzhiyun	};
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun	spi@7000d400 {
762*4882a593Smuzhiyun		compatible = "nvidia,tegra210-spi", "nvidia,tegra114-spi";
763*4882a593Smuzhiyun		reg = <0x0 0x7000d400 0x0 0x200>;
764*4882a593Smuzhiyun		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
765*4882a593Smuzhiyun		#address-cells = <1>;
766*4882a593Smuzhiyun		#size-cells = <0>;
767*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_SBC1>;
768*4882a593Smuzhiyun		clock-names = "spi";
769*4882a593Smuzhiyun		resets = <&tegra_car 41>;
770*4882a593Smuzhiyun		reset-names = "spi";
771*4882a593Smuzhiyun		dmas = <&apbdma 15>, <&apbdma 15>;
772*4882a593Smuzhiyun		dma-names = "rx", "tx";
773*4882a593Smuzhiyun		status = "disabled";
774*4882a593Smuzhiyun	};
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun	spi@7000d600 {
777*4882a593Smuzhiyun		compatible = "nvidia,tegra210-spi", "nvidia,tegra114-spi";
778*4882a593Smuzhiyun		reg = <0x0 0x7000d600 0x0 0x200>;
779*4882a593Smuzhiyun		interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
780*4882a593Smuzhiyun		#address-cells = <1>;
781*4882a593Smuzhiyun		#size-cells = <0>;
782*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_SBC2>;
783*4882a593Smuzhiyun		clock-names = "spi";
784*4882a593Smuzhiyun		resets = <&tegra_car 44>;
785*4882a593Smuzhiyun		reset-names = "spi";
786*4882a593Smuzhiyun		dmas = <&apbdma 16>, <&apbdma 16>;
787*4882a593Smuzhiyun		dma-names = "rx", "tx";
788*4882a593Smuzhiyun		status = "disabled";
789*4882a593Smuzhiyun	};
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun	spi@7000d800 {
792*4882a593Smuzhiyun		compatible = "nvidia,tegra210-spi", "nvidia,tegra114-spi";
793*4882a593Smuzhiyun		reg = <0x0 0x7000d800 0x0 0x200>;
794*4882a593Smuzhiyun		interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
795*4882a593Smuzhiyun		#address-cells = <1>;
796*4882a593Smuzhiyun		#size-cells = <0>;
797*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_SBC3>;
798*4882a593Smuzhiyun		clock-names = "spi";
799*4882a593Smuzhiyun		resets = <&tegra_car 46>;
800*4882a593Smuzhiyun		reset-names = "spi";
801*4882a593Smuzhiyun		dmas = <&apbdma 17>, <&apbdma 17>;
802*4882a593Smuzhiyun		dma-names = "rx", "tx";
803*4882a593Smuzhiyun		status = "disabled";
804*4882a593Smuzhiyun	};
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun	spi@7000da00 {
807*4882a593Smuzhiyun		compatible = "nvidia,tegra210-spi", "nvidia,tegra114-spi";
808*4882a593Smuzhiyun		reg = <0x0 0x7000da00 0x0 0x200>;
809*4882a593Smuzhiyun		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
810*4882a593Smuzhiyun		#address-cells = <1>;
811*4882a593Smuzhiyun		#size-cells = <0>;
812*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_SBC4>;
813*4882a593Smuzhiyun		clock-names = "spi";
814*4882a593Smuzhiyun		resets = <&tegra_car 68>;
815*4882a593Smuzhiyun		reset-names = "spi";
816*4882a593Smuzhiyun		dmas = <&apbdma 18>, <&apbdma 18>;
817*4882a593Smuzhiyun		dma-names = "rx", "tx";
818*4882a593Smuzhiyun		status = "disabled";
819*4882a593Smuzhiyun	};
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun	rtc@7000e000 {
822*4882a593Smuzhiyun		compatible = "nvidia,tegra210-rtc", "nvidia,tegra20-rtc";
823*4882a593Smuzhiyun		reg = <0x0 0x7000e000 0x0 0x100>;
824*4882a593Smuzhiyun		interrupts = <16 IRQ_TYPE_LEVEL_HIGH>;
825*4882a593Smuzhiyun		interrupt-parent = <&tegra_pmc>;
826*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_RTC>;
827*4882a593Smuzhiyun		clock-names = "rtc";
828*4882a593Smuzhiyun	};
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun	tegra_pmc: pmc@7000e400 {
831*4882a593Smuzhiyun		compatible = "nvidia,tegra210-pmc";
832*4882a593Smuzhiyun		reg = <0x0 0x7000e400 0x0 0x400>;
833*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_PCLK>, <&clk32k_in>;
834*4882a593Smuzhiyun		clock-names = "pclk", "clk32k_in";
835*4882a593Smuzhiyun		#clock-cells = <1>;
836*4882a593Smuzhiyun		#interrupt-cells = <2>;
837*4882a593Smuzhiyun		interrupt-controller;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun		powergates {
840*4882a593Smuzhiyun			pd_audio: aud {
841*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_APE>,
842*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_APB2APE>;
843*4882a593Smuzhiyun				resets = <&tegra_car 198>;
844*4882a593Smuzhiyun				#power-domain-cells = <0>;
845*4882a593Smuzhiyun			};
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun			pd_sor: sor {
848*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_SOR0>,
849*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_SOR1>,
850*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_CILAB>,
851*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_CILCD>,
852*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_CILE>,
853*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_DSIA>,
854*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_DSIB>,
855*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_DPAUX>,
856*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_DPAUX1>,
857*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_MIPI_CAL>;
858*4882a593Smuzhiyun				resets = <&tegra_car TEGRA210_CLK_SOR0>,
859*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_SOR1>,
860*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_DSIA>,
861*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_DSIB>,
862*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_DPAUX>,
863*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_DPAUX1>,
864*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_MIPI_CAL>;
865*4882a593Smuzhiyun				#power-domain-cells = <0>;
866*4882a593Smuzhiyun			};
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun			pd_xusbss: xusba {
869*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_XUSB_SS>;
870*4882a593Smuzhiyun				resets = <&tegra_car TEGRA210_CLK_XUSB_SS>;
871*4882a593Smuzhiyun				#power-domain-cells = <0>;
872*4882a593Smuzhiyun			};
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun			pd_xusbdev: xusbb {
875*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_XUSB_DEV>;
876*4882a593Smuzhiyun				resets = <&tegra_car 95>;
877*4882a593Smuzhiyun				#power-domain-cells = <0>;
878*4882a593Smuzhiyun			};
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun			pd_xusbhost: xusbc {
881*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_XUSB_HOST>;
882*4882a593Smuzhiyun				resets = <&tegra_car TEGRA210_CLK_XUSB_HOST>;
883*4882a593Smuzhiyun				#power-domain-cells = <0>;
884*4882a593Smuzhiyun			};
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun			pd_vic: vic {
887*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_VIC03>;
888*4882a593Smuzhiyun				clock-names = "vic";
889*4882a593Smuzhiyun				resets = <&tegra_car 178>;
890*4882a593Smuzhiyun				reset-names = "vic";
891*4882a593Smuzhiyun				#power-domain-cells = <0>;
892*4882a593Smuzhiyun			};
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun			pd_venc: venc {
895*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_VI>,
896*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_CSI>;
897*4882a593Smuzhiyun				resets = <&mc TEGRA210_MC_RESET_VI>,
898*4882a593Smuzhiyun					 <&tegra_car 20>,
899*4882a593Smuzhiyun					 <&tegra_car 52>;
900*4882a593Smuzhiyun				#power-domain-cells = <0>;
901*4882a593Smuzhiyun			};
902*4882a593Smuzhiyun		};
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun		sdmmc1_3v3: sdmmc1-3v3 {
905*4882a593Smuzhiyun			pins = "sdmmc1";
906*4882a593Smuzhiyun			power-source = <TEGRA_IO_PAD_VOLTAGE_3V3>;
907*4882a593Smuzhiyun		};
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun		sdmmc1_1v8: sdmmc1-1v8 {
910*4882a593Smuzhiyun			pins = "sdmmc1";
911*4882a593Smuzhiyun			power-source = <TEGRA_IO_PAD_VOLTAGE_1V8>;
912*4882a593Smuzhiyun		};
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun		sdmmc3_3v3: sdmmc3-3v3 {
915*4882a593Smuzhiyun			pins = "sdmmc3";
916*4882a593Smuzhiyun			power-source = <TEGRA_IO_PAD_VOLTAGE_3V3>;
917*4882a593Smuzhiyun		};
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun		sdmmc3_1v8: sdmmc3-1v8 {
920*4882a593Smuzhiyun			pins = "sdmmc3";
921*4882a593Smuzhiyun			power-source = <TEGRA_IO_PAD_VOLTAGE_1V8>;
922*4882a593Smuzhiyun		};
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun		pex_dpd_disable: pex_en {
925*4882a593Smuzhiyun			pex-dpd-disable {
926*4882a593Smuzhiyun				pins = "pex-bias", "pex-clk1", "pex-clk2";
927*4882a593Smuzhiyun				low-power-disable;
928*4882a593Smuzhiyun			};
929*4882a593Smuzhiyun		};
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun		pex_dpd_enable: pex_dis {
932*4882a593Smuzhiyun			pex-dpd-enable {
933*4882a593Smuzhiyun				pins = "pex-bias", "pex-clk1", "pex-clk2";
934*4882a593Smuzhiyun				low-power-enable;
935*4882a593Smuzhiyun			};
936*4882a593Smuzhiyun		};
937*4882a593Smuzhiyun	};
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun	fuse@7000f800 {
940*4882a593Smuzhiyun		compatible = "nvidia,tegra210-efuse";
941*4882a593Smuzhiyun		reg = <0x0 0x7000f800 0x0 0x400>;
942*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_FUSE>;
943*4882a593Smuzhiyun		clock-names = "fuse";
944*4882a593Smuzhiyun		resets = <&tegra_car 39>;
945*4882a593Smuzhiyun		reset-names = "fuse";
946*4882a593Smuzhiyun	};
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun	mc: memory-controller@70019000 {
949*4882a593Smuzhiyun		compatible = "nvidia,tegra210-mc";
950*4882a593Smuzhiyun		reg = <0x0 0x70019000 0x0 0x1000>;
951*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_MC>;
952*4882a593Smuzhiyun		clock-names = "mc";
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun		#iommu-cells = <1>;
957*4882a593Smuzhiyun		#reset-cells = <1>;
958*4882a593Smuzhiyun	};
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun	emc: external-memory-controller@7001b000 {
961*4882a593Smuzhiyun		compatible = "nvidia,tegra210-emc";
962*4882a593Smuzhiyun		reg = <0x0 0x7001b000 0x0 0x1000>,
963*4882a593Smuzhiyun		      <0x0 0x7001e000 0x0 0x1000>,
964*4882a593Smuzhiyun		      <0x0 0x7001f000 0x0 0x1000>;
965*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_EMC>;
966*4882a593Smuzhiyun		clock-names = "emc";
967*4882a593Smuzhiyun		interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
968*4882a593Smuzhiyun		nvidia,memory-controller = <&mc>;
969*4882a593Smuzhiyun		#cooling-cells = <2>;
970*4882a593Smuzhiyun	};
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun	sata@70020000 {
973*4882a593Smuzhiyun		compatible = "nvidia,tegra210-ahci";
974*4882a593Smuzhiyun		reg = <0x0 0x70027000 0x0 0x2000>, /* AHCI */
975*4882a593Smuzhiyun		      <0x0 0x70020000 0x0 0x7000>, /* SATA */
976*4882a593Smuzhiyun		      <0x0 0x70001100 0x0 0x1000>; /* SATA AUX */
977*4882a593Smuzhiyun		interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
978*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_SATA>,
979*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_SATA_OOB>;
980*4882a593Smuzhiyun		clock-names = "sata", "sata-oob";
981*4882a593Smuzhiyun		resets = <&tegra_car 124>,
982*4882a593Smuzhiyun			 <&tegra_car 123>,
983*4882a593Smuzhiyun			 <&tegra_car 129>;
984*4882a593Smuzhiyun		reset-names = "sata", "sata-oob", "sata-cold";
985*4882a593Smuzhiyun		status = "disabled";
986*4882a593Smuzhiyun	};
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun	hda@70030000 {
989*4882a593Smuzhiyun		compatible = "nvidia,tegra210-hda", "nvidia,tegra30-hda";
990*4882a593Smuzhiyun		reg = <0x0 0x70030000 0x0 0x10000>;
991*4882a593Smuzhiyun		interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
992*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_HDA>,
993*4882a593Smuzhiyun		         <&tegra_car TEGRA210_CLK_HDA2HDMI>,
994*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_HDA2CODEC_2X>;
995*4882a593Smuzhiyun		clock-names = "hda", "hda2hdmi", "hda2codec_2x";
996*4882a593Smuzhiyun		resets = <&tegra_car 125>, /* hda */
997*4882a593Smuzhiyun			 <&tegra_car 128>, /* hda2hdmi */
998*4882a593Smuzhiyun			 <&tegra_car 111>; /* hda2codec_2x */
999*4882a593Smuzhiyun		reset-names = "hda", "hda2hdmi", "hda2codec_2x";
1000*4882a593Smuzhiyun		power-domains = <&pd_sor>;
1001*4882a593Smuzhiyun		status = "disabled";
1002*4882a593Smuzhiyun	};
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun	usb@70090000 {
1005*4882a593Smuzhiyun		compatible = "nvidia,tegra210-xusb";
1006*4882a593Smuzhiyun		reg = <0x0 0x70090000 0x0 0x8000>,
1007*4882a593Smuzhiyun		      <0x0 0x70098000 0x0 0x1000>,
1008*4882a593Smuzhiyun		      <0x0 0x70099000 0x0 0x1000>;
1009*4882a593Smuzhiyun		reg-names = "hcd", "fpci", "ipfs";
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun		interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
1012*4882a593Smuzhiyun			     <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_XUSB_HOST>,
1015*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_XUSB_HOST_SRC>,
1016*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_XUSB_FALCON_SRC>,
1017*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_XUSB_SS>,
1018*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_XUSB_SS_SRC>,
1019*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_XUSB_SS_DIV2>,
1020*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_XUSB_HS_SRC>,
1021*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_XUSB_FS_SRC>,
1022*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_PLL_U_480M>,
1023*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_CLK_M>,
1024*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_PLL_E>;
1025*4882a593Smuzhiyun		clock-names = "xusb_host", "xusb_host_src",
1026*4882a593Smuzhiyun			      "xusb_falcon_src", "xusb_ss",
1027*4882a593Smuzhiyun			      "xusb_ss_src", "xusb_ss_div2",
1028*4882a593Smuzhiyun			      "xusb_hs_src", "xusb_fs_src",
1029*4882a593Smuzhiyun			      "pll_u_480m", "clk_m", "pll_e";
1030*4882a593Smuzhiyun		resets = <&tegra_car 89>, <&tegra_car 156>,
1031*4882a593Smuzhiyun			 <&tegra_car 143>;
1032*4882a593Smuzhiyun		reset-names = "xusb_host", "xusb_ss", "xusb_src";
1033*4882a593Smuzhiyun		power-domains = <&pd_xusbhost>, <&pd_xusbss>;
1034*4882a593Smuzhiyun		power-domain-names = "xusb_host", "xusb_ss";
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun		nvidia,xusb-padctl = <&padctl>;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun		status = "disabled";
1039*4882a593Smuzhiyun	};
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun	padctl: padctl@7009f000 {
1042*4882a593Smuzhiyun		compatible = "nvidia,tegra210-xusb-padctl";
1043*4882a593Smuzhiyun		reg = <0x0 0x7009f000 0x0 0x1000>;
1044*4882a593Smuzhiyun		resets = <&tegra_car 142>;
1045*4882a593Smuzhiyun		reset-names = "padctl";
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun		status = "disabled";
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun		pads {
1050*4882a593Smuzhiyun			usb2 {
1051*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_USB2_TRK>;
1052*4882a593Smuzhiyun				clock-names = "trk";
1053*4882a593Smuzhiyun				status = "disabled";
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun				lanes {
1056*4882a593Smuzhiyun					usb2-0 {
1057*4882a593Smuzhiyun						status = "disabled";
1058*4882a593Smuzhiyun						#phy-cells = <0>;
1059*4882a593Smuzhiyun					};
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun					usb2-1 {
1062*4882a593Smuzhiyun						status = "disabled";
1063*4882a593Smuzhiyun						#phy-cells = <0>;
1064*4882a593Smuzhiyun					};
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun					usb2-2 {
1067*4882a593Smuzhiyun						status = "disabled";
1068*4882a593Smuzhiyun						#phy-cells = <0>;
1069*4882a593Smuzhiyun					};
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun					usb2-3 {
1072*4882a593Smuzhiyun						status = "disabled";
1073*4882a593Smuzhiyun						#phy-cells = <0>;
1074*4882a593Smuzhiyun					};
1075*4882a593Smuzhiyun				};
1076*4882a593Smuzhiyun			};
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun			hsic {
1079*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_HSIC_TRK>;
1080*4882a593Smuzhiyun				clock-names = "trk";
1081*4882a593Smuzhiyun				status = "disabled";
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun				lanes {
1084*4882a593Smuzhiyun					hsic-0 {
1085*4882a593Smuzhiyun						status = "disabled";
1086*4882a593Smuzhiyun						#phy-cells = <0>;
1087*4882a593Smuzhiyun					};
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun					hsic-1 {
1090*4882a593Smuzhiyun						status = "disabled";
1091*4882a593Smuzhiyun						#phy-cells = <0>;
1092*4882a593Smuzhiyun					};
1093*4882a593Smuzhiyun				};
1094*4882a593Smuzhiyun			};
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun			pcie {
1097*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_PLL_E>;
1098*4882a593Smuzhiyun				clock-names = "pll";
1099*4882a593Smuzhiyun				resets = <&tegra_car 205>;
1100*4882a593Smuzhiyun				reset-names = "phy";
1101*4882a593Smuzhiyun				status = "disabled";
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun				lanes {
1104*4882a593Smuzhiyun					pcie-0 {
1105*4882a593Smuzhiyun						status = "disabled";
1106*4882a593Smuzhiyun						#phy-cells = <0>;
1107*4882a593Smuzhiyun					};
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun					pcie-1 {
1110*4882a593Smuzhiyun						status = "disabled";
1111*4882a593Smuzhiyun						#phy-cells = <0>;
1112*4882a593Smuzhiyun					};
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun					pcie-2 {
1115*4882a593Smuzhiyun						status = "disabled";
1116*4882a593Smuzhiyun						#phy-cells = <0>;
1117*4882a593Smuzhiyun					};
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun					pcie-3 {
1120*4882a593Smuzhiyun						status = "disabled";
1121*4882a593Smuzhiyun						#phy-cells = <0>;
1122*4882a593Smuzhiyun					};
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun					pcie-4 {
1125*4882a593Smuzhiyun						status = "disabled";
1126*4882a593Smuzhiyun						#phy-cells = <0>;
1127*4882a593Smuzhiyun					};
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun					pcie-5 {
1130*4882a593Smuzhiyun						status = "disabled";
1131*4882a593Smuzhiyun						#phy-cells = <0>;
1132*4882a593Smuzhiyun					};
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun					pcie-6 {
1135*4882a593Smuzhiyun						status = "disabled";
1136*4882a593Smuzhiyun						#phy-cells = <0>;
1137*4882a593Smuzhiyun					};
1138*4882a593Smuzhiyun				};
1139*4882a593Smuzhiyun			};
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun			sata {
1142*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_PLL_E>;
1143*4882a593Smuzhiyun				clock-names = "pll";
1144*4882a593Smuzhiyun				resets = <&tegra_car 204>;
1145*4882a593Smuzhiyun				reset-names = "phy";
1146*4882a593Smuzhiyun				status = "disabled";
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun				lanes {
1149*4882a593Smuzhiyun					sata-0 {
1150*4882a593Smuzhiyun						status = "disabled";
1151*4882a593Smuzhiyun						#phy-cells = <0>;
1152*4882a593Smuzhiyun					};
1153*4882a593Smuzhiyun				};
1154*4882a593Smuzhiyun			};
1155*4882a593Smuzhiyun		};
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun		ports {
1158*4882a593Smuzhiyun			usb2-0 {
1159*4882a593Smuzhiyun				status = "disabled";
1160*4882a593Smuzhiyun			};
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun			usb2-1 {
1163*4882a593Smuzhiyun				status = "disabled";
1164*4882a593Smuzhiyun			};
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun			usb2-2 {
1167*4882a593Smuzhiyun				status = "disabled";
1168*4882a593Smuzhiyun			};
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun			usb2-3 {
1171*4882a593Smuzhiyun				status = "disabled";
1172*4882a593Smuzhiyun			};
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun			hsic-0 {
1175*4882a593Smuzhiyun				status = "disabled";
1176*4882a593Smuzhiyun			};
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun			usb3-0 {
1179*4882a593Smuzhiyun				status = "disabled";
1180*4882a593Smuzhiyun			};
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun			usb3-1 {
1183*4882a593Smuzhiyun				status = "disabled";
1184*4882a593Smuzhiyun			};
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun			usb3-2 {
1187*4882a593Smuzhiyun				status = "disabled";
1188*4882a593Smuzhiyun			};
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun			usb3-3 {
1191*4882a593Smuzhiyun				status = "disabled";
1192*4882a593Smuzhiyun			};
1193*4882a593Smuzhiyun		};
1194*4882a593Smuzhiyun	};
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun	mmc@700b0000 {
1197*4882a593Smuzhiyun		compatible = "nvidia,tegra210-sdhci";
1198*4882a593Smuzhiyun		reg = <0x0 0x700b0000 0x0 0x200>;
1199*4882a593Smuzhiyun		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
1200*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_SDMMC1>,
1201*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_SDMMC_LEGACY>;
1202*4882a593Smuzhiyun		clock-names = "sdhci", "tmclk";
1203*4882a593Smuzhiyun		resets = <&tegra_car 14>;
1204*4882a593Smuzhiyun		reset-names = "sdhci";
1205*4882a593Smuzhiyun		pinctrl-names = "sdmmc-3v3", "sdmmc-1v8",
1206*4882a593Smuzhiyun				"sdmmc-3v3-drv", "sdmmc-1v8-drv";
1207*4882a593Smuzhiyun		pinctrl-0 = <&sdmmc1_3v3>;
1208*4882a593Smuzhiyun		pinctrl-1 = <&sdmmc1_1v8>;
1209*4882a593Smuzhiyun		pinctrl-2 = <&sdmmc1_3v3_drv>;
1210*4882a593Smuzhiyun		pinctrl-3 = <&sdmmc1_1v8_drv>;
1211*4882a593Smuzhiyun		nvidia,pad-autocal-pull-up-offset-3v3 = <0x00>;
1212*4882a593Smuzhiyun		nvidia,pad-autocal-pull-down-offset-3v3 = <0x7d>;
1213*4882a593Smuzhiyun		nvidia,pad-autocal-pull-up-offset-1v8 = <0x7b>;
1214*4882a593Smuzhiyun		nvidia,pad-autocal-pull-down-offset-1v8 = <0x7b>;
1215*4882a593Smuzhiyun		nvidia,default-tap = <0x2>;
1216*4882a593Smuzhiyun		nvidia,default-trim = <0x4>;
1217*4882a593Smuzhiyun		assigned-clocks = <&tegra_car TEGRA210_CLK_SDMMC4>,
1218*4882a593Smuzhiyun				  <&tegra_car TEGRA210_CLK_PLL_C4_OUT0>,
1219*4882a593Smuzhiyun				  <&tegra_car TEGRA210_CLK_PLL_C4>;
1220*4882a593Smuzhiyun		assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_C4_OUT0>;
1221*4882a593Smuzhiyun		assigned-clock-rates = <200000000>, <1000000000>, <1000000000>;
1222*4882a593Smuzhiyun		status = "disabled";
1223*4882a593Smuzhiyun	};
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun	mmc@700b0200 {
1226*4882a593Smuzhiyun		compatible = "nvidia,tegra210-sdhci";
1227*4882a593Smuzhiyun		reg = <0x0 0x700b0200 0x0 0x200>;
1228*4882a593Smuzhiyun		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
1229*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_SDMMC2>,
1230*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_SDMMC_LEGACY>;
1231*4882a593Smuzhiyun		clock-names = "sdhci", "tmclk";
1232*4882a593Smuzhiyun		resets = <&tegra_car 9>;
1233*4882a593Smuzhiyun		reset-names = "sdhci";
1234*4882a593Smuzhiyun		pinctrl-names = "sdmmc-1v8-drv";
1235*4882a593Smuzhiyun		pinctrl-0 = <&sdmmc2_1v8_drv>;
1236*4882a593Smuzhiyun		nvidia,pad-autocal-pull-up-offset-1v8 = <0x05>;
1237*4882a593Smuzhiyun		nvidia,pad-autocal-pull-down-offset-1v8 = <0x05>;
1238*4882a593Smuzhiyun		nvidia,default-tap = <0x8>;
1239*4882a593Smuzhiyun		nvidia,default-trim = <0x0>;
1240*4882a593Smuzhiyun		status = "disabled";
1241*4882a593Smuzhiyun	};
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun	mmc@700b0400 {
1244*4882a593Smuzhiyun		compatible = "nvidia,tegra210-sdhci";
1245*4882a593Smuzhiyun		reg = <0x0 0x700b0400 0x0 0x200>;
1246*4882a593Smuzhiyun		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
1247*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_SDMMC3>,
1248*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_SDMMC_LEGACY>;
1249*4882a593Smuzhiyun		clock-names = "sdhci", "tmclk";
1250*4882a593Smuzhiyun		resets = <&tegra_car 69>;
1251*4882a593Smuzhiyun		reset-names = "sdhci";
1252*4882a593Smuzhiyun		pinctrl-names = "sdmmc-3v3", "sdmmc-1v8",
1253*4882a593Smuzhiyun				"sdmmc-3v3-drv", "sdmmc-1v8-drv";
1254*4882a593Smuzhiyun		pinctrl-0 = <&sdmmc3_3v3>;
1255*4882a593Smuzhiyun		pinctrl-1 = <&sdmmc3_1v8>;
1256*4882a593Smuzhiyun		pinctrl-2 = <&sdmmc3_3v3_drv>;
1257*4882a593Smuzhiyun		pinctrl-3 = <&sdmmc3_1v8_drv>;
1258*4882a593Smuzhiyun		nvidia,pad-autocal-pull-up-offset-3v3 = <0x00>;
1259*4882a593Smuzhiyun		nvidia,pad-autocal-pull-down-offset-3v3 = <0x7d>;
1260*4882a593Smuzhiyun		nvidia,pad-autocal-pull-up-offset-1v8 = <0x7b>;
1261*4882a593Smuzhiyun		nvidia,pad-autocal-pull-down-offset-1v8 = <0x7b>;
1262*4882a593Smuzhiyun		nvidia,default-tap = <0x3>;
1263*4882a593Smuzhiyun		nvidia,default-trim = <0x3>;
1264*4882a593Smuzhiyun		status = "disabled";
1265*4882a593Smuzhiyun	};
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun	mmc@700b0600 {
1268*4882a593Smuzhiyun		compatible = "nvidia,tegra210-sdhci";
1269*4882a593Smuzhiyun		reg = <0x0 0x700b0600 0x0 0x200>;
1270*4882a593Smuzhiyun		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
1271*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_SDMMC4>,
1272*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_SDMMC_LEGACY>;
1273*4882a593Smuzhiyun		clock-names = "sdhci", "tmclk";
1274*4882a593Smuzhiyun		resets = <&tegra_car 15>;
1275*4882a593Smuzhiyun		reset-names = "sdhci";
1276*4882a593Smuzhiyun		pinctrl-names = "sdmmc-3v3-drv", "sdmmc-1v8-drv";
1277*4882a593Smuzhiyun		pinctrl-0 = <&sdmmc4_1v8_drv>;
1278*4882a593Smuzhiyun		pinctrl-1 = <&sdmmc4_1v8_drv>;
1279*4882a593Smuzhiyun		nvidia,pad-autocal-pull-up-offset-1v8 = <0x05>;
1280*4882a593Smuzhiyun		nvidia,pad-autocal-pull-down-offset-1v8 = <0x05>;
1281*4882a593Smuzhiyun		nvidia,default-tap = <0x8>;
1282*4882a593Smuzhiyun		nvidia,default-trim = <0x0>;
1283*4882a593Smuzhiyun		assigned-clocks = <&tegra_car TEGRA210_CLK_SDMMC4>,
1284*4882a593Smuzhiyun				  <&tegra_car TEGRA210_CLK_PLL_C4_OUT0>;
1285*4882a593Smuzhiyun		assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_C4_OUT0>;
1286*4882a593Smuzhiyun		nvidia,dqs-trim = <40>;
1287*4882a593Smuzhiyun		mmc-hs400-1_8v;
1288*4882a593Smuzhiyun		status = "disabled";
1289*4882a593Smuzhiyun	};
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun	usb@700d0000 {
1292*4882a593Smuzhiyun		compatible = "nvidia,tegra210-xudc";
1293*4882a593Smuzhiyun		reg = <0x0 0x700d0000 0x0 0x8000>,
1294*4882a593Smuzhiyun		      <0x0 0x700d8000 0x0 0x1000>,
1295*4882a593Smuzhiyun		      <0x0 0x700d9000 0x0 0x1000>;
1296*4882a593Smuzhiyun		reg-names = "base", "fpci", "ipfs";
1297*4882a593Smuzhiyun		interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
1298*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_XUSB_DEV>,
1299*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_XUSB_SS>,
1300*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_XUSB_SSP_SRC>,
1301*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_XUSB_FS_SRC>,
1302*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_XUSB_HS_SRC>;
1303*4882a593Smuzhiyun		clock-names = "dev", "ss", "ss_src", "fs_src", "hs_src";
1304*4882a593Smuzhiyun		power-domains = <&pd_xusbdev>, <&pd_xusbss>;
1305*4882a593Smuzhiyun		power-domain-names = "dev", "ss";
1306*4882a593Smuzhiyun		nvidia,xusb-padctl = <&padctl>;
1307*4882a593Smuzhiyun		status = "disabled";
1308*4882a593Smuzhiyun	};
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun	mipi: mipi@700e3000 {
1311*4882a593Smuzhiyun		compatible = "nvidia,tegra210-mipi";
1312*4882a593Smuzhiyun		reg = <0x0 0x700e3000 0x0 0x100>;
1313*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_MIPI_CAL>;
1314*4882a593Smuzhiyun		clock-names = "mipi-cal";
1315*4882a593Smuzhiyun		power-domains = <&pd_sor>;
1316*4882a593Smuzhiyun		#nvidia,mipi-calibrate-cells = <1>;
1317*4882a593Smuzhiyun	};
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun	dfll: clock@70110000 {
1320*4882a593Smuzhiyun		compatible = "nvidia,tegra210-dfll";
1321*4882a593Smuzhiyun		reg = <0 0x70110000 0 0x100>, /* DFLL control */
1322*4882a593Smuzhiyun		      <0 0x70110000 0 0x100>, /* I2C output control */
1323*4882a593Smuzhiyun		      <0 0x70110100 0 0x100>, /* Integrated I2C controller */
1324*4882a593Smuzhiyun		      <0 0x70110200 0 0x100>; /* Look-up table RAM */
1325*4882a593Smuzhiyun		interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
1326*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_DFLL_SOC>,
1327*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_DFLL_REF>,
1328*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_I2C5>;
1329*4882a593Smuzhiyun		clock-names = "soc", "ref", "i2c";
1330*4882a593Smuzhiyun		resets = <&tegra_car TEGRA210_RST_DFLL_DVCO>;
1331*4882a593Smuzhiyun		reset-names = "dvco";
1332*4882a593Smuzhiyun		#clock-cells = <0>;
1333*4882a593Smuzhiyun		clock-output-names = "dfllCPU_out";
1334*4882a593Smuzhiyun		status = "disabled";
1335*4882a593Smuzhiyun	};
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun	aconnect@702c0000 {
1338*4882a593Smuzhiyun		compatible = "nvidia,tegra210-aconnect";
1339*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_APE>,
1340*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_APB2APE>;
1341*4882a593Smuzhiyun		clock-names = "ape", "apb2ape";
1342*4882a593Smuzhiyun		power-domains = <&pd_audio>;
1343*4882a593Smuzhiyun		#address-cells = <1>;
1344*4882a593Smuzhiyun		#size-cells = <1>;
1345*4882a593Smuzhiyun		ranges = <0x702c0000 0x0 0x702c0000 0x00040000>;
1346*4882a593Smuzhiyun		status = "disabled";
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun		adma: dma@702e2000 {
1349*4882a593Smuzhiyun			compatible = "nvidia,tegra210-adma";
1350*4882a593Smuzhiyun			reg = <0x702e2000 0x2000>;
1351*4882a593Smuzhiyun			interrupt-parent = <&agic>;
1352*4882a593Smuzhiyun			interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
1353*4882a593Smuzhiyun				     <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
1354*4882a593Smuzhiyun				     <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
1355*4882a593Smuzhiyun				     <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
1356*4882a593Smuzhiyun				     <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
1357*4882a593Smuzhiyun				     <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
1358*4882a593Smuzhiyun				     <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
1359*4882a593Smuzhiyun				     <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>,
1360*4882a593Smuzhiyun				     <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
1361*4882a593Smuzhiyun				     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
1362*4882a593Smuzhiyun				     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
1363*4882a593Smuzhiyun				     <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
1364*4882a593Smuzhiyun				     <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
1365*4882a593Smuzhiyun				     <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
1366*4882a593Smuzhiyun				     <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>,
1367*4882a593Smuzhiyun				     <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
1368*4882a593Smuzhiyun				     <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
1369*4882a593Smuzhiyun				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
1370*4882a593Smuzhiyun				     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
1371*4882a593Smuzhiyun				     <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
1372*4882a593Smuzhiyun				     <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
1373*4882a593Smuzhiyun				     <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
1374*4882a593Smuzhiyun			#dma-cells = <1>;
1375*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA210_CLK_D_AUDIO>;
1376*4882a593Smuzhiyun			clock-names = "d_audio";
1377*4882a593Smuzhiyun			status = "disabled";
1378*4882a593Smuzhiyun		};
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun		agic: interrupt-controller@702f9000 {
1381*4882a593Smuzhiyun			compatible = "nvidia,tegra210-agic";
1382*4882a593Smuzhiyun			#interrupt-cells = <3>;
1383*4882a593Smuzhiyun			interrupt-controller;
1384*4882a593Smuzhiyun			reg = <0x702f9000 0x1000>,
1385*4882a593Smuzhiyun			      <0x702fa000 0x2000>;
1386*4882a593Smuzhiyun			interrupts = <GIC_SPI 102 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
1387*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA210_CLK_APE>;
1388*4882a593Smuzhiyun			clock-names = "clk";
1389*4882a593Smuzhiyun			status = "disabled";
1390*4882a593Smuzhiyun		};
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun		tegra_ahub: ahub@702d0800 {
1393*4882a593Smuzhiyun			compatible = "nvidia,tegra210-ahub";
1394*4882a593Smuzhiyun			reg = <0x702d0800 0x800>;
1395*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA210_CLK_D_AUDIO>;
1396*4882a593Smuzhiyun			clock-names = "ahub";
1397*4882a593Smuzhiyun			assigned-clocks = <&tegra_car TEGRA210_CLK_D_AUDIO>;
1398*4882a593Smuzhiyun			assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_A_OUT0>;
1399*4882a593Smuzhiyun			#address-cells = <1>;
1400*4882a593Smuzhiyun			#size-cells = <1>;
1401*4882a593Smuzhiyun			ranges = <0x702d0000 0x702d0000 0x0000e400>;
1402*4882a593Smuzhiyun			status = "disabled";
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun			tegra_admaif: admaif@702d0000 {
1405*4882a593Smuzhiyun				compatible = "nvidia,tegra210-admaif";
1406*4882a593Smuzhiyun				reg = <0x702d0000 0x800>;
1407*4882a593Smuzhiyun				dmas = <&adma 1>,  <&adma 1>,
1408*4882a593Smuzhiyun				       <&adma 2>,  <&adma 2>,
1409*4882a593Smuzhiyun				       <&adma 3>,  <&adma 3>,
1410*4882a593Smuzhiyun				       <&adma 4>,  <&adma 4>,
1411*4882a593Smuzhiyun				       <&adma 5>,  <&adma 5>,
1412*4882a593Smuzhiyun				       <&adma 6>,  <&adma 6>,
1413*4882a593Smuzhiyun				       <&adma 7>,  <&adma 7>,
1414*4882a593Smuzhiyun				       <&adma 8>,  <&adma 8>,
1415*4882a593Smuzhiyun				       <&adma 9>,  <&adma 9>,
1416*4882a593Smuzhiyun				       <&adma 10>, <&adma 10>;
1417*4882a593Smuzhiyun				dma-names = "rx1",  "tx1",
1418*4882a593Smuzhiyun					    "rx2",  "tx2",
1419*4882a593Smuzhiyun					    "rx3",  "tx3",
1420*4882a593Smuzhiyun					    "rx4",  "tx4",
1421*4882a593Smuzhiyun					    "rx5",  "tx5",
1422*4882a593Smuzhiyun					    "rx6",  "tx6",
1423*4882a593Smuzhiyun					    "rx7",  "tx7",
1424*4882a593Smuzhiyun					    "rx8",  "tx8",
1425*4882a593Smuzhiyun					    "rx9",  "tx9",
1426*4882a593Smuzhiyun					    "rx10", "tx10";
1427*4882a593Smuzhiyun				status = "disabled";
1428*4882a593Smuzhiyun			};
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun			tegra_i2s1: i2s@702d1000 {
1431*4882a593Smuzhiyun				compatible = "nvidia,tegra210-i2s";
1432*4882a593Smuzhiyun				reg = <0x702d1000 0x100>;
1433*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_I2S0>,
1434*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_I2S0_SYNC>;
1435*4882a593Smuzhiyun				clock-names = "i2s", "sync_input";
1436*4882a593Smuzhiyun				assigned-clocks = <&tegra_car TEGRA210_CLK_I2S0>;
1437*4882a593Smuzhiyun				assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_A_OUT0>;
1438*4882a593Smuzhiyun				assigned-clock-rates = <1536000>;
1439*4882a593Smuzhiyun				sound-name-prefix = "I2S1";
1440*4882a593Smuzhiyun				status = "disabled";
1441*4882a593Smuzhiyun			};
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun			tegra_i2s2: i2s@702d1100 {
1444*4882a593Smuzhiyun				compatible = "nvidia,tegra210-i2s";
1445*4882a593Smuzhiyun				reg = <0x702d1100 0x100>;
1446*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_I2S1>,
1447*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_I2S1_SYNC>;
1448*4882a593Smuzhiyun				clock-names = "i2s", "sync_input";
1449*4882a593Smuzhiyun				assigned-clocks = <&tegra_car TEGRA210_CLK_I2S1>;
1450*4882a593Smuzhiyun				assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_A_OUT0>;
1451*4882a593Smuzhiyun				assigned-clock-rates = <1536000>;
1452*4882a593Smuzhiyun				sound-name-prefix = "I2S2";
1453*4882a593Smuzhiyun				status = "disabled";
1454*4882a593Smuzhiyun			};
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun			tegra_i2s3: i2s@702d1200 {
1457*4882a593Smuzhiyun				compatible = "nvidia,tegra210-i2s";
1458*4882a593Smuzhiyun				reg = <0x702d1200 0x100>;
1459*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_I2S2>,
1460*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_I2S2_SYNC>;
1461*4882a593Smuzhiyun				clock-names = "i2s", "sync_input";
1462*4882a593Smuzhiyun				assigned-clocks = <&tegra_car TEGRA210_CLK_I2S2>;
1463*4882a593Smuzhiyun				assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_A_OUT0>;
1464*4882a593Smuzhiyun				assigned-clock-rates = <1536000>;
1465*4882a593Smuzhiyun				sound-name-prefix = "I2S3";
1466*4882a593Smuzhiyun				status = "disabled";
1467*4882a593Smuzhiyun			};
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun			tegra_i2s4: i2s@702d1300 {
1470*4882a593Smuzhiyun				compatible = "nvidia,tegra210-i2s";
1471*4882a593Smuzhiyun				reg = <0x702d1300 0x100>;
1472*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_I2S3>,
1473*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_I2S3_SYNC>;
1474*4882a593Smuzhiyun				clock-names = "i2s", "sync_input";
1475*4882a593Smuzhiyun				assigned-clocks = <&tegra_car TEGRA210_CLK_I2S3>;
1476*4882a593Smuzhiyun				assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_A_OUT0>;
1477*4882a593Smuzhiyun				assigned-clock-rates = <1536000>;
1478*4882a593Smuzhiyun				sound-name-prefix = "I2S4";
1479*4882a593Smuzhiyun				status = "disabled";
1480*4882a593Smuzhiyun			};
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun			tegra_i2s5: i2s@702d1400 {
1483*4882a593Smuzhiyun				compatible = "nvidia,tegra210-i2s";
1484*4882a593Smuzhiyun				reg = <0x702d1400 0x100>;
1485*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_I2S4>,
1486*4882a593Smuzhiyun					 <&tegra_car TEGRA210_CLK_I2S4_SYNC>;
1487*4882a593Smuzhiyun				clock-names = "i2s", "sync_input";
1488*4882a593Smuzhiyun				assigned-clocks = <&tegra_car TEGRA210_CLK_I2S4>;
1489*4882a593Smuzhiyun				assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_A_OUT0>;
1490*4882a593Smuzhiyun				assigned-clock-rates = <1536000>;
1491*4882a593Smuzhiyun				sound-name-prefix = "I2S5";
1492*4882a593Smuzhiyun				status = "disabled";
1493*4882a593Smuzhiyun			};
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun			tegra_dmic1: dmic@702d4000 {
1496*4882a593Smuzhiyun				compatible = "nvidia,tegra210-dmic";
1497*4882a593Smuzhiyun				reg = <0x702d4000 0x100>;
1498*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_DMIC1>;
1499*4882a593Smuzhiyun				clock-names = "dmic";
1500*4882a593Smuzhiyun				assigned-clocks = <&tegra_car TEGRA210_CLK_DMIC1>;
1501*4882a593Smuzhiyun				assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_A_OUT0>;
1502*4882a593Smuzhiyun				assigned-clock-rates = <3072000>;
1503*4882a593Smuzhiyun				sound-name-prefix = "DMIC1";
1504*4882a593Smuzhiyun				status = "disabled";
1505*4882a593Smuzhiyun			};
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun			tegra_dmic2: dmic@702d4100 {
1508*4882a593Smuzhiyun				compatible = "nvidia,tegra210-dmic";
1509*4882a593Smuzhiyun				reg = <0x702d4100 0x100>;
1510*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_DMIC2>;
1511*4882a593Smuzhiyun				clock-names = "dmic";
1512*4882a593Smuzhiyun				assigned-clocks = <&tegra_car TEGRA210_CLK_DMIC2>;
1513*4882a593Smuzhiyun				assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_A_OUT0>;
1514*4882a593Smuzhiyun				assigned-clock-rates = <3072000>;
1515*4882a593Smuzhiyun				sound-name-prefix = "DMIC2";
1516*4882a593Smuzhiyun				status = "disabled";
1517*4882a593Smuzhiyun			};
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun			tegra_dmic3: dmic@702d4200 {
1520*4882a593Smuzhiyun				compatible = "nvidia,tegra210-dmic";
1521*4882a593Smuzhiyun				reg = <0x702d4200 0x100>;
1522*4882a593Smuzhiyun				clocks = <&tegra_car TEGRA210_CLK_DMIC3>;
1523*4882a593Smuzhiyun				clock-names = "dmic";
1524*4882a593Smuzhiyun				assigned-clocks = <&tegra_car TEGRA210_CLK_DMIC3>;
1525*4882a593Smuzhiyun				assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_A_OUT0>;
1526*4882a593Smuzhiyun				assigned-clock-rates = <3072000>;
1527*4882a593Smuzhiyun				sound-name-prefix = "DMIC3";
1528*4882a593Smuzhiyun				status = "disabled";
1529*4882a593Smuzhiyun			};
1530*4882a593Smuzhiyun		};
1531*4882a593Smuzhiyun	};
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun	spi@70410000 {
1534*4882a593Smuzhiyun		compatible = "nvidia,tegra210-qspi";
1535*4882a593Smuzhiyun		reg = <0x0 0x70410000 0x0 0x1000>;
1536*4882a593Smuzhiyun		interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
1537*4882a593Smuzhiyun		#address-cells = <1>;
1538*4882a593Smuzhiyun		#size-cells = <0>;
1539*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_QSPI>;
1540*4882a593Smuzhiyun		clock-names = "qspi";
1541*4882a593Smuzhiyun		resets = <&tegra_car 211>;
1542*4882a593Smuzhiyun		reset-names = "qspi";
1543*4882a593Smuzhiyun		dmas = <&apbdma 5>, <&apbdma 5>;
1544*4882a593Smuzhiyun		dma-names = "rx", "tx";
1545*4882a593Smuzhiyun		status = "disabled";
1546*4882a593Smuzhiyun	};
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun	usb@7d000000 {
1549*4882a593Smuzhiyun		compatible = "nvidia,tegra210-ehci", "nvidia,tegra30-ehci", "usb-ehci";
1550*4882a593Smuzhiyun		reg = <0x0 0x7d000000 0x0 0x4000>;
1551*4882a593Smuzhiyun		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
1552*4882a593Smuzhiyun		phy_type = "utmi";
1553*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_USBD>;
1554*4882a593Smuzhiyun		clock-names = "usb";
1555*4882a593Smuzhiyun		resets = <&tegra_car 22>;
1556*4882a593Smuzhiyun		reset-names = "usb";
1557*4882a593Smuzhiyun		nvidia,phy = <&phy1>;
1558*4882a593Smuzhiyun		status = "disabled";
1559*4882a593Smuzhiyun	};
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun	phy1: usb-phy@7d000000 {
1562*4882a593Smuzhiyun		compatible = "nvidia,tegra210-usb-phy", "nvidia,tegra30-usb-phy";
1563*4882a593Smuzhiyun		reg = <0x0 0x7d000000 0x0 0x4000>,
1564*4882a593Smuzhiyun		      <0x0 0x7d000000 0x0 0x4000>;
1565*4882a593Smuzhiyun		phy_type = "utmi";
1566*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_USBD>,
1567*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_PLL_U>,
1568*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_USBD>;
1569*4882a593Smuzhiyun		clock-names = "reg", "pll_u", "utmi-pads";
1570*4882a593Smuzhiyun		resets = <&tegra_car 22>, <&tegra_car 22>;
1571*4882a593Smuzhiyun		reset-names = "usb", "utmi-pads";
1572*4882a593Smuzhiyun		nvidia,hssync-start-delay = <0>;
1573*4882a593Smuzhiyun		nvidia,idle-wait-delay = <17>;
1574*4882a593Smuzhiyun		nvidia,elastic-limit = <16>;
1575*4882a593Smuzhiyun		nvidia,term-range-adj = <6>;
1576*4882a593Smuzhiyun		nvidia,xcvr-setup = <9>;
1577*4882a593Smuzhiyun		nvidia,xcvr-lsfslew = <0>;
1578*4882a593Smuzhiyun		nvidia,xcvr-lsrslew = <3>;
1579*4882a593Smuzhiyun		nvidia,hssquelch-level = <2>;
1580*4882a593Smuzhiyun		nvidia,hsdiscon-level = <5>;
1581*4882a593Smuzhiyun		nvidia,xcvr-hsslew = <12>;
1582*4882a593Smuzhiyun		nvidia,has-utmi-pad-registers;
1583*4882a593Smuzhiyun		status = "disabled";
1584*4882a593Smuzhiyun	};
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun	usb@7d004000 {
1587*4882a593Smuzhiyun		compatible = "nvidia,tegra210-ehci", "nvidia,tegra30-ehci", "usb-ehci";
1588*4882a593Smuzhiyun		reg = <0x0 0x7d004000 0x0 0x4000>;
1589*4882a593Smuzhiyun		interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
1590*4882a593Smuzhiyun		phy_type = "utmi";
1591*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_USB2>;
1592*4882a593Smuzhiyun		clock-names = "usb";
1593*4882a593Smuzhiyun		resets = <&tegra_car 58>;
1594*4882a593Smuzhiyun		reset-names = "usb";
1595*4882a593Smuzhiyun		nvidia,phy = <&phy2>;
1596*4882a593Smuzhiyun		status = "disabled";
1597*4882a593Smuzhiyun	};
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun	phy2: usb-phy@7d004000 {
1600*4882a593Smuzhiyun		compatible = "nvidia,tegra210-usb-phy", "nvidia,tegra30-usb-phy";
1601*4882a593Smuzhiyun		reg = <0x0 0x7d004000 0x0 0x4000>,
1602*4882a593Smuzhiyun		      <0x0 0x7d000000 0x0 0x4000>;
1603*4882a593Smuzhiyun		phy_type = "utmi";
1604*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_USB2>,
1605*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_PLL_U>,
1606*4882a593Smuzhiyun			 <&tegra_car TEGRA210_CLK_USBD>;
1607*4882a593Smuzhiyun		clock-names = "reg", "pll_u", "utmi-pads";
1608*4882a593Smuzhiyun		resets = <&tegra_car 58>, <&tegra_car 22>;
1609*4882a593Smuzhiyun		reset-names = "usb", "utmi-pads";
1610*4882a593Smuzhiyun		nvidia,hssync-start-delay = <0>;
1611*4882a593Smuzhiyun		nvidia,idle-wait-delay = <17>;
1612*4882a593Smuzhiyun		nvidia,elastic-limit = <16>;
1613*4882a593Smuzhiyun		nvidia,term-range-adj = <6>;
1614*4882a593Smuzhiyun		nvidia,xcvr-setup = <9>;
1615*4882a593Smuzhiyun		nvidia,xcvr-lsfslew = <0>;
1616*4882a593Smuzhiyun		nvidia,xcvr-lsrslew = <3>;
1617*4882a593Smuzhiyun		nvidia,hssquelch-level = <2>;
1618*4882a593Smuzhiyun		nvidia,hsdiscon-level = <5>;
1619*4882a593Smuzhiyun		nvidia,xcvr-hsslew = <12>;
1620*4882a593Smuzhiyun		status = "disabled";
1621*4882a593Smuzhiyun	};
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun	cpus {
1624*4882a593Smuzhiyun		#address-cells = <1>;
1625*4882a593Smuzhiyun		#size-cells = <0>;
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun		cpu@0 {
1628*4882a593Smuzhiyun			device_type = "cpu";
1629*4882a593Smuzhiyun			compatible = "arm,cortex-a57";
1630*4882a593Smuzhiyun			reg = <0>;
1631*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA210_CLK_CCLK_G>,
1632*4882a593Smuzhiyun				 <&tegra_car TEGRA210_CLK_PLL_X>,
1633*4882a593Smuzhiyun				 <&tegra_car TEGRA210_CLK_PLL_P_OUT4>,
1634*4882a593Smuzhiyun				 <&dfll>;
1635*4882a593Smuzhiyun			clock-names = "cpu_g", "pll_x", "pll_p", "dfll";
1636*4882a593Smuzhiyun			clock-latency = <300000>;
1637*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP>;
1638*4882a593Smuzhiyun			next-level-cache = <&L2>;
1639*4882a593Smuzhiyun		};
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun		cpu@1 {
1642*4882a593Smuzhiyun			device_type = "cpu";
1643*4882a593Smuzhiyun			compatible = "arm,cortex-a57";
1644*4882a593Smuzhiyun			reg = <1>;
1645*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP>;
1646*4882a593Smuzhiyun			next-level-cache = <&L2>;
1647*4882a593Smuzhiyun		};
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun		cpu@2 {
1650*4882a593Smuzhiyun			device_type = "cpu";
1651*4882a593Smuzhiyun			compatible = "arm,cortex-a57";
1652*4882a593Smuzhiyun			reg = <2>;
1653*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP>;
1654*4882a593Smuzhiyun			next-level-cache = <&L2>;
1655*4882a593Smuzhiyun		};
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun		cpu@3 {
1658*4882a593Smuzhiyun			device_type = "cpu";
1659*4882a593Smuzhiyun			compatible = "arm,cortex-a57";
1660*4882a593Smuzhiyun			reg = <3>;
1661*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP>;
1662*4882a593Smuzhiyun			next-level-cache = <&L2>;
1663*4882a593Smuzhiyun		};
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun		idle-states {
1666*4882a593Smuzhiyun			entry-method = "psci";
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun			CPU_SLEEP: cpu-sleep {
1669*4882a593Smuzhiyun				compatible = "arm,idle-state";
1670*4882a593Smuzhiyun				arm,psci-suspend-param = <0x40000007>;
1671*4882a593Smuzhiyun				entry-latency-us = <100>;
1672*4882a593Smuzhiyun				exit-latency-us = <30>;
1673*4882a593Smuzhiyun				min-residency-us = <1000>;
1674*4882a593Smuzhiyun				wakeup-latency-us = <130>;
1675*4882a593Smuzhiyun				idle-state-name = "cpu-sleep";
1676*4882a593Smuzhiyun				status = "disabled";
1677*4882a593Smuzhiyun			};
1678*4882a593Smuzhiyun		};
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun		L2: l2-cache {
1681*4882a593Smuzhiyun			compatible = "cache";
1682*4882a593Smuzhiyun		};
1683*4882a593Smuzhiyun	};
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun	pmu {
1686*4882a593Smuzhiyun		compatible = "arm,armv8-pmuv3";
1687*4882a593Smuzhiyun		interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>,
1688*4882a593Smuzhiyun			     <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
1689*4882a593Smuzhiyun			     <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
1690*4882a593Smuzhiyun			     <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
1691*4882a593Smuzhiyun		interrupt-affinity = <&{/cpus/cpu@0} &{/cpus/cpu@1}
1692*4882a593Smuzhiyun				      &{/cpus/cpu@2} &{/cpus/cpu@3}>;
1693*4882a593Smuzhiyun	};
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun	timer {
1696*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
1697*4882a593Smuzhiyun		interrupts = <GIC_PPI 13
1698*4882a593Smuzhiyun				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1699*4882a593Smuzhiyun			     <GIC_PPI 14
1700*4882a593Smuzhiyun				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1701*4882a593Smuzhiyun			     <GIC_PPI 11
1702*4882a593Smuzhiyun				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1703*4882a593Smuzhiyun			     <GIC_PPI 10
1704*4882a593Smuzhiyun				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
1705*4882a593Smuzhiyun		interrupt-parent = <&gic>;
1706*4882a593Smuzhiyun		arm,no-tick-in-suspend;
1707*4882a593Smuzhiyun	};
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun	soctherm: thermal-sensor@700e2000 {
1710*4882a593Smuzhiyun		compatible = "nvidia,tegra210-soctherm";
1711*4882a593Smuzhiyun		reg = <0x0 0x700e2000 0x0 0x600>, /* SOC_THERM reg_base */
1712*4882a593Smuzhiyun		      <0x0 0x60006000 0x0 0x400>; /* CAR reg_base */
1713*4882a593Smuzhiyun		reg-names = "soctherm-reg", "car-reg";
1714*4882a593Smuzhiyun		interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
1715*4882a593Smuzhiyun			     <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
1716*4882a593Smuzhiyun		interrupt-names = "thermal", "edp";
1717*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA210_CLK_TSENSOR>,
1718*4882a593Smuzhiyun			<&tegra_car TEGRA210_CLK_SOC_THERM>;
1719*4882a593Smuzhiyun		clock-names = "tsensor", "soctherm";
1720*4882a593Smuzhiyun		resets = <&tegra_car 78>;
1721*4882a593Smuzhiyun		reset-names = "soctherm";
1722*4882a593Smuzhiyun		#thermal-sensor-cells = <1>;
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun		throttle-cfgs {
1725*4882a593Smuzhiyun			throttle_heavy: heavy {
1726*4882a593Smuzhiyun				nvidia,priority = <100>;
1727*4882a593Smuzhiyun				nvidia,cpu-throt-percent = <85>;
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun				#cooling-cells = <2>;
1730*4882a593Smuzhiyun			};
1731*4882a593Smuzhiyun		};
1732*4882a593Smuzhiyun	};
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun	thermal-zones {
1735*4882a593Smuzhiyun		cpu {
1736*4882a593Smuzhiyun			polling-delay-passive = <1000>;
1737*4882a593Smuzhiyun			polling-delay = <0>;
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun			thermal-sensors =
1740*4882a593Smuzhiyun				<&soctherm TEGRA124_SOCTHERM_SENSOR_CPU>;
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun			trips {
1743*4882a593Smuzhiyun				cpu-shutdown-trip {
1744*4882a593Smuzhiyun					temperature = <102500>;
1745*4882a593Smuzhiyun					hysteresis = <0>;
1746*4882a593Smuzhiyun					type = "critical";
1747*4882a593Smuzhiyun				};
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun				cpu_throttle_trip: throttle-trip {
1750*4882a593Smuzhiyun					temperature = <98500>;
1751*4882a593Smuzhiyun					hysteresis = <1000>;
1752*4882a593Smuzhiyun					type = "hot";
1753*4882a593Smuzhiyun				};
1754*4882a593Smuzhiyun			};
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun			cooling-maps {
1757*4882a593Smuzhiyun				map0 {
1758*4882a593Smuzhiyun					trip = <&cpu_throttle_trip>;
1759*4882a593Smuzhiyun					cooling-device = <&throttle_heavy 1 1>;
1760*4882a593Smuzhiyun				};
1761*4882a593Smuzhiyun			};
1762*4882a593Smuzhiyun		};
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun		mem {
1765*4882a593Smuzhiyun			polling-delay-passive = <0>;
1766*4882a593Smuzhiyun			polling-delay = <0>;
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun			thermal-sensors =
1769*4882a593Smuzhiyun				<&soctherm TEGRA124_SOCTHERM_SENSOR_MEM>;
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun			trips {
1772*4882a593Smuzhiyun				dram_nominal: mem-nominal-trip {
1773*4882a593Smuzhiyun					temperature = <50000>;
1774*4882a593Smuzhiyun					hysteresis = <1000>;
1775*4882a593Smuzhiyun					type = "passive";
1776*4882a593Smuzhiyun				};
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun				dram_throttle: mem-throttle-trip {
1779*4882a593Smuzhiyun					temperature = <70000>;
1780*4882a593Smuzhiyun					hysteresis = <1000>;
1781*4882a593Smuzhiyun					type = "active";
1782*4882a593Smuzhiyun				};
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun				mem-shutdown-trip {
1785*4882a593Smuzhiyun					temperature = <103000>;
1786*4882a593Smuzhiyun					hysteresis = <0>;
1787*4882a593Smuzhiyun					type = "critical";
1788*4882a593Smuzhiyun				};
1789*4882a593Smuzhiyun			};
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun			cooling-maps {
1792*4882a593Smuzhiyun				dram-passive {
1793*4882a593Smuzhiyun					cooling-device = <&emc 0 0>;
1794*4882a593Smuzhiyun					trip = <&dram_nominal>;
1795*4882a593Smuzhiyun				};
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun				dram-active {
1798*4882a593Smuzhiyun					cooling-device = <&emc 1 1>;
1799*4882a593Smuzhiyun					trip = <&dram_throttle>;
1800*4882a593Smuzhiyun				};
1801*4882a593Smuzhiyun			};
1802*4882a593Smuzhiyun		};
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun		gpu {
1805*4882a593Smuzhiyun			polling-delay-passive = <1000>;
1806*4882a593Smuzhiyun			polling-delay = <0>;
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun			thermal-sensors =
1809*4882a593Smuzhiyun				<&soctherm TEGRA124_SOCTHERM_SENSOR_GPU>;
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun			trips {
1812*4882a593Smuzhiyun				gpu-shutdown-trip {
1813*4882a593Smuzhiyun					temperature = <103000>;
1814*4882a593Smuzhiyun					hysteresis = <0>;
1815*4882a593Smuzhiyun					type = "critical";
1816*4882a593Smuzhiyun				};
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun				gpu_throttle_trip: throttle-trip {
1819*4882a593Smuzhiyun					temperature = <100000>;
1820*4882a593Smuzhiyun					hysteresis = <1000>;
1821*4882a593Smuzhiyun					type = "hot";
1822*4882a593Smuzhiyun				};
1823*4882a593Smuzhiyun			};
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun			cooling-maps {
1826*4882a593Smuzhiyun				map0 {
1827*4882a593Smuzhiyun					trip = <&gpu_throttle_trip>;
1828*4882a593Smuzhiyun					cooling-device = <&throttle_heavy 1 1>;
1829*4882a593Smuzhiyun				};
1830*4882a593Smuzhiyun			};
1831*4882a593Smuzhiyun		};
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun		pllx {
1834*4882a593Smuzhiyun			polling-delay-passive = <0>;
1835*4882a593Smuzhiyun			polling-delay = <0>;
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun			thermal-sensors =
1838*4882a593Smuzhiyun				<&soctherm TEGRA124_SOCTHERM_SENSOR_PLLX>;
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun			trips {
1841*4882a593Smuzhiyun				pllx-shutdown-trip {
1842*4882a593Smuzhiyun					temperature = <103000>;
1843*4882a593Smuzhiyun					hysteresis = <0>;
1844*4882a593Smuzhiyun					type = "critical";
1845*4882a593Smuzhiyun				};
1846*4882a593Smuzhiyun			};
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun			cooling-maps {
1849*4882a593Smuzhiyun				/*
1850*4882a593Smuzhiyun				 * There are currently no cooling maps,
1851*4882a593Smuzhiyun				 * because there are no cooling devices.
1852*4882a593Smuzhiyun				 */
1853*4882a593Smuzhiyun			};
1854*4882a593Smuzhiyun		};
1855*4882a593Smuzhiyun	};
1856*4882a593Smuzhiyun};
1857