xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm64/mediatek/mt2712e.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (c) 2017 MediaTek Inc.
3*4882a593Smuzhiyun * Author: YT Shen <yt.shen@mediatek.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: (GPL-2.0 OR MIT)
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include <dt-bindings/clock/mt2712-clk.h>
9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
11*4882a593Smuzhiyun#include <dt-bindings/memory/mt2712-larb-port.h>
12*4882a593Smuzhiyun#include <dt-bindings/phy/phy.h>
13*4882a593Smuzhiyun#include <dt-bindings/power/mt2712-power.h>
14*4882a593Smuzhiyun#include "mt2712-pinfunc.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun/ {
17*4882a593Smuzhiyun	compatible = "mediatek,mt2712";
18*4882a593Smuzhiyun	interrupt-parent = <&sysirq>;
19*4882a593Smuzhiyun	#address-cells = <2>;
20*4882a593Smuzhiyun	#size-cells = <2>;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun	cluster0_opp: opp_table0 {
23*4882a593Smuzhiyun		compatible = "operating-points-v2";
24*4882a593Smuzhiyun		opp-shared;
25*4882a593Smuzhiyun		opp00 {
26*4882a593Smuzhiyun			opp-hz = /bits/ 64 <598000000>;
27*4882a593Smuzhiyun			opp-microvolt = <1000000>;
28*4882a593Smuzhiyun		};
29*4882a593Smuzhiyun		opp01 {
30*4882a593Smuzhiyun			opp-hz = /bits/ 64 <702000000>;
31*4882a593Smuzhiyun			opp-microvolt = <1000000>;
32*4882a593Smuzhiyun		};
33*4882a593Smuzhiyun		opp02 {
34*4882a593Smuzhiyun			opp-hz = /bits/ 64 <793000000>;
35*4882a593Smuzhiyun			opp-microvolt = <1000000>;
36*4882a593Smuzhiyun		};
37*4882a593Smuzhiyun	};
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun	cluster1_opp: opp_table1 {
40*4882a593Smuzhiyun		compatible = "operating-points-v2";
41*4882a593Smuzhiyun		opp-shared;
42*4882a593Smuzhiyun		opp00 {
43*4882a593Smuzhiyun			opp-hz = /bits/ 64 <598000000>;
44*4882a593Smuzhiyun			opp-microvolt = <1000000>;
45*4882a593Smuzhiyun		};
46*4882a593Smuzhiyun		opp01 {
47*4882a593Smuzhiyun			opp-hz = /bits/ 64 <702000000>;
48*4882a593Smuzhiyun			opp-microvolt = <1000000>;
49*4882a593Smuzhiyun		};
50*4882a593Smuzhiyun		opp02 {
51*4882a593Smuzhiyun			opp-hz = /bits/ 64 <793000000>;
52*4882a593Smuzhiyun			opp-microvolt = <1000000>;
53*4882a593Smuzhiyun		};
54*4882a593Smuzhiyun		opp03 {
55*4882a593Smuzhiyun			opp-hz = /bits/ 64 <897000000>;
56*4882a593Smuzhiyun			opp-microvolt = <1000000>;
57*4882a593Smuzhiyun		};
58*4882a593Smuzhiyun		opp04 {
59*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1001000000>;
60*4882a593Smuzhiyun			opp-microvolt = <1000000>;
61*4882a593Smuzhiyun		};
62*4882a593Smuzhiyun	};
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun	cpus {
65*4882a593Smuzhiyun		#address-cells = <1>;
66*4882a593Smuzhiyun		#size-cells = <0>;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun		cpu-map {
69*4882a593Smuzhiyun			cluster0 {
70*4882a593Smuzhiyun				core0 {
71*4882a593Smuzhiyun					cpu = <&cpu0>;
72*4882a593Smuzhiyun				};
73*4882a593Smuzhiyun				core1 {
74*4882a593Smuzhiyun					cpu = <&cpu1>;
75*4882a593Smuzhiyun				};
76*4882a593Smuzhiyun			};
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun			cluster1 {
79*4882a593Smuzhiyun				core0 {
80*4882a593Smuzhiyun					cpu = <&cpu2>;
81*4882a593Smuzhiyun				};
82*4882a593Smuzhiyun			};
83*4882a593Smuzhiyun		};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun		cpu0: cpu@0 {
86*4882a593Smuzhiyun			device_type = "cpu";
87*4882a593Smuzhiyun			compatible = "arm,cortex-a35";
88*4882a593Smuzhiyun			reg = <0x000>;
89*4882a593Smuzhiyun			clocks = <&mcucfg CLK_MCU_MP0_SEL>,
90*4882a593Smuzhiyun				<&topckgen CLK_TOP_F_MP0_PLL1>;
91*4882a593Smuzhiyun			clock-names = "cpu", "intermediate";
92*4882a593Smuzhiyun			proc-supply = <&cpus_fixed_vproc0>;
93*4882a593Smuzhiyun			operating-points-v2 = <&cluster0_opp>;
94*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
95*4882a593Smuzhiyun		};
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun		cpu1: cpu@1 {
98*4882a593Smuzhiyun			device_type = "cpu";
99*4882a593Smuzhiyun			compatible = "arm,cortex-a35";
100*4882a593Smuzhiyun			reg = <0x001>;
101*4882a593Smuzhiyun			enable-method = "psci";
102*4882a593Smuzhiyun			clocks = <&mcucfg CLK_MCU_MP0_SEL>,
103*4882a593Smuzhiyun				<&topckgen CLK_TOP_F_MP0_PLL1>;
104*4882a593Smuzhiyun			clock-names = "cpu", "intermediate";
105*4882a593Smuzhiyun			proc-supply = <&cpus_fixed_vproc0>;
106*4882a593Smuzhiyun			operating-points-v2 = <&cluster0_opp>;
107*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
108*4882a593Smuzhiyun		};
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun		cpu2: cpu@200 {
111*4882a593Smuzhiyun			device_type = "cpu";
112*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
113*4882a593Smuzhiyun			reg = <0x200>;
114*4882a593Smuzhiyun			enable-method = "psci";
115*4882a593Smuzhiyun			clocks = <&mcucfg CLK_MCU_MP2_SEL>,
116*4882a593Smuzhiyun				<&topckgen CLK_TOP_F_BIG_PLL1>;
117*4882a593Smuzhiyun			clock-names = "cpu", "intermediate";
118*4882a593Smuzhiyun			proc-supply = <&cpus_fixed_vproc1>;
119*4882a593Smuzhiyun			operating-points-v2 = <&cluster1_opp>;
120*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
121*4882a593Smuzhiyun		};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun		idle-states {
124*4882a593Smuzhiyun			entry-method = "psci";
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun			CPU_SLEEP_0: cpu-sleep-0 {
127*4882a593Smuzhiyun				compatible = "arm,idle-state";
128*4882a593Smuzhiyun				local-timer-stop;
129*4882a593Smuzhiyun				entry-latency-us = <100>;
130*4882a593Smuzhiyun				exit-latency-us = <80>;
131*4882a593Smuzhiyun				min-residency-us = <2000>;
132*4882a593Smuzhiyun				arm,psci-suspend-param = <0x0010000>;
133*4882a593Smuzhiyun			};
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun			CLUSTER_SLEEP_0: cluster-sleep-0 {
136*4882a593Smuzhiyun				compatible = "arm,idle-state";
137*4882a593Smuzhiyun				local-timer-stop;
138*4882a593Smuzhiyun				entry-latency-us = <350>;
139*4882a593Smuzhiyun				exit-latency-us = <80>;
140*4882a593Smuzhiyun				min-residency-us = <3000>;
141*4882a593Smuzhiyun				arm,psci-suspend-param = <0x1010000>;
142*4882a593Smuzhiyun			};
143*4882a593Smuzhiyun		};
144*4882a593Smuzhiyun	};
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun	psci {
147*4882a593Smuzhiyun		compatible = "arm,psci-0.2";
148*4882a593Smuzhiyun		method = "smc";
149*4882a593Smuzhiyun	};
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun	baud_clk: dummy26m {
152*4882a593Smuzhiyun		compatible = "fixed-clock";
153*4882a593Smuzhiyun		clock-frequency = <26000000>;
154*4882a593Smuzhiyun		#clock-cells = <0>;
155*4882a593Smuzhiyun	};
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun	sys_clk: dummyclk {
158*4882a593Smuzhiyun		compatible = "fixed-clock";
159*4882a593Smuzhiyun		clock-frequency = <26000000>;
160*4882a593Smuzhiyun		#clock-cells = <0>;
161*4882a593Smuzhiyun	};
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun	clk26m: oscillator@0 {
164*4882a593Smuzhiyun		compatible = "fixed-clock";
165*4882a593Smuzhiyun		#clock-cells = <0>;
166*4882a593Smuzhiyun		clock-frequency = <26000000>;
167*4882a593Smuzhiyun		clock-output-names = "clk26m";
168*4882a593Smuzhiyun	};
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun	clk32k: oscillator@1 {
171*4882a593Smuzhiyun		compatible = "fixed-clock";
172*4882a593Smuzhiyun		#clock-cells = <0>;
173*4882a593Smuzhiyun		clock-frequency = <32768>;
174*4882a593Smuzhiyun		clock-output-names = "clk32k";
175*4882a593Smuzhiyun	};
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun	clkfpc: oscillator@2 {
178*4882a593Smuzhiyun		compatible = "fixed-clock";
179*4882a593Smuzhiyun		#clock-cells = <0>;
180*4882a593Smuzhiyun		clock-frequency = <50000000>;
181*4882a593Smuzhiyun		clock-output-names = "clkfpc";
182*4882a593Smuzhiyun	};
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun	clkaud_ext_i_0: oscillator@3 {
185*4882a593Smuzhiyun		compatible = "fixed-clock";
186*4882a593Smuzhiyun		#clock-cells = <0>;
187*4882a593Smuzhiyun		clock-frequency = <6500000>;
188*4882a593Smuzhiyun		clock-output-names = "clkaud_ext_i_0";
189*4882a593Smuzhiyun	};
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun	clkaud_ext_i_1: oscillator@4 {
192*4882a593Smuzhiyun		compatible = "fixed-clock";
193*4882a593Smuzhiyun		#clock-cells = <0>;
194*4882a593Smuzhiyun		clock-frequency = <196608000>;
195*4882a593Smuzhiyun		clock-output-names = "clkaud_ext_i_1";
196*4882a593Smuzhiyun	};
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun	clkaud_ext_i_2: oscillator@5 {
199*4882a593Smuzhiyun		compatible = "fixed-clock";
200*4882a593Smuzhiyun		#clock-cells = <0>;
201*4882a593Smuzhiyun		clock-frequency = <180633600>;
202*4882a593Smuzhiyun		clock-output-names = "clkaud_ext_i_2";
203*4882a593Smuzhiyun	};
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun	clki2si0_mck_i: oscillator@6 {
206*4882a593Smuzhiyun		compatible = "fixed-clock";
207*4882a593Smuzhiyun		#clock-cells = <0>;
208*4882a593Smuzhiyun		clock-frequency = <30000000>;
209*4882a593Smuzhiyun		clock-output-names = "clki2si0_mck_i";
210*4882a593Smuzhiyun	};
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun	clki2si1_mck_i: oscillator@7 {
213*4882a593Smuzhiyun		compatible = "fixed-clock";
214*4882a593Smuzhiyun		#clock-cells = <0>;
215*4882a593Smuzhiyun		clock-frequency = <30000000>;
216*4882a593Smuzhiyun		clock-output-names = "clki2si1_mck_i";
217*4882a593Smuzhiyun	};
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun	clki2si2_mck_i: oscillator@8 {
220*4882a593Smuzhiyun		compatible = "fixed-clock";
221*4882a593Smuzhiyun		#clock-cells = <0>;
222*4882a593Smuzhiyun		clock-frequency = <30000000>;
223*4882a593Smuzhiyun		clock-output-names = "clki2si2_mck_i";
224*4882a593Smuzhiyun	};
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun	clktdmin_mclk_i: oscillator@9 {
227*4882a593Smuzhiyun		compatible = "fixed-clock";
228*4882a593Smuzhiyun		#clock-cells = <0>;
229*4882a593Smuzhiyun		clock-frequency = <30000000>;
230*4882a593Smuzhiyun		clock-output-names = "clktdmin_mclk_i";
231*4882a593Smuzhiyun	};
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun	timer {
234*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
235*4882a593Smuzhiyun		interrupt-parent = <&gic>;
236*4882a593Smuzhiyun		interrupts = <GIC_PPI 13
237*4882a593Smuzhiyun			      (GIC_CPU_MASK_RAW(0x13) | IRQ_TYPE_LEVEL_LOW)>,
238*4882a593Smuzhiyun			     <GIC_PPI 14
239*4882a593Smuzhiyun			      (GIC_CPU_MASK_RAW(0x13) | IRQ_TYPE_LEVEL_LOW)>,
240*4882a593Smuzhiyun			     <GIC_PPI 11
241*4882a593Smuzhiyun			      (GIC_CPU_MASK_RAW(0x13) | IRQ_TYPE_LEVEL_LOW)>,
242*4882a593Smuzhiyun			     <GIC_PPI 10
243*4882a593Smuzhiyun			      (GIC_CPU_MASK_RAW(0x13) | IRQ_TYPE_LEVEL_LOW)>;
244*4882a593Smuzhiyun	};
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun	topckgen: syscon@10000000 {
247*4882a593Smuzhiyun		compatible = "mediatek,mt2712-topckgen", "syscon";
248*4882a593Smuzhiyun		reg = <0 0x10000000 0 0x1000>;
249*4882a593Smuzhiyun		#clock-cells = <1>;
250*4882a593Smuzhiyun	};
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun	infracfg: syscon@10001000 {
253*4882a593Smuzhiyun		compatible = "mediatek,mt2712-infracfg", "syscon";
254*4882a593Smuzhiyun		reg = <0 0x10001000 0 0x1000>;
255*4882a593Smuzhiyun		#clock-cells = <1>;
256*4882a593Smuzhiyun	};
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun	pericfg: syscon@10003000 {
259*4882a593Smuzhiyun		compatible = "mediatek,mt2712-pericfg", "syscon";
260*4882a593Smuzhiyun		reg = <0 0x10003000 0 0x1000>;
261*4882a593Smuzhiyun		#clock-cells = <1>;
262*4882a593Smuzhiyun	};
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun	syscfg_pctl_a: syscfg_pctl_a@10005000 {
265*4882a593Smuzhiyun		compatible = "mediatek,mt2712-pctl-a-syscfg", "syscon";
266*4882a593Smuzhiyun		reg = <0 0x10005000 0 0x1000>;
267*4882a593Smuzhiyun	};
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun	pio: pinctrl@10005000 {
270*4882a593Smuzhiyun		compatible = "mediatek,mt2712-pinctrl";
271*4882a593Smuzhiyun		reg = <0 0x1000b000 0 0x1000>;
272*4882a593Smuzhiyun		mediatek,pctl-regmap = <&syscfg_pctl_a>;
273*4882a593Smuzhiyun		pins-are-numbered;
274*4882a593Smuzhiyun		gpio-controller;
275*4882a593Smuzhiyun		#gpio-cells = <2>;
276*4882a593Smuzhiyun		interrupt-controller;
277*4882a593Smuzhiyun		#interrupt-cells = <2>;
278*4882a593Smuzhiyun		interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
279*4882a593Smuzhiyun	};
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun	scpsys: power-controller@10006000 {
282*4882a593Smuzhiyun		compatible = "mediatek,mt2712-scpsys", "syscon";
283*4882a593Smuzhiyun		#power-domain-cells = <1>;
284*4882a593Smuzhiyun		reg = <0 0x10006000 0 0x1000>;
285*4882a593Smuzhiyun		clocks = <&topckgen CLK_TOP_MM_SEL>,
286*4882a593Smuzhiyun			 <&topckgen CLK_TOP_MFG_SEL>,
287*4882a593Smuzhiyun			 <&topckgen CLK_TOP_VENC_SEL>,
288*4882a593Smuzhiyun			 <&topckgen CLK_TOP_JPGDEC_SEL>,
289*4882a593Smuzhiyun			 <&topckgen CLK_TOP_A1SYS_HP_SEL>,
290*4882a593Smuzhiyun			 <&topckgen CLK_TOP_VDEC_SEL>;
291*4882a593Smuzhiyun		clock-names = "mm", "mfg", "venc",
292*4882a593Smuzhiyun			"jpgdec", "audio", "vdec";
293*4882a593Smuzhiyun		infracfg = <&infracfg>;
294*4882a593Smuzhiyun	};
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun	uart5: serial@1000f000 {
297*4882a593Smuzhiyun		compatible = "mediatek,mt2712-uart",
298*4882a593Smuzhiyun			     "mediatek,mt6577-uart";
299*4882a593Smuzhiyun		reg = <0 0x1000f000 0 0x400>;
300*4882a593Smuzhiyun		interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_LOW>;
301*4882a593Smuzhiyun		clocks = <&baud_clk>, <&sys_clk>;
302*4882a593Smuzhiyun		clock-names = "baud", "bus";
303*4882a593Smuzhiyun		dmas = <&apdma 10
304*4882a593Smuzhiyun			&apdma 11>;
305*4882a593Smuzhiyun		dma-names = "tx", "rx";
306*4882a593Smuzhiyun		status = "disabled";
307*4882a593Smuzhiyun	};
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun	rtc: rtc@10011000 {
310*4882a593Smuzhiyun		compatible = "mediatek,mt2712-rtc";
311*4882a593Smuzhiyun		reg = <0 0x10011000 0 0x1000>;
312*4882a593Smuzhiyun		interrupts = <GIC_SPI 239 IRQ_TYPE_LEVEL_LOW>;
313*4882a593Smuzhiyun	};
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun	spis1: spi@10013000 {
316*4882a593Smuzhiyun		compatible = "mediatek,mt2712-spi-slave";
317*4882a593Smuzhiyun		reg = <0 0x10013000 0 0x100>;
318*4882a593Smuzhiyun		interrupts = <GIC_SPI 283 IRQ_TYPE_LEVEL_LOW>;
319*4882a593Smuzhiyun		clocks = <&infracfg CLK_INFRA_AO_SPI1>;
320*4882a593Smuzhiyun		clock-names = "spi";
321*4882a593Smuzhiyun		assigned-clocks = <&topckgen CLK_TOP_SPISLV_SEL>;
322*4882a593Smuzhiyun		assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL1_D2>;
323*4882a593Smuzhiyun		status = "disabled";
324*4882a593Smuzhiyun	};
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun	iommu0: iommu@10205000 {
327*4882a593Smuzhiyun		compatible = "mediatek,mt2712-m4u";
328*4882a593Smuzhiyun		reg = <0 0x10205000 0 0x1000>;
329*4882a593Smuzhiyun		interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_LOW>;
330*4882a593Smuzhiyun		clocks = <&infracfg CLK_INFRA_M4U>;
331*4882a593Smuzhiyun		clock-names = "bclk";
332*4882a593Smuzhiyun		mediatek,larbs = <&larb0 &larb1 &larb2
333*4882a593Smuzhiyun				  &larb3 &larb6>;
334*4882a593Smuzhiyun		#iommu-cells = <1>;
335*4882a593Smuzhiyun	};
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun	apmixedsys: syscon@10209000 {
338*4882a593Smuzhiyun		compatible = "mediatek,mt2712-apmixedsys", "syscon";
339*4882a593Smuzhiyun		reg = <0 0x10209000 0 0x1000>;
340*4882a593Smuzhiyun		#clock-cells = <1>;
341*4882a593Smuzhiyun	};
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun	iommu1: iommu@1020a000 {
344*4882a593Smuzhiyun		compatible = "mediatek,mt2712-m4u";
345*4882a593Smuzhiyun		reg = <0 0x1020a000 0 0x1000>;
346*4882a593Smuzhiyun		interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_LOW>;
347*4882a593Smuzhiyun		clocks = <&infracfg CLK_INFRA_M4U>;
348*4882a593Smuzhiyun		clock-names = "bclk";
349*4882a593Smuzhiyun		mediatek,larbs = <&larb4 &larb5 &larb7>;
350*4882a593Smuzhiyun		#iommu-cells = <1>;
351*4882a593Smuzhiyun	};
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun	mcucfg: syscon@10220000 {
354*4882a593Smuzhiyun		compatible = "mediatek,mt2712-mcucfg", "syscon";
355*4882a593Smuzhiyun		reg = <0 0x10220000 0 0x1000>;
356*4882a593Smuzhiyun		#clock-cells = <1>;
357*4882a593Smuzhiyun	};
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun	sysirq: interrupt-controller@10220a80 {
360*4882a593Smuzhiyun		compatible = "mediatek,mt2712-sysirq",
361*4882a593Smuzhiyun			     "mediatek,mt6577-sysirq";
362*4882a593Smuzhiyun		interrupt-controller;
363*4882a593Smuzhiyun		#interrupt-cells = <3>;
364*4882a593Smuzhiyun		interrupt-parent = <&gic>;
365*4882a593Smuzhiyun		reg = <0 0x10220a80 0 0x40>;
366*4882a593Smuzhiyun	};
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun	gic: interrupt-controller@10510000 {
369*4882a593Smuzhiyun		compatible = "arm,gic-400";
370*4882a593Smuzhiyun		#interrupt-cells = <3>;
371*4882a593Smuzhiyun		interrupt-parent = <&gic>;
372*4882a593Smuzhiyun		interrupt-controller;
373*4882a593Smuzhiyun		reg = <0 0x10510000 0 0x10000>,
374*4882a593Smuzhiyun		      <0 0x10520000 0 0x20000>,
375*4882a593Smuzhiyun		      <0 0x10540000 0 0x20000>,
376*4882a593Smuzhiyun		      <0 0x10560000 0 0x20000>;
377*4882a593Smuzhiyun		interrupts = <GIC_PPI 9
378*4882a593Smuzhiyun			 (GIC_CPU_MASK_RAW(0x13) | IRQ_TYPE_LEVEL_HIGH)>;
379*4882a593Smuzhiyun	};
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun	apdma: dma-controller@11000400 {
382*4882a593Smuzhiyun		compatible = "mediatek,mt2712-uart-dma",
383*4882a593Smuzhiyun			     "mediatek,mt6577-uart-dma";
384*4882a593Smuzhiyun		reg = <0 0x11000400 0 0x80>,
385*4882a593Smuzhiyun		      <0 0x11000480 0 0x80>,
386*4882a593Smuzhiyun		      <0 0x11000500 0 0x80>,
387*4882a593Smuzhiyun		      <0 0x11000580 0 0x80>,
388*4882a593Smuzhiyun		      <0 0x11000600 0 0x80>,
389*4882a593Smuzhiyun		      <0 0x11000680 0 0x80>,
390*4882a593Smuzhiyun		      <0 0x11000700 0 0x80>,
391*4882a593Smuzhiyun		      <0 0x11000780 0 0x80>,
392*4882a593Smuzhiyun		      <0 0x11000800 0 0x80>,
393*4882a593Smuzhiyun		      <0 0x11000880 0 0x80>,
394*4882a593Smuzhiyun		      <0 0x11000900 0 0x80>,
395*4882a593Smuzhiyun		      <0 0x11000980 0 0x80>;
396*4882a593Smuzhiyun		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_LOW>,
397*4882a593Smuzhiyun			     <GIC_SPI 104 IRQ_TYPE_LEVEL_LOW>,
398*4882a593Smuzhiyun			     <GIC_SPI 105 IRQ_TYPE_LEVEL_LOW>,
399*4882a593Smuzhiyun			     <GIC_SPI 106 IRQ_TYPE_LEVEL_LOW>,
400*4882a593Smuzhiyun			     <GIC_SPI 107 IRQ_TYPE_LEVEL_LOW>,
401*4882a593Smuzhiyun			     <GIC_SPI 108 IRQ_TYPE_LEVEL_LOW>,
402*4882a593Smuzhiyun			     <GIC_SPI 109 IRQ_TYPE_LEVEL_LOW>,
403*4882a593Smuzhiyun			     <GIC_SPI 110 IRQ_TYPE_LEVEL_LOW>,
404*4882a593Smuzhiyun			     <GIC_SPI 111 IRQ_TYPE_LEVEL_LOW>,
405*4882a593Smuzhiyun			     <GIC_SPI 112 IRQ_TYPE_LEVEL_LOW>,
406*4882a593Smuzhiyun			     <GIC_SPI 113 IRQ_TYPE_LEVEL_LOW>,
407*4882a593Smuzhiyun			     <GIC_SPI 114 IRQ_TYPE_LEVEL_LOW>;
408*4882a593Smuzhiyun		dma-requests = <12>;
409*4882a593Smuzhiyun		clocks = <&pericfg CLK_PERI_AP_DMA>;
410*4882a593Smuzhiyun		clock-names = "apdma";
411*4882a593Smuzhiyun		#dma-cells = <1>;
412*4882a593Smuzhiyun	};
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun	auxadc: adc@11001000 {
415*4882a593Smuzhiyun		compatible = "mediatek,mt2712-auxadc";
416*4882a593Smuzhiyun		reg = <0 0x11001000 0 0x1000>;
417*4882a593Smuzhiyun		clocks = <&pericfg CLK_PERI_AUXADC>;
418*4882a593Smuzhiyun		clock-names = "main";
419*4882a593Smuzhiyun		#io-channel-cells = <1>;
420*4882a593Smuzhiyun		status = "disabled";
421*4882a593Smuzhiyun	};
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun	uart0: serial@11002000 {
424*4882a593Smuzhiyun		compatible = "mediatek,mt2712-uart",
425*4882a593Smuzhiyun			     "mediatek,mt6577-uart";
426*4882a593Smuzhiyun		reg = <0 0x11002000 0 0x400>;
427*4882a593Smuzhiyun		interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_LOW>;
428*4882a593Smuzhiyun		clocks = <&baud_clk>, <&sys_clk>;
429*4882a593Smuzhiyun		clock-names = "baud", "bus";
430*4882a593Smuzhiyun		dmas = <&apdma 0
431*4882a593Smuzhiyun			&apdma 1>;
432*4882a593Smuzhiyun		dma-names = "tx", "rx";
433*4882a593Smuzhiyun		status = "disabled";
434*4882a593Smuzhiyun	};
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun	uart1: serial@11003000 {
437*4882a593Smuzhiyun		compatible = "mediatek,mt2712-uart",
438*4882a593Smuzhiyun			     "mediatek,mt6577-uart";
439*4882a593Smuzhiyun		reg = <0 0x11003000 0 0x400>;
440*4882a593Smuzhiyun		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_LOW>;
441*4882a593Smuzhiyun		clocks = <&baud_clk>, <&sys_clk>;
442*4882a593Smuzhiyun		clock-names = "baud", "bus";
443*4882a593Smuzhiyun		dmas = <&apdma 2
444*4882a593Smuzhiyun			&apdma 3>;
445*4882a593Smuzhiyun		dma-names = "tx", "rx";
446*4882a593Smuzhiyun		status = "disabled";
447*4882a593Smuzhiyun	};
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun	uart2: serial@11004000 {
450*4882a593Smuzhiyun		compatible = "mediatek,mt2712-uart",
451*4882a593Smuzhiyun			     "mediatek,mt6577-uart";
452*4882a593Smuzhiyun		reg = <0 0x11004000 0 0x400>;
453*4882a593Smuzhiyun		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_LOW>;
454*4882a593Smuzhiyun		clocks = <&baud_clk>, <&sys_clk>;
455*4882a593Smuzhiyun		clock-names = "baud", "bus";
456*4882a593Smuzhiyun		dmas = <&apdma 4
457*4882a593Smuzhiyun			&apdma 5>;
458*4882a593Smuzhiyun		dma-names = "tx", "rx";
459*4882a593Smuzhiyun		status = "disabled";
460*4882a593Smuzhiyun	};
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun	uart3: serial@11005000 {
463*4882a593Smuzhiyun		compatible = "mediatek,mt2712-uart",
464*4882a593Smuzhiyun			     "mediatek,mt6577-uart";
465*4882a593Smuzhiyun		reg = <0 0x11005000 0 0x400>;
466*4882a593Smuzhiyun		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_LOW>;
467*4882a593Smuzhiyun		clocks = <&baud_clk>, <&sys_clk>;
468*4882a593Smuzhiyun		clock-names = "baud", "bus";
469*4882a593Smuzhiyun		dmas = <&apdma 6
470*4882a593Smuzhiyun			&apdma 7>;
471*4882a593Smuzhiyun		dma-names = "tx", "rx";
472*4882a593Smuzhiyun		status = "disabled";
473*4882a593Smuzhiyun	};
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun	pwm: pwm@11006000 {
476*4882a593Smuzhiyun		compatible = "mediatek,mt2712-pwm";
477*4882a593Smuzhiyun		reg = <0 0x11006000 0 0x1000>;
478*4882a593Smuzhiyun		#pwm-cells = <2>;
479*4882a593Smuzhiyun		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_LOW>;
480*4882a593Smuzhiyun		clocks = <&topckgen CLK_TOP_PWM_SEL>,
481*4882a593Smuzhiyun			 <&pericfg CLK_PERI_PWM>,
482*4882a593Smuzhiyun			 <&pericfg CLK_PERI_PWM0>,
483*4882a593Smuzhiyun			 <&pericfg CLK_PERI_PWM1>,
484*4882a593Smuzhiyun			 <&pericfg CLK_PERI_PWM2>,
485*4882a593Smuzhiyun			 <&pericfg CLK_PERI_PWM3>,
486*4882a593Smuzhiyun			 <&pericfg CLK_PERI_PWM4>,
487*4882a593Smuzhiyun			 <&pericfg CLK_PERI_PWM5>,
488*4882a593Smuzhiyun			 <&pericfg CLK_PERI_PWM6>,
489*4882a593Smuzhiyun			 <&pericfg CLK_PERI_PWM7>;
490*4882a593Smuzhiyun		clock-names = "top",
491*4882a593Smuzhiyun			      "main",
492*4882a593Smuzhiyun			      "pwm1",
493*4882a593Smuzhiyun			      "pwm2",
494*4882a593Smuzhiyun			      "pwm3",
495*4882a593Smuzhiyun			      "pwm4",
496*4882a593Smuzhiyun			      "pwm5",
497*4882a593Smuzhiyun			      "pwm6",
498*4882a593Smuzhiyun			      "pwm7",
499*4882a593Smuzhiyun			      "pwm8";
500*4882a593Smuzhiyun		status = "disabled";
501*4882a593Smuzhiyun	};
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun	i2c0: i2c@11007000 {
504*4882a593Smuzhiyun		compatible = "mediatek,mt2712-i2c";
505*4882a593Smuzhiyun		reg = <0 0x11007000 0 0x90>,
506*4882a593Smuzhiyun		      <0 0x11000180 0 0x80>;
507*4882a593Smuzhiyun		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_LOW>;
508*4882a593Smuzhiyun		clock-div = <4>;
509*4882a593Smuzhiyun		clocks = <&pericfg CLK_PERI_I2C0>,
510*4882a593Smuzhiyun			 <&pericfg CLK_PERI_AP_DMA>;
511*4882a593Smuzhiyun		clock-names = "main",
512*4882a593Smuzhiyun			      "dma";
513*4882a593Smuzhiyun		#address-cells = <1>;
514*4882a593Smuzhiyun		#size-cells = <0>;
515*4882a593Smuzhiyun		status = "disabled";
516*4882a593Smuzhiyun	};
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun	i2c1: i2c@11008000 {
519*4882a593Smuzhiyun		compatible = "mediatek,mt2712-i2c";
520*4882a593Smuzhiyun		reg = <0 0x11008000 0 0x90>,
521*4882a593Smuzhiyun		      <0 0x11000200 0 0x80>;
522*4882a593Smuzhiyun		interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_LOW>;
523*4882a593Smuzhiyun		clock-div = <4>;
524*4882a593Smuzhiyun		clocks = <&pericfg CLK_PERI_I2C1>,
525*4882a593Smuzhiyun			 <&pericfg CLK_PERI_AP_DMA>;
526*4882a593Smuzhiyun		clock-names = "main",
527*4882a593Smuzhiyun			      "dma";
528*4882a593Smuzhiyun		#address-cells = <1>;
529*4882a593Smuzhiyun		#size-cells = <0>;
530*4882a593Smuzhiyun		status = "disabled";
531*4882a593Smuzhiyun	};
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun	i2c2: i2c@11009000 {
534*4882a593Smuzhiyun		compatible = "mediatek,mt2712-i2c";
535*4882a593Smuzhiyun		reg = <0 0x11009000 0 0x90>,
536*4882a593Smuzhiyun		      <0 0x11000280 0 0x80>;
537*4882a593Smuzhiyun		interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_LOW>;
538*4882a593Smuzhiyun		clock-div = <4>;
539*4882a593Smuzhiyun		clocks = <&pericfg CLK_PERI_I2C2>,
540*4882a593Smuzhiyun			 <&pericfg CLK_PERI_AP_DMA>;
541*4882a593Smuzhiyun		clock-names = "main",
542*4882a593Smuzhiyun			      "dma";
543*4882a593Smuzhiyun		#address-cells = <1>;
544*4882a593Smuzhiyun		#size-cells = <0>;
545*4882a593Smuzhiyun		status = "disabled";
546*4882a593Smuzhiyun	};
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun	spi0: spi@1100a000 {
549*4882a593Smuzhiyun		compatible = "mediatek,mt2712-spi";
550*4882a593Smuzhiyun		#address-cells = <1>;
551*4882a593Smuzhiyun		#size-cells = <0>;
552*4882a593Smuzhiyun		reg = <0 0x1100a000 0 0x100>;
553*4882a593Smuzhiyun		interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_LOW>;
554*4882a593Smuzhiyun		clocks = <&topckgen CLK_TOP_UNIVPLL2_D4>,
555*4882a593Smuzhiyun			 <&topckgen CLK_TOP_SPI_SEL>,
556*4882a593Smuzhiyun			 <&pericfg CLK_PERI_SPI0>;
557*4882a593Smuzhiyun		clock-names = "parent-clk", "sel-clk", "spi-clk";
558*4882a593Smuzhiyun		status = "disabled";
559*4882a593Smuzhiyun	};
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun	nandc: nfi@1100e000 {
562*4882a593Smuzhiyun		compatible = "mediatek,mt2712-nfc";
563*4882a593Smuzhiyun		reg = <0 0x1100e000 0 0x1000>;
564*4882a593Smuzhiyun		interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_LOW>;
565*4882a593Smuzhiyun		clocks = <&topckgen CLK_TOP_NFI2X_EN>, <&pericfg CLK_PERI_NFI>;
566*4882a593Smuzhiyun		clock-names = "nfi_clk", "pad_clk";
567*4882a593Smuzhiyun		ecc-engine = <&bch>;
568*4882a593Smuzhiyun		#address-cells = <1>;
569*4882a593Smuzhiyun		#size-cells = <0>;
570*4882a593Smuzhiyun		status = "disabled";
571*4882a593Smuzhiyun	};
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun	bch: ecc@1100f000 {
574*4882a593Smuzhiyun		compatible = "mediatek,mt2712-ecc";
575*4882a593Smuzhiyun		reg = <0 0x1100f000 0 0x1000>;
576*4882a593Smuzhiyun		interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_LOW>;
577*4882a593Smuzhiyun		clocks = <&topckgen CLK_TOP_NFI1X_CK_EN>;
578*4882a593Smuzhiyun		clock-names = "nfiecc_clk";
579*4882a593Smuzhiyun		status = "disabled";
580*4882a593Smuzhiyun	};
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun	i2c3: i2c@11010000 {
583*4882a593Smuzhiyun		compatible = "mediatek,mt2712-i2c";
584*4882a593Smuzhiyun		reg = <0 0x11010000 0 0x90>,
585*4882a593Smuzhiyun		      <0 0x11000300 0 0x80>;
586*4882a593Smuzhiyun		interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_LOW>;
587*4882a593Smuzhiyun		clock-div = <4>;
588*4882a593Smuzhiyun		clocks = <&pericfg CLK_PERI_I2C3>,
589*4882a593Smuzhiyun			 <&pericfg CLK_PERI_AP_DMA>;
590*4882a593Smuzhiyun		clock-names = "main",
591*4882a593Smuzhiyun			      "dma";
592*4882a593Smuzhiyun		#address-cells = <1>;
593*4882a593Smuzhiyun		#size-cells = <0>;
594*4882a593Smuzhiyun		status = "disabled";
595*4882a593Smuzhiyun	};
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun	i2c4: i2c@11011000 {
598*4882a593Smuzhiyun		compatible = "mediatek,mt2712-i2c";
599*4882a593Smuzhiyun		reg = <0 0x11011000 0 0x90>,
600*4882a593Smuzhiyun		      <0 0x11000380 0 0x80>;
601*4882a593Smuzhiyun		interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_LOW>;
602*4882a593Smuzhiyun		clock-div = <4>;
603*4882a593Smuzhiyun		clocks = <&pericfg CLK_PERI_I2C4>,
604*4882a593Smuzhiyun			 <&pericfg CLK_PERI_AP_DMA>;
605*4882a593Smuzhiyun		clock-names = "main",
606*4882a593Smuzhiyun			      "dma";
607*4882a593Smuzhiyun		#address-cells = <1>;
608*4882a593Smuzhiyun		#size-cells = <0>;
609*4882a593Smuzhiyun		status = "disabled";
610*4882a593Smuzhiyun	};
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun	i2c5: i2c@11013000 {
613*4882a593Smuzhiyun		compatible = "mediatek,mt2712-i2c";
614*4882a593Smuzhiyun		reg = <0 0x11013000 0 0x90>,
615*4882a593Smuzhiyun		      <0 0x11000100 0 0x80>;
616*4882a593Smuzhiyun		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_LOW>;
617*4882a593Smuzhiyun		clock-div = <4>;
618*4882a593Smuzhiyun		clocks = <&pericfg CLK_PERI_I2C5>,
619*4882a593Smuzhiyun			 <&pericfg CLK_PERI_AP_DMA>;
620*4882a593Smuzhiyun		clock-names = "main",
621*4882a593Smuzhiyun			      "dma";
622*4882a593Smuzhiyun		#address-cells = <1>;
623*4882a593Smuzhiyun		#size-cells = <0>;
624*4882a593Smuzhiyun		status = "disabled";
625*4882a593Smuzhiyun	};
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun	spi2: spi@11015000 {
628*4882a593Smuzhiyun		compatible = "mediatek,mt2712-spi";
629*4882a593Smuzhiyun		#address-cells = <1>;
630*4882a593Smuzhiyun		#size-cells = <0>;
631*4882a593Smuzhiyun		reg = <0 0x11015000 0 0x100>;
632*4882a593Smuzhiyun		interrupts = <GIC_SPI 284 IRQ_TYPE_LEVEL_LOW>;
633*4882a593Smuzhiyun		clocks = <&topckgen CLK_TOP_UNIVPLL2_D4>,
634*4882a593Smuzhiyun			 <&topckgen CLK_TOP_SPI_SEL>,
635*4882a593Smuzhiyun			 <&pericfg CLK_PERI_SPI2>;
636*4882a593Smuzhiyun		clock-names = "parent-clk", "sel-clk", "spi-clk";
637*4882a593Smuzhiyun		status = "disabled";
638*4882a593Smuzhiyun	};
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun	spi3: spi@11016000 {
641*4882a593Smuzhiyun		compatible = "mediatek,mt2712-spi";
642*4882a593Smuzhiyun		#address-cells = <1>;
643*4882a593Smuzhiyun		#size-cells = <0>;
644*4882a593Smuzhiyun		reg = <0 0x11016000 0 0x100>;
645*4882a593Smuzhiyun		interrupts = <GIC_SPI 285 IRQ_TYPE_LEVEL_LOW>;
646*4882a593Smuzhiyun		clocks = <&topckgen CLK_TOP_UNIVPLL2_D4>,
647*4882a593Smuzhiyun			 <&topckgen CLK_TOP_SPI_SEL>,
648*4882a593Smuzhiyun			 <&pericfg CLK_PERI_SPI3>;
649*4882a593Smuzhiyun		clock-names = "parent-clk", "sel-clk", "spi-clk";
650*4882a593Smuzhiyun		status = "disabled";
651*4882a593Smuzhiyun	};
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun	spi4: spi@10012000 {
654*4882a593Smuzhiyun		compatible = "mediatek,mt2712-spi";
655*4882a593Smuzhiyun		#address-cells = <1>;
656*4882a593Smuzhiyun		#size-cells = <0>;
657*4882a593Smuzhiyun		reg = <0 0x10012000 0 0x100>;
658*4882a593Smuzhiyun		interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_LOW>;
659*4882a593Smuzhiyun		clocks = <&topckgen CLK_TOP_UNIVPLL2_D4>,
660*4882a593Smuzhiyun			 <&topckgen CLK_TOP_SPI_SEL>,
661*4882a593Smuzhiyun			 <&infracfg CLK_INFRA_AO_SPI0>;
662*4882a593Smuzhiyun		clock-names = "parent-clk", "sel-clk", "spi-clk";
663*4882a593Smuzhiyun		status = "disabled";
664*4882a593Smuzhiyun	};
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun	spi5: spi@11018000 {
667*4882a593Smuzhiyun		compatible = "mediatek,mt2712-spi";
668*4882a593Smuzhiyun		#address-cells = <1>;
669*4882a593Smuzhiyun		#size-cells = <0>;
670*4882a593Smuzhiyun		reg = <0 0x11018000 0 0x100>;
671*4882a593Smuzhiyun		interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_LOW>;
672*4882a593Smuzhiyun		clocks = <&topckgen CLK_TOP_UNIVPLL2_D4>,
673*4882a593Smuzhiyun			 <&topckgen CLK_TOP_SPI_SEL>,
674*4882a593Smuzhiyun			 <&pericfg CLK_PERI_SPI5>;
675*4882a593Smuzhiyun		clock-names = "parent-clk", "sel-clk", "spi-clk";
676*4882a593Smuzhiyun		status = "disabled";
677*4882a593Smuzhiyun	};
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun	uart4: serial@11019000 {
680*4882a593Smuzhiyun		compatible = "mediatek,mt2712-uart",
681*4882a593Smuzhiyun			     "mediatek,mt6577-uart";
682*4882a593Smuzhiyun		reg = <0 0x11019000 0 0x400>;
683*4882a593Smuzhiyun		interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_LOW>;
684*4882a593Smuzhiyun		clocks = <&baud_clk>, <&sys_clk>;
685*4882a593Smuzhiyun		clock-names = "baud", "bus";
686*4882a593Smuzhiyun		dmas = <&apdma 8
687*4882a593Smuzhiyun			&apdma 9>;
688*4882a593Smuzhiyun		dma-names = "tx", "rx";
689*4882a593Smuzhiyun		status = "disabled";
690*4882a593Smuzhiyun	};
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun	stmmac_axi_setup: stmmac-axi-config {
693*4882a593Smuzhiyun		snps,wr_osr_lmt = <0x7>;
694*4882a593Smuzhiyun		snps,rd_osr_lmt = <0x7>;
695*4882a593Smuzhiyun		snps,blen = <0 0 0 0 16 8 4>;
696*4882a593Smuzhiyun	};
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun	mtl_rx_setup: rx-queues-config {
699*4882a593Smuzhiyun		snps,rx-queues-to-use = <1>;
700*4882a593Smuzhiyun		snps,rx-sched-sp;
701*4882a593Smuzhiyun		queue0 {
702*4882a593Smuzhiyun			snps,dcb-algorithm;
703*4882a593Smuzhiyun			snps,map-to-dma-channel = <0x0>;
704*4882a593Smuzhiyun			snps,priority = <0x0>;
705*4882a593Smuzhiyun		};
706*4882a593Smuzhiyun	};
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun	mtl_tx_setup: tx-queues-config {
709*4882a593Smuzhiyun		snps,tx-queues-to-use = <3>;
710*4882a593Smuzhiyun		snps,tx-sched-wrr;
711*4882a593Smuzhiyun		queue0 {
712*4882a593Smuzhiyun			snps,weight = <0x10>;
713*4882a593Smuzhiyun			snps,dcb-algorithm;
714*4882a593Smuzhiyun			snps,priority = <0x0>;
715*4882a593Smuzhiyun		};
716*4882a593Smuzhiyun		queue1 {
717*4882a593Smuzhiyun			snps,weight = <0x11>;
718*4882a593Smuzhiyun			snps,dcb-algorithm;
719*4882a593Smuzhiyun			snps,priority = <0x1>;
720*4882a593Smuzhiyun		};
721*4882a593Smuzhiyun		queue2 {
722*4882a593Smuzhiyun			snps,weight = <0x12>;
723*4882a593Smuzhiyun			snps,dcb-algorithm;
724*4882a593Smuzhiyun			snps,priority = <0x2>;
725*4882a593Smuzhiyun		};
726*4882a593Smuzhiyun	};
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun	eth: ethernet@1101c000 {
729*4882a593Smuzhiyun		compatible = "mediatek,mt2712-gmac";
730*4882a593Smuzhiyun		reg = <0 0x1101c000 0 0x1300>;
731*4882a593Smuzhiyun		interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_LOW>;
732*4882a593Smuzhiyun		interrupt-names = "macirq";
733*4882a593Smuzhiyun		mac-address = [00 55 7b b5 7d f7];
734*4882a593Smuzhiyun		clock-names = "axi",
735*4882a593Smuzhiyun			      "apb",
736*4882a593Smuzhiyun			      "mac_main",
737*4882a593Smuzhiyun			      "ptp_ref";
738*4882a593Smuzhiyun		clocks = <&pericfg CLK_PERI_GMAC>,
739*4882a593Smuzhiyun			 <&pericfg CLK_PERI_GMAC_PCLK>,
740*4882a593Smuzhiyun			 <&topckgen CLK_TOP_ETHER_125M_SEL>,
741*4882a593Smuzhiyun			 <&topckgen CLK_TOP_ETHER_50M_SEL>;
742*4882a593Smuzhiyun		assigned-clocks = <&topckgen CLK_TOP_ETHER_125M_SEL>,
743*4882a593Smuzhiyun				  <&topckgen CLK_TOP_ETHER_50M_SEL>;
744*4882a593Smuzhiyun		assigned-clock-parents = <&topckgen CLK_TOP_ETHERPLL_125M>,
745*4882a593Smuzhiyun					 <&topckgen CLK_TOP_APLL1_D3>;
746*4882a593Smuzhiyun		power-domains = <&scpsys MT2712_POWER_DOMAIN_AUDIO>;
747*4882a593Smuzhiyun		mediatek,pericfg = <&pericfg>;
748*4882a593Smuzhiyun		snps,axi-config = <&stmmac_axi_setup>;
749*4882a593Smuzhiyun		snps,mtl-rx-config = <&mtl_rx_setup>;
750*4882a593Smuzhiyun		snps,mtl-tx-config = <&mtl_tx_setup>;
751*4882a593Smuzhiyun		snps,txpbl = <1>;
752*4882a593Smuzhiyun		snps,rxpbl = <1>;
753*4882a593Smuzhiyun		clk_csr = <0>;
754*4882a593Smuzhiyun		status = "disabled";
755*4882a593Smuzhiyun	};
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun	mmc0: mmc@11230000 {
758*4882a593Smuzhiyun		compatible = "mediatek,mt2712-mmc";
759*4882a593Smuzhiyun		reg = <0 0x11230000 0 0x1000>;
760*4882a593Smuzhiyun		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_LOW>;
761*4882a593Smuzhiyun		clocks = <&pericfg CLK_PERI_MSDC30_0>,
762*4882a593Smuzhiyun			 <&pericfg CLK_PERI_MSDC50_0_HCLK_EN>,
763*4882a593Smuzhiyun			 <&pericfg CLK_PERI_MSDC30_0_QTR_EN>,
764*4882a593Smuzhiyun			 <&pericfg CLK_PERI_MSDC50_0_EN>;
765*4882a593Smuzhiyun		clock-names = "source", "hclk", "bus_clk", "source_cg";
766*4882a593Smuzhiyun		status = "disabled";
767*4882a593Smuzhiyun	};
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun	mmc1: mmc@11240000 {
770*4882a593Smuzhiyun		compatible = "mediatek,mt2712-mmc";
771*4882a593Smuzhiyun		reg = <0 0x11240000 0 0x1000>;
772*4882a593Smuzhiyun		interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_LOW>;
773*4882a593Smuzhiyun		clocks = <&pericfg CLK_PERI_MSDC30_1>,
774*4882a593Smuzhiyun			 <&topckgen CLK_TOP_AXI_SEL>,
775*4882a593Smuzhiyun			 <&pericfg CLK_PERI_MSDC30_1_EN>;
776*4882a593Smuzhiyun		clock-names = "source", "hclk", "source_cg";
777*4882a593Smuzhiyun		status = "disabled";
778*4882a593Smuzhiyun	};
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun	mmc2: mmc@11250000 {
781*4882a593Smuzhiyun		compatible = "mediatek,mt2712-mmc";
782*4882a593Smuzhiyun		reg = <0 0x11250000 0 0x1000>;
783*4882a593Smuzhiyun		interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_LOW>;
784*4882a593Smuzhiyun		clocks = <&pericfg CLK_PERI_MSDC30_2>,
785*4882a593Smuzhiyun			 <&topckgen CLK_TOP_AXI_SEL>,
786*4882a593Smuzhiyun			 <&pericfg CLK_PERI_MSDC30_2_EN>;
787*4882a593Smuzhiyun		clock-names = "source", "hclk", "source_cg";
788*4882a593Smuzhiyun		status = "disabled";
789*4882a593Smuzhiyun	};
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun	ssusb: usb@11271000 {
792*4882a593Smuzhiyun		compatible = "mediatek,mt2712-mtu3", "mediatek,mtu3";
793*4882a593Smuzhiyun		reg = <0 0x11271000 0 0x3000>,
794*4882a593Smuzhiyun		      <0 0x11280700 0 0x0100>;
795*4882a593Smuzhiyun		reg-names = "mac", "ippc";
796*4882a593Smuzhiyun		interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_LOW>;
797*4882a593Smuzhiyun		phys = <&u2port0 PHY_TYPE_USB2>,
798*4882a593Smuzhiyun		       <&u2port1 PHY_TYPE_USB2>;
799*4882a593Smuzhiyun		power-domains = <&scpsys MT2712_POWER_DOMAIN_USB>;
800*4882a593Smuzhiyun		clocks = <&topckgen CLK_TOP_USB30_SEL>;
801*4882a593Smuzhiyun		clock-names = "sys_ck";
802*4882a593Smuzhiyun		mediatek,syscon-wakeup = <&pericfg 0x510 2>;
803*4882a593Smuzhiyun		#address-cells = <2>;
804*4882a593Smuzhiyun		#size-cells = <2>;
805*4882a593Smuzhiyun		ranges;
806*4882a593Smuzhiyun		status = "disabled";
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun		usb_host0: xhci@11270000 {
809*4882a593Smuzhiyun			compatible = "mediatek,mt2712-xhci",
810*4882a593Smuzhiyun				     "mediatek,mtk-xhci";
811*4882a593Smuzhiyun			reg = <0 0x11270000 0 0x1000>;
812*4882a593Smuzhiyun			reg-names = "mac";
813*4882a593Smuzhiyun			interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_LOW>;
814*4882a593Smuzhiyun			power-domains = <&scpsys MT2712_POWER_DOMAIN_USB>;
815*4882a593Smuzhiyun			clocks = <&topckgen CLK_TOP_USB30_SEL>, <&clk26m>;
816*4882a593Smuzhiyun			clock-names = "sys_ck", "ref_ck";
817*4882a593Smuzhiyun			status = "disabled";
818*4882a593Smuzhiyun		};
819*4882a593Smuzhiyun	};
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun	u3phy0: usb-phy@11290000 {
822*4882a593Smuzhiyun		compatible = "mediatek,mt2712-tphy",
823*4882a593Smuzhiyun			     "mediatek,generic-tphy-v2";
824*4882a593Smuzhiyun		#address-cells = <1>;
825*4882a593Smuzhiyun		#size-cells = <1>;
826*4882a593Smuzhiyun		ranges = <0 0 0x11290000 0x9000>;
827*4882a593Smuzhiyun		status = "okay";
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun		u2port0: usb-phy@0 {
830*4882a593Smuzhiyun			reg = <0x0 0x700>;
831*4882a593Smuzhiyun			clocks = <&clk26m>;
832*4882a593Smuzhiyun			clock-names = "ref";
833*4882a593Smuzhiyun			#phy-cells = <1>;
834*4882a593Smuzhiyun			status = "okay";
835*4882a593Smuzhiyun		};
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun		u2port1: usb-phy@8000 {
838*4882a593Smuzhiyun			reg = <0x8000 0x700>;
839*4882a593Smuzhiyun			clocks = <&clk26m>;
840*4882a593Smuzhiyun			clock-names = "ref";
841*4882a593Smuzhiyun			#phy-cells = <1>;
842*4882a593Smuzhiyun			status = "okay";
843*4882a593Smuzhiyun		};
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun		u3port0: usb-phy@8700 {
846*4882a593Smuzhiyun			reg = <0x8700 0x900>;
847*4882a593Smuzhiyun			clocks = <&clk26m>;
848*4882a593Smuzhiyun			clock-names = "ref";
849*4882a593Smuzhiyun			#phy-cells = <1>;
850*4882a593Smuzhiyun			status = "okay";
851*4882a593Smuzhiyun		};
852*4882a593Smuzhiyun	};
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun	ssusb1: usb@112c1000 {
855*4882a593Smuzhiyun		compatible = "mediatek,mt2712-mtu3", "mediatek,mtu3";
856*4882a593Smuzhiyun		reg = <0 0x112c1000 0 0x3000>,
857*4882a593Smuzhiyun		      <0 0x112d0700 0 0x0100>;
858*4882a593Smuzhiyun		reg-names = "mac", "ippc";
859*4882a593Smuzhiyun		interrupts = <GIC_SPI 248 IRQ_TYPE_LEVEL_LOW>;
860*4882a593Smuzhiyun		phys = <&u2port2 PHY_TYPE_USB2>,
861*4882a593Smuzhiyun		       <&u2port3 PHY_TYPE_USB2>,
862*4882a593Smuzhiyun		       <&u3port1 PHY_TYPE_USB3>;
863*4882a593Smuzhiyun		power-domains = <&scpsys MT2712_POWER_DOMAIN_USB2>;
864*4882a593Smuzhiyun		clocks = <&topckgen CLK_TOP_USB30_SEL>;
865*4882a593Smuzhiyun		clock-names = "sys_ck";
866*4882a593Smuzhiyun		mediatek,syscon-wakeup = <&pericfg 0x514 2>;
867*4882a593Smuzhiyun		#address-cells = <2>;
868*4882a593Smuzhiyun		#size-cells = <2>;
869*4882a593Smuzhiyun		ranges;
870*4882a593Smuzhiyun		status = "disabled";
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun		usb_host1: xhci@112c0000 {
873*4882a593Smuzhiyun			compatible = "mediatek,mt2712-xhci",
874*4882a593Smuzhiyun				     "mediatek,mtk-xhci";
875*4882a593Smuzhiyun			reg = <0 0x112c0000 0 0x1000>;
876*4882a593Smuzhiyun			reg-names = "mac";
877*4882a593Smuzhiyun			interrupts = <GIC_SPI 249 IRQ_TYPE_LEVEL_LOW>;
878*4882a593Smuzhiyun			power-domains = <&scpsys MT2712_POWER_DOMAIN_USB2>;
879*4882a593Smuzhiyun			clocks = <&topckgen CLK_TOP_USB30_SEL>, <&clk26m>;
880*4882a593Smuzhiyun			clock-names = "sys_ck", "ref_ck";
881*4882a593Smuzhiyun			status = "disabled";
882*4882a593Smuzhiyun		};
883*4882a593Smuzhiyun	};
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun	u3phy1: usb-phy@112e0000 {
886*4882a593Smuzhiyun		compatible = "mediatek,mt2712-tphy",
887*4882a593Smuzhiyun			     "mediatek,generic-tphy-v2";
888*4882a593Smuzhiyun		#address-cells = <1>;
889*4882a593Smuzhiyun		#size-cells = <1>;
890*4882a593Smuzhiyun		ranges = <0 0 0x112e0000 0x9000>;
891*4882a593Smuzhiyun		status = "okay";
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun		u2port2: usb-phy@0 {
894*4882a593Smuzhiyun			reg = <0x0 0x700>;
895*4882a593Smuzhiyun			clocks = <&clk26m>;
896*4882a593Smuzhiyun			clock-names = "ref";
897*4882a593Smuzhiyun			#phy-cells = <1>;
898*4882a593Smuzhiyun			status = "okay";
899*4882a593Smuzhiyun		};
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun		u2port3: usb-phy@8000 {
902*4882a593Smuzhiyun			reg = <0x8000 0x700>;
903*4882a593Smuzhiyun			clocks = <&clk26m>;
904*4882a593Smuzhiyun			clock-names = "ref";
905*4882a593Smuzhiyun			#phy-cells = <1>;
906*4882a593Smuzhiyun			status = "okay";
907*4882a593Smuzhiyun		};
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun		u3port1: usb-phy@8700 {
910*4882a593Smuzhiyun			reg = <0x8700 0x900>;
911*4882a593Smuzhiyun			clocks = <&clk26m>;
912*4882a593Smuzhiyun			clock-names = "ref";
913*4882a593Smuzhiyun			#phy-cells = <1>;
914*4882a593Smuzhiyun			status = "okay";
915*4882a593Smuzhiyun		};
916*4882a593Smuzhiyun	};
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun	pcie: pcie@11700000 {
919*4882a593Smuzhiyun		compatible = "mediatek,mt2712-pcie";
920*4882a593Smuzhiyun		device_type = "pci";
921*4882a593Smuzhiyun		reg = <0 0x11700000 0 0x1000>,
922*4882a593Smuzhiyun		      <0 0x112ff000 0 0x1000>;
923*4882a593Smuzhiyun		reg-names = "port0", "port1";
924*4882a593Smuzhiyun		#address-cells = <3>;
925*4882a593Smuzhiyun		#size-cells = <2>;
926*4882a593Smuzhiyun		interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
927*4882a593Smuzhiyun			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
928*4882a593Smuzhiyun		clocks = <&topckgen CLK_TOP_PE2_MAC_P0_SEL>,
929*4882a593Smuzhiyun			 <&topckgen CLK_TOP_PE2_MAC_P1_SEL>,
930*4882a593Smuzhiyun			 <&pericfg CLK_PERI_PCIE0>,
931*4882a593Smuzhiyun			 <&pericfg CLK_PERI_PCIE1>;
932*4882a593Smuzhiyun		clock-names = "sys_ck0", "sys_ck1", "ahb_ck0", "ahb_ck1";
933*4882a593Smuzhiyun		phys = <&u3port0 PHY_TYPE_PCIE>, <&u3port1 PHY_TYPE_PCIE>;
934*4882a593Smuzhiyun		phy-names = "pcie-phy0", "pcie-phy1";
935*4882a593Smuzhiyun		bus-range = <0x00 0xff>;
936*4882a593Smuzhiyun		ranges = <0x82000000 0 0x20000000  0x0 0x20000000  0 0x10000000>;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun		pcie0: pcie@0,0 {
939*4882a593Smuzhiyun			device_type = "pci";
940*4882a593Smuzhiyun			status = "disabled";
941*4882a593Smuzhiyun			reg = <0x0000 0 0 0 0>;
942*4882a593Smuzhiyun			#address-cells = <3>;
943*4882a593Smuzhiyun			#size-cells = <2>;
944*4882a593Smuzhiyun			#interrupt-cells = <1>;
945*4882a593Smuzhiyun			ranges;
946*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 7>;
947*4882a593Smuzhiyun			interrupt-map = <0 0 0 1 &pcie_intc0 0>,
948*4882a593Smuzhiyun					<0 0 0 2 &pcie_intc0 1>,
949*4882a593Smuzhiyun					<0 0 0 3 &pcie_intc0 2>,
950*4882a593Smuzhiyun					<0 0 0 4 &pcie_intc0 3>;
951*4882a593Smuzhiyun			pcie_intc0: interrupt-controller {
952*4882a593Smuzhiyun				interrupt-controller;
953*4882a593Smuzhiyun				#address-cells = <0>;
954*4882a593Smuzhiyun				#interrupt-cells = <1>;
955*4882a593Smuzhiyun			};
956*4882a593Smuzhiyun		};
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun		pcie1: pcie@1,0 {
959*4882a593Smuzhiyun			device_type = "pci";
960*4882a593Smuzhiyun			status = "disabled";
961*4882a593Smuzhiyun			reg = <0x0800 0 0 0 0>;
962*4882a593Smuzhiyun			#address-cells = <3>;
963*4882a593Smuzhiyun			#size-cells = <2>;
964*4882a593Smuzhiyun			#interrupt-cells = <1>;
965*4882a593Smuzhiyun			ranges;
966*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 7>;
967*4882a593Smuzhiyun			interrupt-map = <0 0 0 1 &pcie_intc1 0>,
968*4882a593Smuzhiyun					<0 0 0 2 &pcie_intc1 1>,
969*4882a593Smuzhiyun					<0 0 0 3 &pcie_intc1 2>,
970*4882a593Smuzhiyun					<0 0 0 4 &pcie_intc1 3>;
971*4882a593Smuzhiyun			pcie_intc1: interrupt-controller {
972*4882a593Smuzhiyun				interrupt-controller;
973*4882a593Smuzhiyun				#address-cells = <0>;
974*4882a593Smuzhiyun				#interrupt-cells = <1>;
975*4882a593Smuzhiyun			};
976*4882a593Smuzhiyun		};
977*4882a593Smuzhiyun	};
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun	mfgcfg: syscon@13000000 {
980*4882a593Smuzhiyun		compatible = "mediatek,mt2712-mfgcfg", "syscon";
981*4882a593Smuzhiyun		reg = <0 0x13000000 0 0x1000>;
982*4882a593Smuzhiyun		#clock-cells = <1>;
983*4882a593Smuzhiyun	};
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun	mmsys: syscon@14000000 {
986*4882a593Smuzhiyun		compatible = "mediatek,mt2712-mmsys", "syscon";
987*4882a593Smuzhiyun		reg = <0 0x14000000 0 0x1000>;
988*4882a593Smuzhiyun		#clock-cells = <1>;
989*4882a593Smuzhiyun	};
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun	larb0: larb@14021000 {
992*4882a593Smuzhiyun		compatible = "mediatek,mt2712-smi-larb";
993*4882a593Smuzhiyun		reg = <0 0x14021000 0 0x1000>;
994*4882a593Smuzhiyun		mediatek,smi = <&smi_common0>;
995*4882a593Smuzhiyun		mediatek,larb-id = <0>;
996*4882a593Smuzhiyun		power-domains = <&scpsys MT2712_POWER_DOMAIN_MM>;
997*4882a593Smuzhiyun		clocks = <&mmsys CLK_MM_SMI_LARB0>,
998*4882a593Smuzhiyun			 <&mmsys CLK_MM_SMI_LARB0>;
999*4882a593Smuzhiyun		clock-names = "apb", "smi";
1000*4882a593Smuzhiyun	};
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun	smi_common0: smi@14022000 {
1003*4882a593Smuzhiyun		compatible = "mediatek,mt2712-smi-common";
1004*4882a593Smuzhiyun		reg = <0 0x14022000 0 0x1000>;
1005*4882a593Smuzhiyun		power-domains = <&scpsys MT2712_POWER_DOMAIN_MM>;
1006*4882a593Smuzhiyun		clocks = <&mmsys CLK_MM_SMI_COMMON>,
1007*4882a593Smuzhiyun			 <&mmsys CLK_MM_SMI_COMMON>;
1008*4882a593Smuzhiyun		clock-names = "apb", "smi";
1009*4882a593Smuzhiyun	};
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun	larb4: larb@14027000 {
1012*4882a593Smuzhiyun		compatible = "mediatek,mt2712-smi-larb";
1013*4882a593Smuzhiyun		reg = <0 0x14027000 0 0x1000>;
1014*4882a593Smuzhiyun		mediatek,smi = <&smi_common1>;
1015*4882a593Smuzhiyun		mediatek,larb-id = <4>;
1016*4882a593Smuzhiyun		power-domains = <&scpsys MT2712_POWER_DOMAIN_MM>;
1017*4882a593Smuzhiyun		clocks = <&mmsys CLK_MM_SMI_LARB4>,
1018*4882a593Smuzhiyun			 <&mmsys CLK_MM_SMI_LARB4>;
1019*4882a593Smuzhiyun		clock-names = "apb", "smi";
1020*4882a593Smuzhiyun	};
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun	larb5: larb@14030000 {
1023*4882a593Smuzhiyun		compatible = "mediatek,mt2712-smi-larb";
1024*4882a593Smuzhiyun		reg = <0 0x14030000 0 0x1000>;
1025*4882a593Smuzhiyun		mediatek,smi = <&smi_common1>;
1026*4882a593Smuzhiyun		mediatek,larb-id = <5>;
1027*4882a593Smuzhiyun		power-domains = <&scpsys MT2712_POWER_DOMAIN_MM>;
1028*4882a593Smuzhiyun		clocks = <&mmsys CLK_MM_SMI_LARB5>,
1029*4882a593Smuzhiyun			 <&mmsys CLK_MM_SMI_LARB5>;
1030*4882a593Smuzhiyun		clock-names = "apb", "smi";
1031*4882a593Smuzhiyun	};
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun	smi_common1: smi@14031000 {
1034*4882a593Smuzhiyun		compatible = "mediatek,mt2712-smi-common";
1035*4882a593Smuzhiyun		reg = <0 0x14031000 0 0x1000>;
1036*4882a593Smuzhiyun		power-domains = <&scpsys MT2712_POWER_DOMAIN_MM>;
1037*4882a593Smuzhiyun		clocks = <&mmsys CLK_MM_SMI_COMMON1>,
1038*4882a593Smuzhiyun			 <&mmsys CLK_MM_SMI_COMMON1>;
1039*4882a593Smuzhiyun		clock-names = "apb", "smi";
1040*4882a593Smuzhiyun	};
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun	larb7: larb@14032000 {
1043*4882a593Smuzhiyun		compatible = "mediatek,mt2712-smi-larb";
1044*4882a593Smuzhiyun		reg = <0 0x14032000 0 0x1000>;
1045*4882a593Smuzhiyun		mediatek,smi = <&smi_common1>;
1046*4882a593Smuzhiyun		mediatek,larb-id = <7>;
1047*4882a593Smuzhiyun		power-domains = <&scpsys MT2712_POWER_DOMAIN_MM>;
1048*4882a593Smuzhiyun		clocks = <&mmsys CLK_MM_SMI_LARB7>,
1049*4882a593Smuzhiyun			 <&mmsys CLK_MM_SMI_LARB7>;
1050*4882a593Smuzhiyun		clock-names = "apb", "smi";
1051*4882a593Smuzhiyun	};
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun	imgsys: syscon@15000000 {
1054*4882a593Smuzhiyun		compatible = "mediatek,mt2712-imgsys", "syscon";
1055*4882a593Smuzhiyun		reg = <0 0x15000000 0 0x1000>;
1056*4882a593Smuzhiyun		#clock-cells = <1>;
1057*4882a593Smuzhiyun	};
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun	larb2: larb@15001000 {
1060*4882a593Smuzhiyun		compatible = "mediatek,mt2712-smi-larb";
1061*4882a593Smuzhiyun		reg = <0 0x15001000 0 0x1000>;
1062*4882a593Smuzhiyun		mediatek,smi = <&smi_common0>;
1063*4882a593Smuzhiyun		mediatek,larb-id = <2>;
1064*4882a593Smuzhiyun		power-domains = <&scpsys MT2712_POWER_DOMAIN_ISP>;
1065*4882a593Smuzhiyun		clocks = <&imgsys CLK_IMG_SMI_LARB2>,
1066*4882a593Smuzhiyun			 <&imgsys CLK_IMG_SMI_LARB2>;
1067*4882a593Smuzhiyun		clock-names = "apb", "smi";
1068*4882a593Smuzhiyun	};
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun	bdpsys: syscon@15010000 {
1071*4882a593Smuzhiyun		compatible = "mediatek,mt2712-bdpsys", "syscon";
1072*4882a593Smuzhiyun		reg = <0 0x15010000 0 0x1000>;
1073*4882a593Smuzhiyun		#clock-cells = <1>;
1074*4882a593Smuzhiyun	};
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun	vdecsys: syscon@16000000 {
1077*4882a593Smuzhiyun		compatible = "mediatek,mt2712-vdecsys", "syscon";
1078*4882a593Smuzhiyun		reg = <0 0x16000000 0 0x1000>;
1079*4882a593Smuzhiyun		#clock-cells = <1>;
1080*4882a593Smuzhiyun	};
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun	larb1: larb@16010000 {
1083*4882a593Smuzhiyun		compatible = "mediatek,mt2712-smi-larb";
1084*4882a593Smuzhiyun		reg = <0 0x16010000 0 0x1000>;
1085*4882a593Smuzhiyun		mediatek,smi = <&smi_common0>;
1086*4882a593Smuzhiyun		mediatek,larb-id = <1>;
1087*4882a593Smuzhiyun		power-domains = <&scpsys MT2712_POWER_DOMAIN_VDEC>;
1088*4882a593Smuzhiyun		clocks = <&vdecsys CLK_VDEC_CKEN>,
1089*4882a593Smuzhiyun			 <&vdecsys CLK_VDEC_LARB1_CKEN>;
1090*4882a593Smuzhiyun		clock-names = "apb", "smi";
1091*4882a593Smuzhiyun	};
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun	vencsys: syscon@18000000 {
1094*4882a593Smuzhiyun		compatible = "mediatek,mt2712-vencsys", "syscon";
1095*4882a593Smuzhiyun		reg = <0 0x18000000 0 0x1000>;
1096*4882a593Smuzhiyun		#clock-cells = <1>;
1097*4882a593Smuzhiyun	};
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun	larb3: larb@18001000 {
1100*4882a593Smuzhiyun		compatible = "mediatek,mt2712-smi-larb";
1101*4882a593Smuzhiyun		reg = <0 0x18001000 0 0x1000>;
1102*4882a593Smuzhiyun		mediatek,smi = <&smi_common0>;
1103*4882a593Smuzhiyun		mediatek,larb-id = <3>;
1104*4882a593Smuzhiyun		power-domains = <&scpsys MT2712_POWER_DOMAIN_VENC>;
1105*4882a593Smuzhiyun		clocks = <&vencsys CLK_VENC_SMI_COMMON_CON>,
1106*4882a593Smuzhiyun			 <&vencsys CLK_VENC_VENC>;
1107*4882a593Smuzhiyun		clock-names = "apb", "smi";
1108*4882a593Smuzhiyun	};
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun	larb6: larb@18002000 {
1111*4882a593Smuzhiyun		compatible = "mediatek,mt2712-smi-larb";
1112*4882a593Smuzhiyun		reg = <0 0x18002000 0 0x1000>;
1113*4882a593Smuzhiyun		mediatek,smi = <&smi_common0>;
1114*4882a593Smuzhiyun		mediatek,larb-id = <6>;
1115*4882a593Smuzhiyun		power-domains = <&scpsys MT2712_POWER_DOMAIN_VENC>;
1116*4882a593Smuzhiyun		clocks = <&vencsys CLK_VENC_SMI_COMMON_CON>,
1117*4882a593Smuzhiyun			 <&vencsys CLK_VENC_VENC>;
1118*4882a593Smuzhiyun		clock-names = "apb", "smi";
1119*4882a593Smuzhiyun	};
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun	jpgdecsys: syscon@19000000 {
1122*4882a593Smuzhiyun		compatible = "mediatek,mt2712-jpgdecsys", "syscon";
1123*4882a593Smuzhiyun		reg = <0 0x19000000 0 0x1000>;
1124*4882a593Smuzhiyun		#clock-cells = <1>;
1125*4882a593Smuzhiyun	};
1126*4882a593Smuzhiyun};
1127*4882a593Smuzhiyun
1128