xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm64/marvell/cn9130-db.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (C) 2019 Marvell International Ltd.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Device tree for the CN9130-DB board.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include "cn9130.dtsi"
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun/ {
13*4882a593Smuzhiyun	model = "Marvell Armada CN9130-DB";
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun	chosen {
16*4882a593Smuzhiyun		stdout-path = "serial0:115200n8";
17*4882a593Smuzhiyun	};
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun	aliases {
20*4882a593Smuzhiyun		gpio1 = &cp0_gpio1;
21*4882a593Smuzhiyun		gpio2 = &cp0_gpio2;
22*4882a593Smuzhiyun		i2c0 = &cp0_i2c0;
23*4882a593Smuzhiyun		ethernet0 = &cp0_eth0;
24*4882a593Smuzhiyun		ethernet1 = &cp0_eth1;
25*4882a593Smuzhiyun		ethernet2 = &cp0_eth2;
26*4882a593Smuzhiyun		spi1 = &cp0_spi0;
27*4882a593Smuzhiyun		spi2 = &cp0_spi1;
28*4882a593Smuzhiyun	};
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun	memory@00000000 {
31*4882a593Smuzhiyun		device_type = "memory";
32*4882a593Smuzhiyun		reg = <0x0 0x0 0x0 0x80000000>;
33*4882a593Smuzhiyun	};
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun	ap0_reg_sd_vccq: ap0_sd_vccq@0 {
36*4882a593Smuzhiyun		compatible = "regulator-gpio";
37*4882a593Smuzhiyun		regulator-name = "ap0_sd_vccq";
38*4882a593Smuzhiyun		regulator-min-microvolt = <1800000>;
39*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
40*4882a593Smuzhiyun		gpios = <&expander0 8 GPIO_ACTIVE_HIGH>;
41*4882a593Smuzhiyun		states = <1800000 0x1 3300000 0x0>;
42*4882a593Smuzhiyun	};
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun	cp0_reg_usb3_vbus0: cp0_usb3_vbus@0 {
45*4882a593Smuzhiyun		compatible = "regulator-fixed";
46*4882a593Smuzhiyun		regulator-name = "cp0-xhci0-vbus";
47*4882a593Smuzhiyun		regulator-min-microvolt = <5000000>;
48*4882a593Smuzhiyun		regulator-max-microvolt = <5000000>;
49*4882a593Smuzhiyun		enable-active-high;
50*4882a593Smuzhiyun		gpio = <&expander0 0 GPIO_ACTIVE_HIGH>;
51*4882a593Smuzhiyun	};
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun	cp0_usb3_0_phy0: cp0_usb3_phy@0 {
54*4882a593Smuzhiyun		compatible = "usb-nop-xceiv";
55*4882a593Smuzhiyun		vcc-supply = <&cp0_reg_usb3_vbus0>;
56*4882a593Smuzhiyun	};
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun	cp0_reg_usb3_vbus1: cp0_usb3_vbus@1 {
59*4882a593Smuzhiyun		compatible = "regulator-fixed";
60*4882a593Smuzhiyun		regulator-name = "cp0-xhci1-vbus";
61*4882a593Smuzhiyun		regulator-min-microvolt = <5000000>;
62*4882a593Smuzhiyun		regulator-max-microvolt = <5000000>;
63*4882a593Smuzhiyun		enable-active-high;
64*4882a593Smuzhiyun		gpio = <&expander0 1 GPIO_ACTIVE_HIGH>;
65*4882a593Smuzhiyun	};
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun	cp0_usb3_0_phy1: cp0_usb3_phy@1 {
68*4882a593Smuzhiyun		compatible = "usb-nop-xceiv";
69*4882a593Smuzhiyun		vcc-supply = <&cp0_reg_usb3_vbus1>;
70*4882a593Smuzhiyun	};
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun	cp0_reg_sd_vccq: cp0_sd_vccq@0 {
73*4882a593Smuzhiyun		compatible = "regulator-gpio";
74*4882a593Smuzhiyun		regulator-name = "cp0_sd_vccq";
75*4882a593Smuzhiyun		regulator-min-microvolt = <1800000>;
76*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
77*4882a593Smuzhiyun		gpios = <&expander0 15 GPIO_ACTIVE_HIGH>;
78*4882a593Smuzhiyun		states = <1800000 0x1
79*4882a593Smuzhiyun			  3300000 0x0>;
80*4882a593Smuzhiyun	};
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun	cp0_reg_sd_vcc: cp0_sd_vcc@0 {
83*4882a593Smuzhiyun		compatible = "regulator-fixed";
84*4882a593Smuzhiyun		regulator-name = "cp0_sd_vcc";
85*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
86*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
87*4882a593Smuzhiyun		gpio = <&expander0 14 GPIO_ACTIVE_HIGH>;
88*4882a593Smuzhiyun		enable-active-high;
89*4882a593Smuzhiyun		regulator-always-on;
90*4882a593Smuzhiyun	};
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun	cp0_sfp_eth0: sfp-eth@0 {
93*4882a593Smuzhiyun		compatible = "sff,sfp";
94*4882a593Smuzhiyun		i2c-bus = <&cp0_sfpp0_i2c>;
95*4882a593Smuzhiyun		los-gpio = <&cp0_module_expander1 11 GPIO_ACTIVE_HIGH>;
96*4882a593Smuzhiyun		mod-def0-gpio = <&cp0_module_expander1 10 GPIO_ACTIVE_LOW>;
97*4882a593Smuzhiyun		tx-disable-gpio = <&cp0_module_expander1 9 GPIO_ACTIVE_HIGH>;
98*4882a593Smuzhiyun		tx-fault-gpio = <&cp0_module_expander1 8 GPIO_ACTIVE_HIGH>;
99*4882a593Smuzhiyun		/*
100*4882a593Smuzhiyun		 * SFP cages are unconnected on early PCBs because of an the I2C
101*4882a593Smuzhiyun		 * lanes not being connected. Prevent the port for being
102*4882a593Smuzhiyun		 * unusable by disabling the SFP node.
103*4882a593Smuzhiyun		 */
104*4882a593Smuzhiyun		status = "disabled";
105*4882a593Smuzhiyun	};
106*4882a593Smuzhiyun};
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun&uart0 {
109*4882a593Smuzhiyun	status = "okay";
110*4882a593Smuzhiyun};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun/* on-board eMMC - U9 */
113*4882a593Smuzhiyun&ap_sdhci0 {
114*4882a593Smuzhiyun	pinctrl-names = "default";
115*4882a593Smuzhiyun	bus-width = <8>;
116*4882a593Smuzhiyun	vqmmc-supply = <&ap0_reg_sd_vccq>;
117*4882a593Smuzhiyun	status = "okay";
118*4882a593Smuzhiyun};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun&cp0_crypto {
121*4882a593Smuzhiyun	status = "disabled";
122*4882a593Smuzhiyun};
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun&cp0_ethernet {
125*4882a593Smuzhiyun	status = "okay";
126*4882a593Smuzhiyun};
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun/* SLM-1521-V2, CON9 */
129*4882a593Smuzhiyun&cp0_eth0 {
130*4882a593Smuzhiyun	status = "disabled";
131*4882a593Smuzhiyun	phy-mode = "10gbase-kr";
132*4882a593Smuzhiyun	/* Generic PHY, providing serdes lanes */
133*4882a593Smuzhiyun	phys = <&cp0_comphy4 0>;
134*4882a593Smuzhiyun	managed = "in-band-status";
135*4882a593Smuzhiyun	sfp = <&cp0_sfp_eth0>;
136*4882a593Smuzhiyun};
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun/* CON56 */
139*4882a593Smuzhiyun&cp0_eth1 {
140*4882a593Smuzhiyun	status = "okay";
141*4882a593Smuzhiyun	phy = <&phy0>;
142*4882a593Smuzhiyun	phy-mode = "rgmii-id";
143*4882a593Smuzhiyun};
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun/* CON57 */
146*4882a593Smuzhiyun&cp0_eth2 {
147*4882a593Smuzhiyun	status = "okay";
148*4882a593Smuzhiyun	phy = <&phy1>;
149*4882a593Smuzhiyun	phy-mode = "rgmii-id";
150*4882a593Smuzhiyun};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun&cp0_gpio1 {
153*4882a593Smuzhiyun	status = "okay";
154*4882a593Smuzhiyun};
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun&cp0_gpio2 {
157*4882a593Smuzhiyun	status = "okay";
158*4882a593Smuzhiyun};
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun&cp0_i2c0 {
161*4882a593Smuzhiyun	status = "okay";
162*4882a593Smuzhiyun	pinctrl-names = "default";
163*4882a593Smuzhiyun	pinctrl-0 = <&cp0_i2c0_pins>;
164*4882a593Smuzhiyun	clock-frequency = <100000>;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun	/* U36 */
167*4882a593Smuzhiyun	expander0: pca953x@21 {
168*4882a593Smuzhiyun		compatible = "nxp,pca9555";
169*4882a593Smuzhiyun		pinctrl-names = "default";
170*4882a593Smuzhiyun		gpio-controller;
171*4882a593Smuzhiyun		#gpio-cells = <2>;
172*4882a593Smuzhiyun		reg = <0x21>;
173*4882a593Smuzhiyun		status = "okay";
174*4882a593Smuzhiyun	};
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun	/* U42 */
177*4882a593Smuzhiyun	eeprom0: eeprom@50 {
178*4882a593Smuzhiyun		compatible = "atmel,24c64";
179*4882a593Smuzhiyun		reg = <0x50>;
180*4882a593Smuzhiyun		pagesize = <0x20>;
181*4882a593Smuzhiyun	};
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun	/* U38 */
184*4882a593Smuzhiyun	eeprom1: eeprom@57 {
185*4882a593Smuzhiyun		compatible = "atmel,24c64";
186*4882a593Smuzhiyun		reg = <0x57>;
187*4882a593Smuzhiyun		pagesize = <0x20>;
188*4882a593Smuzhiyun	};
189*4882a593Smuzhiyun};
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun&cp0_i2c1 {
192*4882a593Smuzhiyun	status = "okay";
193*4882a593Smuzhiyun	clock-frequency = <100000>;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun	/* SLM-1521-V2 - U3 */
196*4882a593Smuzhiyun	i2c-mux@72 { /* verify address - depends on dpr */
197*4882a593Smuzhiyun		compatible = "nxp,pca9544";
198*4882a593Smuzhiyun		#address-cells = <1>;
199*4882a593Smuzhiyun		#size-cells = <0>;
200*4882a593Smuzhiyun		reg = <0x72>;
201*4882a593Smuzhiyun		cp0_sfpp0_i2c: i2c@0 {
202*4882a593Smuzhiyun			#address-cells = <1>;
203*4882a593Smuzhiyun			#size-cells = <0>;
204*4882a593Smuzhiyun			reg = <0>;
205*4882a593Smuzhiyun		};
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun		i2c@1 {
208*4882a593Smuzhiyun			#address-cells = <1>;
209*4882a593Smuzhiyun			#size-cells = <0>;
210*4882a593Smuzhiyun			reg = <1>;
211*4882a593Smuzhiyun			/* U12 */
212*4882a593Smuzhiyun			cp0_module_expander1: pca9555@21 {
213*4882a593Smuzhiyun				compatible = "nxp,pca9555";
214*4882a593Smuzhiyun				pinctrl-names = "default";
215*4882a593Smuzhiyun				gpio-controller;
216*4882a593Smuzhiyun				#gpio-cells = <2>;
217*4882a593Smuzhiyun				reg = <0x21>;
218*4882a593Smuzhiyun			};
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun		};
221*4882a593Smuzhiyun	};
222*4882a593Smuzhiyun};
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun&cp0_mdio {
225*4882a593Smuzhiyun	status = "okay";
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun	phy0: ethernet-phy@0 {
228*4882a593Smuzhiyun		reg = <0>;
229*4882a593Smuzhiyun	};
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun	phy1: ethernet-phy@1 {
232*4882a593Smuzhiyun		reg = <1>;
233*4882a593Smuzhiyun	};
234*4882a593Smuzhiyun};
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun/* U54 */
237*4882a593Smuzhiyun&cp0_nand_controller {
238*4882a593Smuzhiyun	pinctrl-names = "default";
239*4882a593Smuzhiyun	pinctrl-0 = <&nand_pins &nand_rb>;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun	nand@0 {
242*4882a593Smuzhiyun		reg = <0>;
243*4882a593Smuzhiyun		label = "main-storage";
244*4882a593Smuzhiyun		nand-rb = <0>;
245*4882a593Smuzhiyun		nand-ecc-mode = "hw";
246*4882a593Smuzhiyun		nand-on-flash-bbt;
247*4882a593Smuzhiyun		nand-ecc-strength = <8>;
248*4882a593Smuzhiyun		nand-ecc-step-size = <512>;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun		partitions {
251*4882a593Smuzhiyun			compatible = "fixed-partitions";
252*4882a593Smuzhiyun			#address-cells = <1>;
253*4882a593Smuzhiyun			#size-cells = <1>;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun			partition@0 {
256*4882a593Smuzhiyun				label = "U-Boot";
257*4882a593Smuzhiyun				reg = <0 0x200000>;
258*4882a593Smuzhiyun			};
259*4882a593Smuzhiyun			partition@200000 {
260*4882a593Smuzhiyun				label = "Linux";
261*4882a593Smuzhiyun				reg = <0x200000 0xe00000>;
262*4882a593Smuzhiyun			};
263*4882a593Smuzhiyun			partition@1000000 {
264*4882a593Smuzhiyun				label = "Filesystem";
265*4882a593Smuzhiyun				reg = <0x1000000 0x3f000000>;
266*4882a593Smuzhiyun			};
267*4882a593Smuzhiyun		};
268*4882a593Smuzhiyun	};
269*4882a593Smuzhiyun};
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun/* SLM-1521-V2, CON6 */
272*4882a593Smuzhiyun&cp0_pcie0 {
273*4882a593Smuzhiyun	status = "okay";
274*4882a593Smuzhiyun	num-lanes = <4>;
275*4882a593Smuzhiyun	num-viewport = <8>;
276*4882a593Smuzhiyun	/* Generic PHY, providing serdes lanes */
277*4882a593Smuzhiyun	phys = <&cp0_comphy0 0
278*4882a593Smuzhiyun		&cp0_comphy1 0
279*4882a593Smuzhiyun		&cp0_comphy2 0
280*4882a593Smuzhiyun		&cp0_comphy3 0>;
281*4882a593Smuzhiyun};
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun&cp0_sata0 {
284*4882a593Smuzhiyun	status = "okay";
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun	/* SLM-1521-V2, CON2 */
287*4882a593Smuzhiyun	sata-port@1 {
288*4882a593Smuzhiyun		status = "okay";
289*4882a593Smuzhiyun		/* Generic PHY, providing serdes lanes */
290*4882a593Smuzhiyun		phys = <&cp0_comphy5 1>;
291*4882a593Smuzhiyun	};
292*4882a593Smuzhiyun};
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun/* CON 28 */
295*4882a593Smuzhiyun&cp0_sdhci0 {
296*4882a593Smuzhiyun	status = "okay";
297*4882a593Smuzhiyun	pinctrl-names = "default";
298*4882a593Smuzhiyun	pinctrl-0 = <&cp0_sdhci_pins
299*4882a593Smuzhiyun		     &cp0_sdhci_cd_pins>;
300*4882a593Smuzhiyun	bus-width = <4>;
301*4882a593Smuzhiyun	cd-gpios = <&cp0_gpio2 11 GPIO_ACTIVE_LOW>;
302*4882a593Smuzhiyun	no-1-8-v;
303*4882a593Smuzhiyun	vqmmc-supply = <&cp0_reg_sd_vccq>;
304*4882a593Smuzhiyun	vmmc-supply = <&cp0_reg_sd_vcc>;
305*4882a593Smuzhiyun};
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun/* U55 */
308*4882a593Smuzhiyun&cp0_spi1 {
309*4882a593Smuzhiyun	status = "okay";
310*4882a593Smuzhiyun	pinctrl-names = "default";
311*4882a593Smuzhiyun	pinctrl-0 = <&cp0_spi0_pins>;
312*4882a593Smuzhiyun	reg = <0x700680 0x50>;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun	spi-flash@0 {
315*4882a593Smuzhiyun		#address-cells = <0x1>;
316*4882a593Smuzhiyun		#size-cells = <0x1>;
317*4882a593Smuzhiyun		compatible = "jedec,spi-nor";
318*4882a593Smuzhiyun		reg = <0x0>;
319*4882a593Smuzhiyun		/* On-board MUX does not allow higher frequencies */
320*4882a593Smuzhiyun		spi-max-frequency = <40000000>;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun		partitions {
323*4882a593Smuzhiyun			compatible = "fixed-partitions";
324*4882a593Smuzhiyun			#address-cells = <1>;
325*4882a593Smuzhiyun			#size-cells = <1>;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun			partition@0 {
328*4882a593Smuzhiyun				label = "U-Boot-0";
329*4882a593Smuzhiyun				reg = <0x0 0x200000>;
330*4882a593Smuzhiyun			};
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun			partition@400000 {
333*4882a593Smuzhiyun				label = "Filesystem-0";
334*4882a593Smuzhiyun				reg = <0x200000 0xe00000>;
335*4882a593Smuzhiyun			};
336*4882a593Smuzhiyun		};
337*4882a593Smuzhiyun	};
338*4882a593Smuzhiyun};
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun&cp0_syscon0 {
341*4882a593Smuzhiyun	cp0_pinctrl: pinctrl {
342*4882a593Smuzhiyun		compatible = "marvell,cp115-standalone-pinctrl";
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun		cp0_i2c0_pins: cp0-i2c-pins-0 {
345*4882a593Smuzhiyun			marvell,pins = "mpp37", "mpp38";
346*4882a593Smuzhiyun			marvell,function = "i2c0";
347*4882a593Smuzhiyun		};
348*4882a593Smuzhiyun		cp0_i2c1_pins: cp0-i2c-pins-1 {
349*4882a593Smuzhiyun			marvell,pins = "mpp35", "mpp36";
350*4882a593Smuzhiyun			marvell,function = "i2c1";
351*4882a593Smuzhiyun		};
352*4882a593Smuzhiyun		cp0_ge1_rgmii_pins: cp0-ge-rgmii-pins-0 {
353*4882a593Smuzhiyun			marvell,pins = "mpp0", "mpp1", "mpp2",
354*4882a593Smuzhiyun				       "mpp3", "mpp4", "mpp5",
355*4882a593Smuzhiyun				       "mpp6", "mpp7", "mpp8",
356*4882a593Smuzhiyun				       "mpp9", "mpp10", "mpp11";
357*4882a593Smuzhiyun			marvell,function = "ge0";
358*4882a593Smuzhiyun		};
359*4882a593Smuzhiyun		cp0_ge2_rgmii_pins: cp0-ge-rgmii-pins-1 {
360*4882a593Smuzhiyun			marvell,pins = "mpp44", "mpp45", "mpp46",
361*4882a593Smuzhiyun				       "mpp47", "mpp48", "mpp49",
362*4882a593Smuzhiyun				       "mpp50", "mpp51", "mpp52",
363*4882a593Smuzhiyun				       "mpp53", "mpp54", "mpp55";
364*4882a593Smuzhiyun			marvell,function = "ge1";
365*4882a593Smuzhiyun		};
366*4882a593Smuzhiyun		cp0_sdhci_cd_pins: cp0-sdhci-cd-pins-0 {
367*4882a593Smuzhiyun			marvell,pins = "mpp43";
368*4882a593Smuzhiyun			marvell,function = "gpio";
369*4882a593Smuzhiyun		};
370*4882a593Smuzhiyun		cp0_sdhci_pins: cp0-sdhi-pins-0 {
371*4882a593Smuzhiyun			marvell,pins = "mpp56", "mpp57", "mpp58",
372*4882a593Smuzhiyun				       "mpp59", "mpp60", "mpp61";
373*4882a593Smuzhiyun			marvell,function = "sdio";
374*4882a593Smuzhiyun		};
375*4882a593Smuzhiyun		cp0_spi0_pins: cp0-spi-pins-0 {
376*4882a593Smuzhiyun			marvell,pins = "mpp13", "mpp14", "mpp15", "mpp16";
377*4882a593Smuzhiyun			marvell,function = "spi1";
378*4882a593Smuzhiyun		};
379*4882a593Smuzhiyun		nand_pins: nand-pins {
380*4882a593Smuzhiyun			marvell,pins = "mpp15", "mpp16", "mpp17", "mpp18",
381*4882a593Smuzhiyun				       "mpp19", "mpp20", "mpp21", "mpp22",
382*4882a593Smuzhiyun				       "mpp23", "mpp24", "mpp25", "mpp26",
383*4882a593Smuzhiyun				       "mpp27";
384*4882a593Smuzhiyun			marvell,function = "dev";
385*4882a593Smuzhiyun		};
386*4882a593Smuzhiyun		nand_rb: nand-rb {
387*4882a593Smuzhiyun			marvell,pins = "mpp13";
388*4882a593Smuzhiyun			marvell,function = "nf";
389*4882a593Smuzhiyun		};
390*4882a593Smuzhiyun	};
391*4882a593Smuzhiyun};
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun&cp0_usb3_0 {
394*4882a593Smuzhiyun	status = "okay";
395*4882a593Smuzhiyun	usb-phy = <&cp0_usb3_0_phy0>;
396*4882a593Smuzhiyun	phy-names = "usb";
397*4882a593Smuzhiyun};
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun&cp0_usb3_1 {
400*4882a593Smuzhiyun	status = "okay";
401*4882a593Smuzhiyun	usb-phy = <&cp0_usb3_0_phy1>;
402*4882a593Smuzhiyun	phy-names = "usb";
403*4882a593Smuzhiyun};
404