1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0+ 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright 2019 Einfochips 4*4882a593Smuzhiyun * Copyright 2019 Linaro Ltd. 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun/dts-v1/; 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun#include "imx8mq.dtsi" 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun model = "Einfochips i.MX8MQ Thor96"; 13*4882a593Smuzhiyun compatible = "einfochips,imx8mq-thor96", "fsl,imx8mq"; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun chosen { 16*4882a593Smuzhiyun stdout-path = &uart1; 17*4882a593Smuzhiyun }; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun memory@40000000 { 20*4882a593Smuzhiyun device_type = "memory"; 21*4882a593Smuzhiyun reg = <0x00000000 0x40000000 0 0x80000000>; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun leds { 25*4882a593Smuzhiyun compatible = "gpio-leds"; 26*4882a593Smuzhiyun pinctrl-names = "default"; 27*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_leds>; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun user-led1 { 30*4882a593Smuzhiyun label = "green:user1"; 31*4882a593Smuzhiyun gpios = <&gpio4 21 GPIO_ACTIVE_HIGH>; 32*4882a593Smuzhiyun linux,default-trigger = "heartbeat"; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun user-led2 { 36*4882a593Smuzhiyun label = "green:user2"; 37*4882a593Smuzhiyun gpios = <&gpio4 22 GPIO_ACTIVE_HIGH>; 38*4882a593Smuzhiyun linux,default-trigger = "none"; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun user-led3 { 42*4882a593Smuzhiyun label = "green:user3"; 43*4882a593Smuzhiyun gpios = <&gpio4 28 GPIO_ACTIVE_HIGH>; 44*4882a593Smuzhiyun linux,default-trigger = "mmc1"; 45*4882a593Smuzhiyun default-state = "off"; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun user-led4 { 49*4882a593Smuzhiyun label = "green:user4"; 50*4882a593Smuzhiyun gpios = <&gpio4 29 GPIO_ACTIVE_HIGH>; 51*4882a593Smuzhiyun panic-indicator; 52*4882a593Smuzhiyun linux,default-trigger = "none"; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun wlan-active-led { 56*4882a593Smuzhiyun label = "yellow:wlan"; 57*4882a593Smuzhiyun gpios = <&gpio4 1 GPIO_ACTIVE_HIGH>; 58*4882a593Smuzhiyun linux,default-trigger = "phy0tx"; 59*4882a593Smuzhiyun default-state = "off"; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun bt-active-led { 63*4882a593Smuzhiyun label = "blue:bt"; 64*4882a593Smuzhiyun gpios = <&gpio4 0 GPIO_ACTIVE_HIGH>; 65*4882a593Smuzhiyun linux,default-trigger = "hci0-power"; 66*4882a593Smuzhiyun default-state = "off"; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun reg_usdhc1_vmmc: reg-usdhc1-vmmc { 71*4882a593Smuzhiyun compatible = "regulator-fixed"; 72*4882a593Smuzhiyun regulator-name = "VDD_3V3"; 73*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 74*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 75*4882a593Smuzhiyun regulator-always-on; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun reg_usdhc1_vqmmc: reg-usdhc1-vqmmc { 79*4882a593Smuzhiyun compatible = "regulator-fixed"; 80*4882a593Smuzhiyun regulator-name = "VCC_1V8_EXT"; 81*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 82*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 83*4882a593Smuzhiyun regulator-always-on; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun reg_usdhc2_vmmc: reg-usdhc2-vmmc { 87*4882a593Smuzhiyun compatible = "regulator-fixed"; 88*4882a593Smuzhiyun regulator-name = "VSD_3V3"; 89*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 90*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 91*4882a593Smuzhiyun regulator-always-on; 92*4882a593Smuzhiyun pinctrl-names = "default"; 93*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_reg_usdhc2>; 94*4882a593Smuzhiyun gpio = <&gpio2 19 GPIO_ACTIVE_HIGH>; 95*4882a593Smuzhiyun enable-active-high; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun reg_usdhc2_vqmmc: reg-usdhc2-vqmmc { 99*4882a593Smuzhiyun compatible = "regulator-fixed"; 100*4882a593Smuzhiyun regulator-name = "NVCC_SD2"; 101*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 102*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 103*4882a593Smuzhiyun regulator-always-on; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun sdio_pwrseq: sdio-pwrseq { 107*4882a593Smuzhiyun compatible = "mmc-pwrseq-simple"; 108*4882a593Smuzhiyun pinctrl-names = "default"; 109*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_wifi_reg_on>; 110*4882a593Smuzhiyun gpio = <&gpio3 3 GPIO_ACTIVE_HIGH>; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun}; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun/* LS-SPI0 */ 115*4882a593Smuzhiyun&ecspi2 { 116*4882a593Smuzhiyun pinctrl-names = "default"; 117*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ecspi2>; 118*4882a593Smuzhiyun status = "okay"; 119*4882a593Smuzhiyun}; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun&fec1 { 122*4882a593Smuzhiyun pinctrl-names = "default"; 123*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_fec1>; 124*4882a593Smuzhiyun phy-mode = "rgmii-id"; 125*4882a593Smuzhiyun phy-handle = <ðphy>; 126*4882a593Smuzhiyun fsl,magic-packet; 127*4882a593Smuzhiyun status = "okay"; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun mdio { 130*4882a593Smuzhiyun #address-cells = <1>; 131*4882a593Smuzhiyun #size-cells = <0>; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun ethphy: ethernet-phy@3 { 134*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c22"; 135*4882a593Smuzhiyun reg = <3>; 136*4882a593Smuzhiyun reset-gpios = <&gpio1 9 GPIO_ACTIVE_LOW>; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun}; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun/* LS-I2C0 */ 142*4882a593Smuzhiyun&i2c1 { 143*4882a593Smuzhiyun clock-frequency = <100000>; 144*4882a593Smuzhiyun pinctrl-names = "default"; 145*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 146*4882a593Smuzhiyun status = "okay"; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun pmic@8 { 149*4882a593Smuzhiyun compatible = "fsl,pfuze100"; 150*4882a593Smuzhiyun reg = <0x8>; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun regulators { 153*4882a593Smuzhiyun sw1a_reg: sw1ab { 154*4882a593Smuzhiyun regulator-min-microvolt = <300000>; 155*4882a593Smuzhiyun regulator-max-microvolt = <1875000>; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun sw1c_reg: sw1c { 159*4882a593Smuzhiyun regulator-min-microvolt = <300000>; 160*4882a593Smuzhiyun regulator-max-microvolt = <1875000>; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun sw2_reg: sw2 { 164*4882a593Smuzhiyun regulator-min-microvolt = <800000>; 165*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 166*4882a593Smuzhiyun regulator-always-on; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun sw3a_reg: sw3ab { 170*4882a593Smuzhiyun regulator-min-microvolt = <400000>; 171*4882a593Smuzhiyun regulator-max-microvolt = <1975000>; 172*4882a593Smuzhiyun regulator-always-on; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun sw4_reg: sw4 { 176*4882a593Smuzhiyun regulator-min-microvolt = <800000>; 177*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 178*4882a593Smuzhiyun regulator-always-on; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun swbst_reg: swbst { 182*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 183*4882a593Smuzhiyun regulator-max-microvolt = <5150000>; 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun snvs_reg: vsnvs { 187*4882a593Smuzhiyun regulator-min-microvolt = <1000000>; 188*4882a593Smuzhiyun regulator-max-microvolt = <3000000>; 189*4882a593Smuzhiyun regulator-always-on; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun vref_reg: vrefddr { 193*4882a593Smuzhiyun regulator-always-on; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun vgen1_reg: vgen1 { 197*4882a593Smuzhiyun regulator-min-microvolt = <800000>; 198*4882a593Smuzhiyun regulator-max-microvolt = <1550000>; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun vgen2_reg: vgen2 { 202*4882a593Smuzhiyun regulator-min-microvolt = <800000>; 203*4882a593Smuzhiyun regulator-max-microvolt = <1550000>; 204*4882a593Smuzhiyun regulator-always-on; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun vgen3_reg: vgen3 { 208*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 209*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 210*4882a593Smuzhiyun regulator-always-on; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun vgen4_reg: vgen4 { 214*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 215*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 216*4882a593Smuzhiyun regulator-always-on; 217*4882a593Smuzhiyun }; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun vgen5_reg: vgen5 { 220*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 221*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 222*4882a593Smuzhiyun regulator-always-on; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun vgen6_reg: vgen6 { 226*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 227*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 228*4882a593Smuzhiyun }; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun}; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun/* LS-I2C1 */ 234*4882a593Smuzhiyun&i2c2 { 235*4882a593Smuzhiyun clock-frequency = <100000>; 236*4882a593Smuzhiyun pinctrl-names = "default"; 237*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 238*4882a593Smuzhiyun status = "okay"; 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun eeprom: eeprom@50 { 241*4882a593Smuzhiyun compatible = "atmel,24c256"; 242*4882a593Smuzhiyun reg = <0x50>; 243*4882a593Smuzhiyun }; 244*4882a593Smuzhiyun}; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun/* HS-I2C2 */ 247*4882a593Smuzhiyun&i2c3 { 248*4882a593Smuzhiyun clock-frequency = <100000>; 249*4882a593Smuzhiyun pinctrl-names = "default"; 250*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c3>; 251*4882a593Smuzhiyun status = "okay"; 252*4882a593Smuzhiyun}; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun/* HS-I2C3 */ 255*4882a593Smuzhiyun&i2c4 { 256*4882a593Smuzhiyun clock-frequency = <100000>; 257*4882a593Smuzhiyun pinctrl-names = "default"; 258*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c4>; 259*4882a593Smuzhiyun status = "okay"; 260*4882a593Smuzhiyun}; 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun&pgc_gpu { 263*4882a593Smuzhiyun power-supply = <&sw1a_reg>; 264*4882a593Smuzhiyun}; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun&pgc_vpu { 267*4882a593Smuzhiyun power-supply = <&sw1c_reg>; 268*4882a593Smuzhiyun}; 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun&qspi0 { 271*4882a593Smuzhiyun pinctrl-names = "default"; 272*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_qspi0>; 273*4882a593Smuzhiyun status = "okay"; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun flash@0 { 276*4882a593Smuzhiyun compatible = "jedec,spi-nor"; 277*4882a593Smuzhiyun spi-max-frequency = <100000000>; 278*4882a593Smuzhiyun reg = <0>; 279*4882a593Smuzhiyun }; 280*4882a593Smuzhiyun}; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun/* Debug UART */ 283*4882a593Smuzhiyun&uart1 { 284*4882a593Smuzhiyun pinctrl-names = "default"; 285*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 286*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_UART1>; 287*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MQ_CLK_25M>; 288*4882a593Smuzhiyun status = "okay"; 289*4882a593Smuzhiyun}; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun/* LS-UART0 */ 292*4882a593Smuzhiyun&uart2 { 293*4882a593Smuzhiyun pinctrl-names = "default"; 294*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2>; 295*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_UART2>; 296*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MQ_SYS1_PLL_80M>; 297*4882a593Smuzhiyun uart-has-rtscts; 298*4882a593Smuzhiyun status = "okay"; 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun bluetooth { 301*4882a593Smuzhiyun compatible = "brcm,bcm43438-bt"; 302*4882a593Smuzhiyun device-wakeup-gpios = <&gpio3 22 GPIO_ACTIVE_HIGH>; 303*4882a593Smuzhiyun host-wakeup-gpios = <&gpio3 14 GPIO_ACTIVE_HIGH>; 304*4882a593Smuzhiyun shutdown-gpios = <&gpio3 5 GPIO_ACTIVE_HIGH>; 305*4882a593Smuzhiyun pinctrl-names = "default"; 306*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_bt_gpios>; 307*4882a593Smuzhiyun }; 308*4882a593Smuzhiyun}; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun/* LS-UART1 */ 311*4882a593Smuzhiyun&uart3 { 312*4882a593Smuzhiyun pinctrl-names = "default"; 313*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart3>; 314*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_UART3>; 315*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MQ_SYS1_PLL_80M>; 316*4882a593Smuzhiyun status = "okay"; 317*4882a593Smuzhiyun}; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun&usb3_phy1 { 320*4882a593Smuzhiyun status = "okay"; 321*4882a593Smuzhiyun}; 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun&usb_dwc3_1 { 324*4882a593Smuzhiyun dr_mode = "host"; 325*4882a593Smuzhiyun status = "okay"; 326*4882a593Smuzhiyun}; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun/* SDIO */ 329*4882a593Smuzhiyun&usdhc1 { 330*4882a593Smuzhiyun #address-cells = <0x1>; 331*4882a593Smuzhiyun #size-cells = <0x0>; 332*4882a593Smuzhiyun pinctrl-names = "default", "state_100mhz", "state_200mhz"; 333*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc1>; 334*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_usdhc1_100mhz>; 335*4882a593Smuzhiyun pinctrl-2 = <&pinctrl_usdhc1_200mhz>; 336*4882a593Smuzhiyun vmmc-supply = <®_usdhc1_vmmc>; 337*4882a593Smuzhiyun vqmmc-supply = <®_usdhc1_vqmmc>; 338*4882a593Smuzhiyun mmc-pwrseq = <&sdio_pwrseq>; 339*4882a593Smuzhiyun bus-width = <4>; 340*4882a593Smuzhiyun non-removable; 341*4882a593Smuzhiyun no-sd; 342*4882a593Smuzhiyun no-emmc; 343*4882a593Smuzhiyun status = "okay"; 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun brcmf: wifi@1 { 346*4882a593Smuzhiyun reg = <1>; 347*4882a593Smuzhiyun compatible = "brcm,bcm4329-fmac"; 348*4882a593Smuzhiyun }; 349*4882a593Smuzhiyun}; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun/* uSD */ 352*4882a593Smuzhiyun&usdhc2 { 353*4882a593Smuzhiyun pinctrl-names = "default", "state_100mhz", "state_200mhz"; 354*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>; 355*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>; 356*4882a593Smuzhiyun pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>; 357*4882a593Smuzhiyun vmmc-supply = <®_usdhc2_vmmc>; 358*4882a593Smuzhiyun vqmmc-supply = <®_usdhc2_vqmmc>; 359*4882a593Smuzhiyun cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>; 360*4882a593Smuzhiyun bus-width = <4>; 361*4882a593Smuzhiyun no-sdio; 362*4882a593Smuzhiyun no-emmc; 363*4882a593Smuzhiyun disable-wp; 364*4882a593Smuzhiyun status = "okay"; 365*4882a593Smuzhiyun}; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun&wdog1 { 368*4882a593Smuzhiyun pinctrl-names = "default"; 369*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_wdog>; 370*4882a593Smuzhiyun fsl,ext-reset-output; 371*4882a593Smuzhiyun status = "okay"; 372*4882a593Smuzhiyun}; 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun&iomuxc { 375*4882a593Smuzhiyun pinctrl_bt_gpios: btgpiosgrp { 376*4882a593Smuzhiyun fsl,pins = < 377*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI5_RXD1_GPIO3_IO22 0x19 378*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_DQS_GPIO3_IO14 0x19 379*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_CLE_GPIO3_IO5 0x19 380*4882a593Smuzhiyun >; 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun pinctrl_ecspi2: ecspi2grp { 384*4882a593Smuzhiyun fsl,pins = < 385*4882a593Smuzhiyun MX8MQ_IOMUXC_ECSPI2_SCLK_ECSPI2_SCLK 0x16 386*4882a593Smuzhiyun MX8MQ_IOMUXC_ECSPI2_MOSI_ECSPI2_MOSI 0x16 387*4882a593Smuzhiyun MX8MQ_IOMUXC_ECSPI2_MISO_ECSPI2_MISO 0x16 388*4882a593Smuzhiyun MX8MQ_IOMUXC_ECSPI2_SS0_ECSPI2_SS0 0x16 389*4882a593Smuzhiyun >; 390*4882a593Smuzhiyun }; 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun pinctrl_fec1: fec1grp { 393*4882a593Smuzhiyun fsl,pins = < 394*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_MDC_ENET1_MDC 0x4 395*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_MDIO_ENET1_MDIO 0x24 396*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_TD3_ENET1_RGMII_TD3 0x1c 397*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_TD2_ENET1_RGMII_TD2 0x1c 398*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x1c 399*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x1c 400*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_RD3_ENET1_RGMII_RD3 0x91 401*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_RD2_ENET1_RGMII_RD2 0x91 402*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x91 403*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x91 404*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_TXC_ENET1_RGMII_TXC 0x1c 405*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_RXC_ENET1_RGMII_RXC 0x91 406*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x91 407*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x1c 408*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO09_GPIO1_IO9 0x19 409*4882a593Smuzhiyun >; 410*4882a593Smuzhiyun }; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun pinctrl_i2c1: i2c1grp { 413*4882a593Smuzhiyun fsl,pins = < 414*4882a593Smuzhiyun MX8MQ_IOMUXC_I2C1_SCL_I2C1_SCL 0x4000007f 415*4882a593Smuzhiyun MX8MQ_IOMUXC_I2C1_SDA_I2C1_SDA 0x4000007f 416*4882a593Smuzhiyun >; 417*4882a593Smuzhiyun }; 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun pinctrl_i2c2: i2c2grp { 420*4882a593Smuzhiyun fsl,pins = < 421*4882a593Smuzhiyun MX8MQ_IOMUXC_I2C2_SCL_I2C2_SCL 0x4000007f 422*4882a593Smuzhiyun MX8MQ_IOMUXC_I2C2_SDA_I2C2_SDA 0x4000007f 423*4882a593Smuzhiyun >; 424*4882a593Smuzhiyun }; 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun pinctrl_i2c3: i2c3grp { 427*4882a593Smuzhiyun fsl,pins = < 428*4882a593Smuzhiyun MX8MQ_IOMUXC_I2C3_SCL_I2C3_SCL 0x4000007f 429*4882a593Smuzhiyun MX8MQ_IOMUXC_I2C3_SDA_I2C3_SDA 0x4000007f 430*4882a593Smuzhiyun >; 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun pinctrl_i2c4: i2c4grp { 434*4882a593Smuzhiyun fsl,pins = < 435*4882a593Smuzhiyun MX8MQ_IOMUXC_I2C4_SCL_I2C4_SCL 0x4000007f 436*4882a593Smuzhiyun MX8MQ_IOMUXC_I2C4_SDA_I2C4_SDA 0x4000007f 437*4882a593Smuzhiyun >; 438*4882a593Smuzhiyun }; 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun pinctrl_leds: ledsgrp { 441*4882a593Smuzhiyun fsl,pins = < 442*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI2_RXFS_GPIO4_IO21 0x19 443*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI2_RXC_GPIO4_IO22 0x19 444*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI3_RXFS_GPIO4_IO28 0x19 445*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI3_RXC_GPIO4_IO29 0x19 446*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI1_RXC_GPIO4_IO1 0x19 447*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI1_RXFS_GPIO4_IO0 0x19 448*4882a593Smuzhiyun >; 449*4882a593Smuzhiyun }; 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun pinctrl_qspi0: qspi0grp { 452*4882a593Smuzhiyun fsl,pins = < 453*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_ALE_QSPI_A_SCLK 0x82 454*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_CE0_B_QSPI_A_SS0_B 0x82 455*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_DATA00_QSPI_A_DATA0 0x82 456*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_DATA01_QSPI_A_DATA1 0x82 457*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_DATA02_QSPI_A_DATA2 0x82 458*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_DATA03_QSPI_A_DATA3 0x82 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun >; 461*4882a593Smuzhiyun }; 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun pinctrl_reg_usdhc2: regusdhc2grp { 464*4882a593Smuzhiyun fsl,pins = < 465*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_RESET_B_GPIO2_IO19 0x41 466*4882a593Smuzhiyun >; 467*4882a593Smuzhiyun }; 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun pinctrl_uart1: uart1grp { 470*4882a593Smuzhiyun fsl,pins = < 471*4882a593Smuzhiyun MX8MQ_IOMUXC_UART1_RXD_UART1_DCE_RX 0x49 472*4882a593Smuzhiyun MX8MQ_IOMUXC_UART1_TXD_UART1_DCE_TX 0x49 473*4882a593Smuzhiyun >; 474*4882a593Smuzhiyun }; 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun pinctrl_uart2: uart2grp { 477*4882a593Smuzhiyun fsl,pins = < 478*4882a593Smuzhiyun MX8MQ_IOMUXC_UART2_RXD_UART2_DCE_RX 0x49 479*4882a593Smuzhiyun MX8MQ_IOMUXC_UART2_TXD_UART2_DCE_TX 0x49 480*4882a593Smuzhiyun MX8MQ_IOMUXC_UART4_RXD_UART2_DCE_CTS_B 0x49 481*4882a593Smuzhiyun MX8MQ_IOMUXC_UART4_TXD_UART2_DCE_RTS_B 0x49 482*4882a593Smuzhiyun >; 483*4882a593Smuzhiyun }; 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun pinctrl_uart3: uart3grp { 486*4882a593Smuzhiyun fsl,pins = < 487*4882a593Smuzhiyun MX8MQ_IOMUXC_UART3_TXD_UART3_DCE_TX 0x49 488*4882a593Smuzhiyun MX8MQ_IOMUXC_UART3_RXD_UART3_DCE_RX 0x49 489*4882a593Smuzhiyun >; 490*4882a593Smuzhiyun }; 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun pinctrl_usdhc1: usdhc1grp { 493*4882a593Smuzhiyun fsl,pins = < 494*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x83 495*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xc3 496*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xc3 497*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xc3 498*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xc3 499*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xc3 500*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x85 501*4882a593Smuzhiyun >; 502*4882a593Smuzhiyun }; 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp { 505*4882a593Smuzhiyun fsl,pins = < 506*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x8d 507*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xcd 508*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xcd 509*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xcd 510*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xcd 511*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xcd 512*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x85 513*4882a593Smuzhiyun >; 514*4882a593Smuzhiyun }; 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp { 517*4882a593Smuzhiyun fsl,pins = < 518*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x9f 519*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xdf 520*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xdf 521*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xdf 522*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xdf 523*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xdf 524*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x85 525*4882a593Smuzhiyun >; 526*4882a593Smuzhiyun }; 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun pinctrl_usdhc2_gpio: usdhc2gpiogrp { 529*4882a593Smuzhiyun fsl,pins = < 530*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_CD_B_GPIO2_IO12 0x41 531*4882a593Smuzhiyun >; 532*4882a593Smuzhiyun }; 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun pinctrl_usdhc2: usdhc2grp { 535*4882a593Smuzhiyun fsl,pins = < 536*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK 0x83 537*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD 0xc3 538*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0 0xc3 539*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1 0xc3 540*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2 0xc3 541*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3 0xc3 542*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0xc1 543*4882a593Smuzhiyun >; 544*4882a593Smuzhiyun }; 545*4882a593Smuzhiyun 546*4882a593Smuzhiyun pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp { 547*4882a593Smuzhiyun fsl,pins = < 548*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK 0x8c 549*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD 0xcc 550*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0 0xcc 551*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1 0xcc 552*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2 0xcc 553*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3 0xcc 554*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0xc1 555*4882a593Smuzhiyun >; 556*4882a593Smuzhiyun }; 557*4882a593Smuzhiyun 558*4882a593Smuzhiyun pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp { 559*4882a593Smuzhiyun fsl,pins = < 560*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK 0x9c 561*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD 0xdc 562*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0 0xdc 563*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1 0xdc 564*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2 0xdc 565*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3 0xdc 566*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0xcc 567*4882a593Smuzhiyun >; 568*4882a593Smuzhiyun }; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun pinctrl_wdog: wdoggrp { 571*4882a593Smuzhiyun fsl,pins = < 572*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B 0xc6 573*4882a593Smuzhiyun >; 574*4882a593Smuzhiyun }; 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun pinctrl_wifi_reg_on: wifiregongrp { 577*4882a593Smuzhiyun fsl,pins = < 578*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_CE2_B_GPIO3_IO3 0x17059 579*4882a593Smuzhiyun >; 580*4882a593Smuzhiyun }; 581*4882a593Smuzhiyun}; 582