xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm64/freescale/imx8mn-var-som.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright 2019 NXP
4*4882a593Smuzhiyun * Copyright 2019-2020 Variscite Ltd.
5*4882a593Smuzhiyun * Copyright (C) 2020 Krzysztof Kozlowski <krzk@kernel.org>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include "imx8mn.dtsi"
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun/ {
11*4882a593Smuzhiyun	model = "Variscite VAR-SOM-MX8MN module";
12*4882a593Smuzhiyun	compatible = "variscite,var-som-mx8mn", "fsl,imx8mn";
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun	chosen {
15*4882a593Smuzhiyun		stdout-path = &uart4;
16*4882a593Smuzhiyun	};
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun	memory@40000000 {
19*4882a593Smuzhiyun		device_type = "memory";
20*4882a593Smuzhiyun		reg = <0x0 0x40000000 0 0x40000000>;
21*4882a593Smuzhiyun	};
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun	reg_eth_phy: regulator-eth-phy {
24*4882a593Smuzhiyun		compatible = "regulator-fixed";
25*4882a593Smuzhiyun		pinctrl-names = "default";
26*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_reg_eth_phy>;
27*4882a593Smuzhiyun		regulator-name = "eth_phy_pwr";
28*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
29*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
30*4882a593Smuzhiyun		gpio = <&gpio2 9 GPIO_ACTIVE_HIGH>;
31*4882a593Smuzhiyun		enable-active-high;
32*4882a593Smuzhiyun	};
33*4882a593Smuzhiyun};
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun&A53_0 {
36*4882a593Smuzhiyun	cpu-supply = <&buck2_reg>;
37*4882a593Smuzhiyun};
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun&A53_1 {
40*4882a593Smuzhiyun	cpu-supply = <&buck2_reg>;
41*4882a593Smuzhiyun};
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun&A53_2 {
44*4882a593Smuzhiyun	cpu-supply = <&buck2_reg>;
45*4882a593Smuzhiyun};
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun&A53_3 {
48*4882a593Smuzhiyun	cpu-supply = <&buck2_reg>;
49*4882a593Smuzhiyun};
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun&ecspi1 {
52*4882a593Smuzhiyun	pinctrl-names = "default";
53*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_ecspi1>;
54*4882a593Smuzhiyun	cs-gpios = <&gpio1 14 GPIO_ACTIVE_LOW>,
55*4882a593Smuzhiyun		   <&gpio1  0 GPIO_ACTIVE_LOW>;
56*4882a593Smuzhiyun	/delete-property/ dmas;
57*4882a593Smuzhiyun	/delete-property/ dma-names;
58*4882a593Smuzhiyun	status = "okay";
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun	/* Resistive touch controller */
61*4882a593Smuzhiyun	touchscreen@0 {
62*4882a593Smuzhiyun		reg = <0>;
63*4882a593Smuzhiyun		compatible = "ti,ads7846";
64*4882a593Smuzhiyun		pinctrl-names = "default";
65*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_restouch>;
66*4882a593Smuzhiyun		interrupt-parent = <&gpio1>;
67*4882a593Smuzhiyun		interrupts = <3 IRQ_TYPE_EDGE_FALLING>;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun		spi-max-frequency = <1500000>;
70*4882a593Smuzhiyun		pendown-gpio = <&gpio1 3 GPIO_ACTIVE_LOW>;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun		ti,x-min = /bits/ 16 <125>;
73*4882a593Smuzhiyun		touchscreen-size-x = <4008>;
74*4882a593Smuzhiyun		ti,y-min = /bits/ 16 <282>;
75*4882a593Smuzhiyun		touchscreen-size-y = <3864>;
76*4882a593Smuzhiyun		ti,x-plate-ohms = /bits/ 16 <180>;
77*4882a593Smuzhiyun		touchscreen-max-pressure = <255>;
78*4882a593Smuzhiyun		touchscreen-average-samples = <10>;
79*4882a593Smuzhiyun		ti,debounce-tol = /bits/ 16 <3>;
80*4882a593Smuzhiyun		ti,debounce-rep = /bits/ 16 <1>;
81*4882a593Smuzhiyun		ti,settle-delay-usec = /bits/ 16 <150>;
82*4882a593Smuzhiyun		ti,keep-vref-on;
83*4882a593Smuzhiyun		wakeup-source;
84*4882a593Smuzhiyun	};
85*4882a593Smuzhiyun};
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun&fec1 {
88*4882a593Smuzhiyun	pinctrl-names = "default", "sleep";
89*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_fec1>;
90*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_fec1_sleep>;
91*4882a593Smuzhiyun	phy-mode = "rgmii";
92*4882a593Smuzhiyun	phy-handle = <&ethphy>;
93*4882a593Smuzhiyun	phy-supply = <&reg_eth_phy>;
94*4882a593Smuzhiyun	fsl,magic-packet;
95*4882a593Smuzhiyun	status = "okay";
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun	mdio {
98*4882a593Smuzhiyun		#address-cells = <1>;
99*4882a593Smuzhiyun		#size-cells = <0>;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun		ethphy: ethernet-phy@4 {
102*4882a593Smuzhiyun			compatible = "ethernet-phy-ieee802.3-c22";
103*4882a593Smuzhiyun			reg = <4>;
104*4882a593Smuzhiyun			reset-gpios = <&gpio1 9 GPIO_ACTIVE_LOW>;
105*4882a593Smuzhiyun			reset-assert-us = <10000>;
106*4882a593Smuzhiyun		};
107*4882a593Smuzhiyun	};
108*4882a593Smuzhiyun};
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun&i2c1 {
111*4882a593Smuzhiyun	clock-frequency = <400000>;
112*4882a593Smuzhiyun	pinctrl-names = "default";
113*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c1>;
114*4882a593Smuzhiyun	status = "okay";
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun	pmic@4b {
117*4882a593Smuzhiyun		compatible = "rohm,bd71847";
118*4882a593Smuzhiyun		reg = <0x4b>;
119*4882a593Smuzhiyun		pinctrl-names = "default";
120*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_pmic>;
121*4882a593Smuzhiyun		interrupt-parent = <&gpio2>;
122*4882a593Smuzhiyun		interrupts = <8 IRQ_TYPE_LEVEL_LOW>;
123*4882a593Smuzhiyun		rohm,reset-snvs-powered;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun		regulators {
126*4882a593Smuzhiyun			buck1_reg: BUCK1 {
127*4882a593Smuzhiyun				regulator-name = "buck1";
128*4882a593Smuzhiyun				regulator-min-microvolt = <700000>;
129*4882a593Smuzhiyun				regulator-max-microvolt = <1300000>;
130*4882a593Smuzhiyun				regulator-boot-on;
131*4882a593Smuzhiyun				regulator-always-on;
132*4882a593Smuzhiyun				regulator-ramp-delay = <1250>;
133*4882a593Smuzhiyun			};
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun			buck2_reg: BUCK2 {
136*4882a593Smuzhiyun				regulator-name = "buck2";
137*4882a593Smuzhiyun				regulator-min-microvolt = <700000>;
138*4882a593Smuzhiyun				regulator-max-microvolt = <1300000>;
139*4882a593Smuzhiyun				regulator-boot-on;
140*4882a593Smuzhiyun				regulator-always-on;
141*4882a593Smuzhiyun				regulator-ramp-delay = <1250>;
142*4882a593Smuzhiyun				rohm,dvs-run-voltage = <1000000>;
143*4882a593Smuzhiyun				rohm,dvs-idle-voltage = <900000>;
144*4882a593Smuzhiyun			};
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun			buck3_reg: BUCK3 {
147*4882a593Smuzhiyun				regulator-name = "buck3";
148*4882a593Smuzhiyun				regulator-min-microvolt = <700000>;
149*4882a593Smuzhiyun				regulator-max-microvolt = <1350000>;
150*4882a593Smuzhiyun				regulator-boot-on;
151*4882a593Smuzhiyun				regulator-always-on;
152*4882a593Smuzhiyun			};
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun			buck4_reg: BUCK4 {
155*4882a593Smuzhiyun				regulator-name = "buck4";
156*4882a593Smuzhiyun				regulator-min-microvolt = <2600000>;
157*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
158*4882a593Smuzhiyun				regulator-boot-on;
159*4882a593Smuzhiyun				regulator-always-on;
160*4882a593Smuzhiyun			};
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun			buck5_reg: BUCK5 {
163*4882a593Smuzhiyun				regulator-name = "buck5";
164*4882a593Smuzhiyun				regulator-min-microvolt = <1605000>;
165*4882a593Smuzhiyun				regulator-max-microvolt = <1995000>;
166*4882a593Smuzhiyun				regulator-boot-on;
167*4882a593Smuzhiyun				regulator-always-on;
168*4882a593Smuzhiyun			};
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun			buck6_reg: BUCK6 {
171*4882a593Smuzhiyun				regulator-name = "buck6";
172*4882a593Smuzhiyun				regulator-min-microvolt = <800000>;
173*4882a593Smuzhiyun				regulator-max-microvolt = <1400000>;
174*4882a593Smuzhiyun				regulator-boot-on;
175*4882a593Smuzhiyun				regulator-always-on;
176*4882a593Smuzhiyun			};
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun			ldo1_reg: LDO1 {
179*4882a593Smuzhiyun				regulator-name = "ldo1";
180*4882a593Smuzhiyun				regulator-min-microvolt = <1600000>;
181*4882a593Smuzhiyun				regulator-max-microvolt = <1900000>;
182*4882a593Smuzhiyun				regulator-boot-on;
183*4882a593Smuzhiyun				regulator-always-on;
184*4882a593Smuzhiyun			};
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun			ldo2_reg: LDO2 {
187*4882a593Smuzhiyun				regulator-name = "ldo2";
188*4882a593Smuzhiyun				regulator-min-microvolt = <800000>;
189*4882a593Smuzhiyun				regulator-max-microvolt = <900000>;
190*4882a593Smuzhiyun				regulator-boot-on;
191*4882a593Smuzhiyun				regulator-always-on;
192*4882a593Smuzhiyun			};
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun			ldo3_reg: LDO3 {
195*4882a593Smuzhiyun				regulator-name = "ldo3";
196*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
197*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
198*4882a593Smuzhiyun				regulator-boot-on;
199*4882a593Smuzhiyun				regulator-always-on;
200*4882a593Smuzhiyun			};
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun			ldo4_reg: LDO4 {
203*4882a593Smuzhiyun				regulator-name = "ldo4";
204*4882a593Smuzhiyun				regulator-min-microvolt = <900000>;
205*4882a593Smuzhiyun				regulator-max-microvolt = <1800000>;
206*4882a593Smuzhiyun				regulator-always-on;
207*4882a593Smuzhiyun			};
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun			ldo5_reg: LDO5 {
210*4882a593Smuzhiyun				regulator-compatible = "ldo5";
211*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
212*4882a593Smuzhiyun				regulator-max-microvolt = <1800000>;
213*4882a593Smuzhiyun				regulator-always-on;
214*4882a593Smuzhiyun			};
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun			ldo6_reg: LDO6 {
217*4882a593Smuzhiyun				regulator-name = "ldo6";
218*4882a593Smuzhiyun				regulator-min-microvolt = <900000>;
219*4882a593Smuzhiyun				regulator-max-microvolt = <1800000>;
220*4882a593Smuzhiyun				regulator-boot-on;
221*4882a593Smuzhiyun				regulator-always-on;
222*4882a593Smuzhiyun			};
223*4882a593Smuzhiyun		};
224*4882a593Smuzhiyun	};
225*4882a593Smuzhiyun};
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun&i2c3 {
228*4882a593Smuzhiyun	clock-frequency = <400000>;
229*4882a593Smuzhiyun	pinctrl-names = "default";
230*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c3>;
231*4882a593Smuzhiyun	status = "okay";
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun	/* TODO: configure audio, as of now just put a placeholder */
234*4882a593Smuzhiyun	wm8904: codec@1a {
235*4882a593Smuzhiyun		compatible = "wlf,wm8904";
236*4882a593Smuzhiyun		reg = <0x1a>;
237*4882a593Smuzhiyun		status = "disabled";
238*4882a593Smuzhiyun	};
239*4882a593Smuzhiyun};
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun&snvs_pwrkey {
242*4882a593Smuzhiyun	status = "okay";
243*4882a593Smuzhiyun};
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun/* Bluetooth */
246*4882a593Smuzhiyun&uart2 {
247*4882a593Smuzhiyun	pinctrl-names = "default";
248*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart2>;
249*4882a593Smuzhiyun	assigned-clocks = <&clk IMX8MN_CLK_UART2>;
250*4882a593Smuzhiyun	assigned-clock-parents = <&clk IMX8MN_SYS_PLL1_80M>;
251*4882a593Smuzhiyun	uart-has-rtscts;
252*4882a593Smuzhiyun	status = "okay";
253*4882a593Smuzhiyun};
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun/* Console */
256*4882a593Smuzhiyun&uart4 {
257*4882a593Smuzhiyun	pinctrl-names = "default";
258*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart4>;
259*4882a593Smuzhiyun	status = "okay";
260*4882a593Smuzhiyun};
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun&usbotg1 {
263*4882a593Smuzhiyun	dr_mode = "otg";
264*4882a593Smuzhiyun	usb-role-switch;
265*4882a593Smuzhiyun	status = "okay";
266*4882a593Smuzhiyun};
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun/* WIFI */
269*4882a593Smuzhiyun&usdhc1 {
270*4882a593Smuzhiyun	#address-cells = <1>;
271*4882a593Smuzhiyun	#size-cells = <0>;
272*4882a593Smuzhiyun	pinctrl-names = "default", "state_100mhz", "state_200mhz";
273*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc1>;
274*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
275*4882a593Smuzhiyun	pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
276*4882a593Smuzhiyun	bus-width = <4>;
277*4882a593Smuzhiyun	non-removable;
278*4882a593Smuzhiyun	keep-power-in-suspend;
279*4882a593Smuzhiyun	status = "okay";
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun	brcmf: bcrmf@1 {
282*4882a593Smuzhiyun		reg = <1>;
283*4882a593Smuzhiyun		compatible = "brcm,bcm4329-fmac";
284*4882a593Smuzhiyun	};
285*4882a593Smuzhiyun};
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun/* SD */
288*4882a593Smuzhiyun&usdhc2 {
289*4882a593Smuzhiyun	assigned-clocks = <&clk IMX8MN_CLK_USDHC2>;
290*4882a593Smuzhiyun	assigned-clock-rates = <200000000>;
291*4882a593Smuzhiyun	pinctrl-names = "default", "state_100mhz", "state_200mhz";
292*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>;
293*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>;
294*4882a593Smuzhiyun	pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>;
295*4882a593Smuzhiyun	cd-gpios = <&gpio1 10 GPIO_ACTIVE_LOW>;
296*4882a593Smuzhiyun	bus-width = <4>;
297*4882a593Smuzhiyun	vmmc-supply = <&reg_usdhc2_vmmc>;
298*4882a593Smuzhiyun	status = "okay";
299*4882a593Smuzhiyun};
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun/* eMMC */
302*4882a593Smuzhiyun&usdhc3 {
303*4882a593Smuzhiyun	assigned-clocks = <&clk IMX8MN_CLK_USDHC3_ROOT>;
304*4882a593Smuzhiyun	assigned-clock-rates = <400000000>;
305*4882a593Smuzhiyun	pinctrl-names = "default", "state_100mhz", "state_200mhz";
306*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc3>;
307*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
308*4882a593Smuzhiyun	pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
309*4882a593Smuzhiyun	bus-width = <8>;
310*4882a593Smuzhiyun	non-removable;
311*4882a593Smuzhiyun	status = "okay";
312*4882a593Smuzhiyun};
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun&wdog1 {
315*4882a593Smuzhiyun	pinctrl-names = "default";
316*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_wdog>;
317*4882a593Smuzhiyun	fsl,ext-reset-output;
318*4882a593Smuzhiyun	status = "okay";
319*4882a593Smuzhiyun};
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun&iomuxc {
322*4882a593Smuzhiyun	pinctrl_ecspi1: ecspi1grp {
323*4882a593Smuzhiyun		fsl,pins = <
324*4882a593Smuzhiyun			MX8MN_IOMUXC_ECSPI1_SCLK_ECSPI1_SCLK		0x13
325*4882a593Smuzhiyun			MX8MN_IOMUXC_ECSPI1_MOSI_ECSPI1_MOSI		0x13
326*4882a593Smuzhiyun			MX8MN_IOMUXC_ECSPI1_MISO_ECSPI1_MISO		0x13
327*4882a593Smuzhiyun			MX8MN_IOMUXC_GPIO1_IO14_GPIO1_IO14		0x13
328*4882a593Smuzhiyun			MX8MN_IOMUXC_GPIO1_IO00_GPIO1_IO0		0x13
329*4882a593Smuzhiyun		>;
330*4882a593Smuzhiyun	};
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun	pinctrl_fec1: fec1grp {
333*4882a593Smuzhiyun		fsl,pins = <
334*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_MDC_ENET1_MDC			0x3
335*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_MDIO_ENET1_MDIO		0x3
336*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_TD3_ENET1_RGMII_TD3		0x1f
337*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_TD2_ENET1_RGMII_TD2		0x1f
338*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_TD1_ENET1_RGMII_TD1		0x1f
339*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_TD0_ENET1_RGMII_TD0		0x1f
340*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_RD3_ENET1_RGMII_RD3		0x91
341*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_RD2_ENET1_RGMII_RD2		0x91
342*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_RD1_ENET1_RGMII_RD1		0x91
343*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_RD0_ENET1_RGMII_RD0		0x91
344*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_TXC_ENET1_RGMII_TXC		0x1f
345*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_RXC_ENET1_RGMII_RXC		0x91
346*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL	0x91
347*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL	0x1f
348*4882a593Smuzhiyun			MX8MN_IOMUXC_GPIO1_IO09_GPIO1_IO9		0x19
349*4882a593Smuzhiyun		>;
350*4882a593Smuzhiyun	};
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun	pinctrl_fec1_sleep: fec1sleepgrp {
353*4882a593Smuzhiyun		fsl,pins = <
354*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_MDC_GPIO1_IO16		0x120
355*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_MDIO_GPIO1_IO17		0x120
356*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_TD3_GPIO1_IO18		0x120
357*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_TD2_GPIO1_IO19		0x120
358*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_TD1_GPIO1_IO20		0x120
359*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_TD0_GPIO1_IO21		0x120
360*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_RD3_GPIO1_IO29		0x120
361*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_RD2_GPIO1_IO28		0x120
362*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_RD1_GPIO1_IO27		0x120
363*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_RD0_GPIO1_IO26		0x120
364*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_TXC_GPIO1_IO23		0x120
365*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_RXC_GPIO1_IO25		0x120
366*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_RX_CTL_GPIO1_IO24		0x120
367*4882a593Smuzhiyun			MX8MN_IOMUXC_ENET_TX_CTL_GPIO1_IO22		0x120
368*4882a593Smuzhiyun			MX8MN_IOMUXC_GPIO1_IO09_GPIO1_IO9		0x120
369*4882a593Smuzhiyun		>;
370*4882a593Smuzhiyun	};
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun	pinctrl_i2c1: i2c1grp {
373*4882a593Smuzhiyun		fsl,pins = <
374*4882a593Smuzhiyun			MX8MN_IOMUXC_I2C1_SCL_I2C1_SCL		0x400001c3
375*4882a593Smuzhiyun			MX8MN_IOMUXC_I2C1_SDA_I2C1_SDA		0x400001c3
376*4882a593Smuzhiyun		>;
377*4882a593Smuzhiyun	};
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun	pinctrl_i2c3: i2c3grp {
380*4882a593Smuzhiyun		fsl,pins = <
381*4882a593Smuzhiyun			MX8MN_IOMUXC_I2C3_SCL_I2C3_SCL		0x400001c3
382*4882a593Smuzhiyun			MX8MN_IOMUXC_I2C3_SDA_I2C3_SDA		0x400001c3
383*4882a593Smuzhiyun		>;
384*4882a593Smuzhiyun	};
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun	pinctrl_pmic: pmicirqgrp {
387*4882a593Smuzhiyun		fsl,pins = <
388*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_DATA6_GPIO2_IO8	0x141
389*4882a593Smuzhiyun		>;
390*4882a593Smuzhiyun	};
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun	pinctrl_reg_eth_phy: regethphygrp {
393*4882a593Smuzhiyun		fsl,pins = <
394*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_DATA7_GPIO2_IO9	0x41
395*4882a593Smuzhiyun		>;
396*4882a593Smuzhiyun	};
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun	pinctrl_restouch: restouchgrp {
399*4882a593Smuzhiyun		fsl,pins = <
400*4882a593Smuzhiyun			MX8MN_IOMUXC_GPIO1_IO03_GPIO1_IO3	0x1c0
401*4882a593Smuzhiyun		>;
402*4882a593Smuzhiyun	};
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun	pinctrl_uart2: uart2grp {
405*4882a593Smuzhiyun		fsl,pins = <
406*4882a593Smuzhiyun			MX8MN_IOMUXC_SAI3_TXFS_UART2_DCE_RX	0x140
407*4882a593Smuzhiyun			MX8MN_IOMUXC_SAI3_TXC_UART2_DCE_TX	0x140
408*4882a593Smuzhiyun			MX8MN_IOMUXC_SAI3_RXC_UART2_DCE_CTS_B	0x140
409*4882a593Smuzhiyun			MX8MN_IOMUXC_SAI3_RXD_UART2_DCE_RTS_B	0x140
410*4882a593Smuzhiyun		>;
411*4882a593Smuzhiyun	};
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun	pinctrl_uart4: uart4grp {
414*4882a593Smuzhiyun		fsl,pins = <
415*4882a593Smuzhiyun			MX8MN_IOMUXC_UART4_RXD_UART4_DCE_RX	0x140
416*4882a593Smuzhiyun			MX8MN_IOMUXC_UART4_TXD_UART4_DCE_TX	0x140
417*4882a593Smuzhiyun		>;
418*4882a593Smuzhiyun	};
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun	pinctrl_usdhc1: usdhc1grp {
421*4882a593Smuzhiyun		fsl,pins = <
422*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_CLK_USDHC1_CLK		0x190
423*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_CMD_USDHC1_CMD		0x1d0
424*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_DATA0_USDHC1_DATA0	0x1d0
425*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_DATA1_USDHC1_DATA1	0x1d0
426*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_DATA2_USDHC1_DATA2	0x1d0
427*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_DATA3_USDHC1_DATA3	0x1d0
428*4882a593Smuzhiyun		>;
429*4882a593Smuzhiyun	};
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun	pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp {
432*4882a593Smuzhiyun		fsl,pins = <
433*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_CLK_USDHC1_CLK		0x194
434*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_CMD_USDHC1_CMD		0x1d4
435*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_DATA0_USDHC1_DATA0	0x1d4
436*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_DATA1_USDHC1_DATA1	0x1d4
437*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_DATA2_USDHC1_DATA2	0x1d4
438*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_DATA3_USDHC1_DATA3	0x1d4
439*4882a593Smuzhiyun		>;
440*4882a593Smuzhiyun	};
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun	pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp {
443*4882a593Smuzhiyun		fsl,pins = <
444*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_CLK_USDHC1_CLK		0x196
445*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_CMD_USDHC1_CMD		0x1d6
446*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_DATA0_USDHC1_DATA0	0x1d6
447*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_DATA1_USDHC1_DATA1	0x1d6
448*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_DATA2_USDHC1_DATA2	0x1d6
449*4882a593Smuzhiyun			MX8MN_IOMUXC_SD1_DATA3_USDHC1_DATA3	0x1d6
450*4882a593Smuzhiyun		>;
451*4882a593Smuzhiyun	};
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun	pinctrl_usdhc2_gpio: usdhc2gpiogrp {
454*4882a593Smuzhiyun		fsl,pins = <
455*4882a593Smuzhiyun			MX8MN_IOMUXC_GPIO1_IO10_GPIO1_IO10	0x41
456*4882a593Smuzhiyun		>;
457*4882a593Smuzhiyun	};
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun	pinctrl_usdhc2: usdhc2grp {
460*4882a593Smuzhiyun		fsl,pins = <
461*4882a593Smuzhiyun			MX8MN_IOMUXC_SD2_CLK_USDHC2_CLK		0x190
462*4882a593Smuzhiyun			MX8MN_IOMUXC_SD2_CMD_USDHC2_CMD		0x1d0
463*4882a593Smuzhiyun			MX8MN_IOMUXC_SD2_DATA0_USDHC2_DATA0	0x1d0
464*4882a593Smuzhiyun			MX8MN_IOMUXC_SD2_DATA1_USDHC2_DATA1	0x1d0
465*4882a593Smuzhiyun			MX8MN_IOMUXC_SD2_DATA2_USDHC2_DATA2	0x1d0
466*4882a593Smuzhiyun			MX8MN_IOMUXC_SD2_DATA3_USDHC2_DATA3	0x1d0
467*4882a593Smuzhiyun			MX8MN_IOMUXC_GPIO1_IO04_USDHC2_VSELECT	0x1d0
468*4882a593Smuzhiyun		>;
469*4882a593Smuzhiyun	};
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun	pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp {
472*4882a593Smuzhiyun		fsl,pins = <
473*4882a593Smuzhiyun			MX8MN_IOMUXC_SD2_CLK_USDHC2_CLK		0x194
474*4882a593Smuzhiyun			MX8MN_IOMUXC_SD2_CMD_USDHC2_CMD		0x1d4
475*4882a593Smuzhiyun			MX8MN_IOMUXC_SD2_DATA0_USDHC2_DATA0	0x1d4
476*4882a593Smuzhiyun			MX8MN_IOMUXC_SD2_DATA1_USDHC2_DATA1	0x1d4
477*4882a593Smuzhiyun			MX8MN_IOMUXC_SD2_DATA2_USDHC2_DATA2	0x1d4
478*4882a593Smuzhiyun			MX8MN_IOMUXC_SD2_DATA3_USDHC2_DATA3	0x1d4
479*4882a593Smuzhiyun			MX8MN_IOMUXC_GPIO1_IO04_USDHC2_VSELECT	0x1d0
480*4882a593Smuzhiyun		>;
481*4882a593Smuzhiyun	};
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun	pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp {
484*4882a593Smuzhiyun		fsl,pins = <
485*4882a593Smuzhiyun			MX8MN_IOMUXC_SD2_CLK_USDHC2_CLK		0x196
486*4882a593Smuzhiyun			MX8MN_IOMUXC_SD2_CMD_USDHC2_CMD		0x1d6
487*4882a593Smuzhiyun			MX8MN_IOMUXC_SD2_DATA0_USDHC2_DATA0	0x1d6
488*4882a593Smuzhiyun			MX8MN_IOMUXC_SD2_DATA1_USDHC2_DATA1	0x1d6
489*4882a593Smuzhiyun			MX8MN_IOMUXC_SD2_DATA2_USDHC2_DATA2	0x1d6
490*4882a593Smuzhiyun			MX8MN_IOMUXC_SD2_DATA3_USDHC2_DATA3	0x1d6
491*4882a593Smuzhiyun			MX8MN_IOMUXC_GPIO1_IO04_USDHC2_VSELECT	0x1d0
492*4882a593Smuzhiyun		>;
493*4882a593Smuzhiyun	};
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun	pinctrl_usdhc3: usdhc3grp {
496*4882a593Smuzhiyun		fsl,pins = <
497*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_WE_B_USDHC3_CLK	0x190
498*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_WP_B_USDHC3_CMD	0x1d0
499*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_DATA04_USDHC3_DATA0	0x1d0
500*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_DATA05_USDHC3_DATA1	0x1d0
501*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_DATA06_USDHC3_DATA2	0x1d0
502*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_DATA07_USDHC3_DATA3	0x1d0
503*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_RE_B_USDHC3_DATA4	0x1d0
504*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_CE2_B_USDHC3_DATA5	0x1d0
505*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_CE3_B_USDHC3_DATA6	0x1d0
506*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_CLE_USDHC3_DATA7	0x1d0
507*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_CE1_B_USDHC3_STROBE	0x190
508*4882a593Smuzhiyun		>;
509*4882a593Smuzhiyun	};
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun	pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp {
512*4882a593Smuzhiyun		fsl,pins = <
513*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_WE_B_USDHC3_CLK	0x194
514*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_WP_B_USDHC3_CMD	0x1d4
515*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_DATA04_USDHC3_DATA0	0x1d4
516*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_DATA05_USDHC3_DATA1	0x1d4
517*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_DATA06_USDHC3_DATA2	0x1d4
518*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_DATA07_USDHC3_DATA3	0x1d4
519*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_RE_B_USDHC3_DATA4	0x1d4
520*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_CE2_B_USDHC3_DATA5	0x1d4
521*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_CE3_B_USDHC3_DATA6	0x1d4
522*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_CLE_USDHC3_DATA7	0x1d4
523*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_CE1_B_USDHC3_STROBE	0x194
524*4882a593Smuzhiyun		>;
525*4882a593Smuzhiyun	};
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun	pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp {
528*4882a593Smuzhiyun		fsl,pins = <
529*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_WE_B_USDHC3_CLK	0x196
530*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_WP_B_USDHC3_CMD	0x1d6
531*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_DATA04_USDHC3_DATA0	0x1d6
532*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_DATA05_USDHC3_DATA1	0x1d6
533*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_DATA06_USDHC3_DATA2	0x1d6
534*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_DATA07_USDHC3_DATA3	0x1d6
535*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_RE_B_USDHC3_DATA4	0x1d6
536*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_CE2_B_USDHC3_DATA5	0x1d6
537*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_CE3_B_USDHC3_DATA6	0x1d6
538*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_CLE_USDHC3_DATA7	0x1d6
539*4882a593Smuzhiyun			MX8MN_IOMUXC_NAND_CE1_B_USDHC3_STROBE	0x196
540*4882a593Smuzhiyun		>;
541*4882a593Smuzhiyun	};
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun	pinctrl_wdog: wdoggrp {
544*4882a593Smuzhiyun		fsl,pins = <
545*4882a593Smuzhiyun			MX8MN_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B	0xc6
546*4882a593Smuzhiyun		>;
547*4882a593Smuzhiyun	};
548*4882a593Smuzhiyun};
549