1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Samsung Exynos7 SoC device tree source 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (c) 2014 Samsung Electronics Co., Ltd. 6*4882a593Smuzhiyun * http://www.samsung.com 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun#include <dt-bindings/clock/exynos7-clk.h> 10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun/ { 13*4882a593Smuzhiyun compatible = "samsung,exynos7"; 14*4882a593Smuzhiyun interrupt-parent = <&gic>; 15*4882a593Smuzhiyun #address-cells = <2>; 16*4882a593Smuzhiyun #size-cells = <2>; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun aliases { 19*4882a593Smuzhiyun pinctrl0 = &pinctrl_alive; 20*4882a593Smuzhiyun pinctrl1 = &pinctrl_bus0; 21*4882a593Smuzhiyun pinctrl2 = &pinctrl_nfc; 22*4882a593Smuzhiyun pinctrl3 = &pinctrl_touch; 23*4882a593Smuzhiyun pinctrl4 = &pinctrl_ff; 24*4882a593Smuzhiyun pinctrl5 = &pinctrl_ese; 25*4882a593Smuzhiyun pinctrl6 = &pinctrl_fsys0; 26*4882a593Smuzhiyun pinctrl7 = &pinctrl_fsys1; 27*4882a593Smuzhiyun pinctrl8 = &pinctrl_bus1; 28*4882a593Smuzhiyun tmuctrl0 = &tmuctrl_0; 29*4882a593Smuzhiyun }; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun arm-pmu { 32*4882a593Smuzhiyun compatible = "arm,cortex-a57-pmu"; 33*4882a593Smuzhiyun interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 34*4882a593Smuzhiyun <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 35*4882a593Smuzhiyun <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 36*4882a593Smuzhiyun <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 37*4882a593Smuzhiyun interrupt-affinity = <&cpu_atlas0>, <&cpu_atlas1>, 38*4882a593Smuzhiyun <&cpu_atlas2>, <&cpu_atlas3>; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun fin_pll: clock { 42*4882a593Smuzhiyun /* XXTI */ 43*4882a593Smuzhiyun compatible = "fixed-clock"; 44*4882a593Smuzhiyun clock-output-names = "fin_pll"; 45*4882a593Smuzhiyun #clock-cells = <0>; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun cpus { 49*4882a593Smuzhiyun #address-cells = <1>; 50*4882a593Smuzhiyun #size-cells = <0>; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun cpu_atlas0: cpu@0 { 53*4882a593Smuzhiyun device_type = "cpu"; 54*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 55*4882a593Smuzhiyun reg = <0x0>; 56*4882a593Smuzhiyun enable-method = "psci"; 57*4882a593Smuzhiyun }; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun cpu_atlas1: cpu@1 { 60*4882a593Smuzhiyun device_type = "cpu"; 61*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 62*4882a593Smuzhiyun reg = <0x1>; 63*4882a593Smuzhiyun enable-method = "psci"; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun cpu_atlas2: cpu@2 { 67*4882a593Smuzhiyun device_type = "cpu"; 68*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 69*4882a593Smuzhiyun reg = <0x2>; 70*4882a593Smuzhiyun enable-method = "psci"; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun cpu_atlas3: cpu@3 { 74*4882a593Smuzhiyun device_type = "cpu"; 75*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 76*4882a593Smuzhiyun reg = <0x3>; 77*4882a593Smuzhiyun enable-method = "psci"; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun psci { 82*4882a593Smuzhiyun compatible = "arm,psci"; 83*4882a593Smuzhiyun method = "smc"; 84*4882a593Smuzhiyun cpu_off = <0x84000002>; 85*4882a593Smuzhiyun cpu_on = <0xC4000003>; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun soc: soc@0 { 89*4882a593Smuzhiyun compatible = "simple-bus"; 90*4882a593Smuzhiyun #address-cells = <1>; 91*4882a593Smuzhiyun #size-cells = <1>; 92*4882a593Smuzhiyun ranges = <0 0 0 0x18000000>; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun chipid@10000000 { 95*4882a593Smuzhiyun compatible = "samsung,exynos4210-chipid"; 96*4882a593Smuzhiyun reg = <0x10000000 0x100>; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun gic: interrupt-controller@11001000 { 100*4882a593Smuzhiyun compatible = "arm,gic-400"; 101*4882a593Smuzhiyun #interrupt-cells = <3>; 102*4882a593Smuzhiyun #address-cells = <0>; 103*4882a593Smuzhiyun interrupt-controller; 104*4882a593Smuzhiyun reg = <0x11001000 0x1000>, 105*4882a593Smuzhiyun <0x11002000 0x2000>, 106*4882a593Smuzhiyun <0x11004000 0x2000>, 107*4882a593Smuzhiyun <0x11006000 0x2000>; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun pdma0: pdma@10e10000 { 111*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 112*4882a593Smuzhiyun reg = <0x10E10000 0x1000>; 113*4882a593Smuzhiyun interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>; 114*4882a593Smuzhiyun clocks = <&clock_fsys0 ACLK_PDMA0>; 115*4882a593Smuzhiyun clock-names = "apb_pclk"; 116*4882a593Smuzhiyun #dma-cells = <1>; 117*4882a593Smuzhiyun #dma-channels = <8>; 118*4882a593Smuzhiyun #dma-requests = <32>; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun pdma1: pdma@10eb0000 { 122*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 123*4882a593Smuzhiyun reg = <0x10EB0000 0x1000>; 124*4882a593Smuzhiyun interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>; 125*4882a593Smuzhiyun clocks = <&clock_fsys0 ACLK_PDMA1>; 126*4882a593Smuzhiyun clock-names = "apb_pclk"; 127*4882a593Smuzhiyun #dma-cells = <1>; 128*4882a593Smuzhiyun #dma-channels = <8>; 129*4882a593Smuzhiyun #dma-requests = <32>; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun clock_topc: clock-controller@10570000 { 133*4882a593Smuzhiyun compatible = "samsung,exynos7-clock-topc"; 134*4882a593Smuzhiyun reg = <0x10570000 0x10000>; 135*4882a593Smuzhiyun #clock-cells = <1>; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun clock_top0: clock-controller@105d0000 { 139*4882a593Smuzhiyun compatible = "samsung,exynos7-clock-top0"; 140*4882a593Smuzhiyun reg = <0x105d0000 0xb000>; 141*4882a593Smuzhiyun #clock-cells = <1>; 142*4882a593Smuzhiyun clocks = <&fin_pll>, <&clock_topc DOUT_SCLK_BUS0_PLL>, 143*4882a593Smuzhiyun <&clock_topc DOUT_SCLK_BUS1_PLL>, 144*4882a593Smuzhiyun <&clock_topc DOUT_SCLK_CC_PLL>, 145*4882a593Smuzhiyun <&clock_topc DOUT_SCLK_MFC_PLL>; 146*4882a593Smuzhiyun clock-names = "fin_pll", "dout_sclk_bus0_pll", 147*4882a593Smuzhiyun "dout_sclk_bus1_pll", "dout_sclk_cc_pll", 148*4882a593Smuzhiyun "dout_sclk_mfc_pll"; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun clock_top1: clock-controller@105e0000 { 152*4882a593Smuzhiyun compatible = "samsung,exynos7-clock-top1"; 153*4882a593Smuzhiyun reg = <0x105e0000 0xb000>; 154*4882a593Smuzhiyun #clock-cells = <1>; 155*4882a593Smuzhiyun clocks = <&fin_pll>, <&clock_topc DOUT_SCLK_BUS0_PLL>, 156*4882a593Smuzhiyun <&clock_topc DOUT_SCLK_BUS1_PLL>, 157*4882a593Smuzhiyun <&clock_topc DOUT_SCLK_CC_PLL>, 158*4882a593Smuzhiyun <&clock_topc DOUT_SCLK_MFC_PLL>; 159*4882a593Smuzhiyun clock-names = "fin_pll", "dout_sclk_bus0_pll", 160*4882a593Smuzhiyun "dout_sclk_bus1_pll", "dout_sclk_cc_pll", 161*4882a593Smuzhiyun "dout_sclk_mfc_pll"; 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun clock_ccore: clock-controller@105b0000 { 165*4882a593Smuzhiyun compatible = "samsung,exynos7-clock-ccore"; 166*4882a593Smuzhiyun reg = <0x105b0000 0xd00>; 167*4882a593Smuzhiyun #clock-cells = <1>; 168*4882a593Smuzhiyun clocks = <&fin_pll>, <&clock_topc DOUT_ACLK_CCORE_133>; 169*4882a593Smuzhiyun clock-names = "fin_pll", "dout_aclk_ccore_133"; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun clock_peric0: clock-controller@13610000 { 173*4882a593Smuzhiyun compatible = "samsung,exynos7-clock-peric0"; 174*4882a593Smuzhiyun reg = <0x13610000 0xd00>; 175*4882a593Smuzhiyun #clock-cells = <1>; 176*4882a593Smuzhiyun clocks = <&fin_pll>, <&clock_top0 DOUT_ACLK_PERIC0>, 177*4882a593Smuzhiyun <&clock_top0 CLK_SCLK_UART0>; 178*4882a593Smuzhiyun clock-names = "fin_pll", "dout_aclk_peric0_66", 179*4882a593Smuzhiyun "sclk_uart0"; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun clock_peric1: clock-controller@14c80000 { 183*4882a593Smuzhiyun compatible = "samsung,exynos7-clock-peric1"; 184*4882a593Smuzhiyun reg = <0x14c80000 0xd00>; 185*4882a593Smuzhiyun #clock-cells = <1>; 186*4882a593Smuzhiyun clocks = <&fin_pll>, <&clock_top0 DOUT_ACLK_PERIC1>, 187*4882a593Smuzhiyun <&clock_top0 CLK_SCLK_UART1>, 188*4882a593Smuzhiyun <&clock_top0 CLK_SCLK_UART2>, 189*4882a593Smuzhiyun <&clock_top0 CLK_SCLK_UART3>; 190*4882a593Smuzhiyun clock-names = "fin_pll", "dout_aclk_peric1_66", 191*4882a593Smuzhiyun "sclk_uart1", "sclk_uart2", "sclk_uart3"; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun clock_peris: clock-controller@10040000 { 195*4882a593Smuzhiyun compatible = "samsung,exynos7-clock-peris"; 196*4882a593Smuzhiyun reg = <0x10040000 0xd00>; 197*4882a593Smuzhiyun #clock-cells = <1>; 198*4882a593Smuzhiyun clocks = <&fin_pll>, <&clock_topc DOUT_ACLK_PERIS>; 199*4882a593Smuzhiyun clock-names = "fin_pll", "dout_aclk_peris_66"; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun clock_fsys0: clock-controller@10e90000 { 203*4882a593Smuzhiyun compatible = "samsung,exynos7-clock-fsys0"; 204*4882a593Smuzhiyun reg = <0x10e90000 0xd00>; 205*4882a593Smuzhiyun #clock-cells = <1>; 206*4882a593Smuzhiyun clocks = <&fin_pll>, <&clock_top1 DOUT_ACLK_FSYS0_200>, 207*4882a593Smuzhiyun <&clock_top1 DOUT_SCLK_MMC2>; 208*4882a593Smuzhiyun clock-names = "fin_pll", "dout_aclk_fsys0_200", 209*4882a593Smuzhiyun "dout_sclk_mmc2"; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun clock_fsys1: clock-controller@156e0000 { 213*4882a593Smuzhiyun compatible = "samsung,exynos7-clock-fsys1"; 214*4882a593Smuzhiyun reg = <0x156e0000 0xd00>; 215*4882a593Smuzhiyun #clock-cells = <1>; 216*4882a593Smuzhiyun clocks = <&fin_pll>, <&clock_top1 DOUT_ACLK_FSYS1_200>, 217*4882a593Smuzhiyun <&clock_top1 DOUT_SCLK_MMC0>, 218*4882a593Smuzhiyun <&clock_top1 DOUT_SCLK_MMC1>, 219*4882a593Smuzhiyun <&clock_top1 DOUT_SCLK_UFSUNIPRO20>, 220*4882a593Smuzhiyun <&clock_top1 DOUT_SCLK_PHY_FSYS1>, 221*4882a593Smuzhiyun <&clock_top1 DOUT_SCLK_PHY_FSYS1_26M>; 222*4882a593Smuzhiyun clock-names = "fin_pll", "dout_aclk_fsys1_200", 223*4882a593Smuzhiyun "dout_sclk_mmc0", "dout_sclk_mmc1", 224*4882a593Smuzhiyun "dout_sclk_ufsunipro20", "dout_sclk_phy_fsys1", 225*4882a593Smuzhiyun "dout_sclk_phy_fsys1_26m"; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun serial_0: serial@13630000 { 229*4882a593Smuzhiyun compatible = "samsung,exynos4210-uart"; 230*4882a593Smuzhiyun reg = <0x13630000 0x100>; 231*4882a593Smuzhiyun interrupts = <GIC_SPI 440 IRQ_TYPE_LEVEL_HIGH>; 232*4882a593Smuzhiyun clocks = <&clock_peric0 PCLK_UART0>, 233*4882a593Smuzhiyun <&clock_peric0 SCLK_UART0>; 234*4882a593Smuzhiyun clock-names = "uart", "clk_uart_baud0"; 235*4882a593Smuzhiyun status = "disabled"; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun serial_1: serial@14c20000 { 239*4882a593Smuzhiyun compatible = "samsung,exynos4210-uart"; 240*4882a593Smuzhiyun reg = <0x14c20000 0x100>; 241*4882a593Smuzhiyun interrupts = <GIC_SPI 456 IRQ_TYPE_LEVEL_HIGH>; 242*4882a593Smuzhiyun clocks = <&clock_peric1 PCLK_UART1>, 243*4882a593Smuzhiyun <&clock_peric1 SCLK_UART1>; 244*4882a593Smuzhiyun clock-names = "uart", "clk_uart_baud0"; 245*4882a593Smuzhiyun status = "disabled"; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun serial_2: serial@14c30000 { 249*4882a593Smuzhiyun compatible = "samsung,exynos4210-uart"; 250*4882a593Smuzhiyun reg = <0x14c30000 0x100>; 251*4882a593Smuzhiyun interrupts = <GIC_SPI 457 IRQ_TYPE_LEVEL_HIGH>; 252*4882a593Smuzhiyun clocks = <&clock_peric1 PCLK_UART2>, 253*4882a593Smuzhiyun <&clock_peric1 SCLK_UART2>; 254*4882a593Smuzhiyun clock-names = "uart", "clk_uart_baud0"; 255*4882a593Smuzhiyun status = "disabled"; 256*4882a593Smuzhiyun }; 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun serial_3: serial@14c40000 { 259*4882a593Smuzhiyun compatible = "samsung,exynos4210-uart"; 260*4882a593Smuzhiyun reg = <0x14c40000 0x100>; 261*4882a593Smuzhiyun interrupts = <GIC_SPI 458 IRQ_TYPE_LEVEL_HIGH>; 262*4882a593Smuzhiyun clocks = <&clock_peric1 PCLK_UART3>, 263*4882a593Smuzhiyun <&clock_peric1 SCLK_UART3>; 264*4882a593Smuzhiyun clock-names = "uart", "clk_uart_baud0"; 265*4882a593Smuzhiyun status = "disabled"; 266*4882a593Smuzhiyun }; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun pinctrl_alive: pinctrl@10580000 { 269*4882a593Smuzhiyun compatible = "samsung,exynos7-pinctrl"; 270*4882a593Smuzhiyun reg = <0x10580000 0x1000>; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun wakeup-interrupt-controller { 273*4882a593Smuzhiyun compatible = "samsung,exynos7-wakeup-eint"; 274*4882a593Smuzhiyun interrupt-parent = <&gic>; 275*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun pinctrl_bus0: pinctrl@13470000 { 280*4882a593Smuzhiyun compatible = "samsung,exynos7-pinctrl"; 281*4882a593Smuzhiyun reg = <0x13470000 0x1000>; 282*4882a593Smuzhiyun interrupts = <GIC_SPI 383 IRQ_TYPE_LEVEL_HIGH>; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun pinctrl_nfc: pinctrl@14cd0000 { 286*4882a593Smuzhiyun compatible = "samsung,exynos7-pinctrl"; 287*4882a593Smuzhiyun reg = <0x14cd0000 0x1000>; 288*4882a593Smuzhiyun interrupts = <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun pinctrl_touch: pinctrl@14ce0000 { 292*4882a593Smuzhiyun compatible = "samsung,exynos7-pinctrl"; 293*4882a593Smuzhiyun reg = <0x14ce0000 0x1000>; 294*4882a593Smuzhiyun interrupts = <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>; 295*4882a593Smuzhiyun }; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun pinctrl_ff: pinctrl@14c90000 { 298*4882a593Smuzhiyun compatible = "samsung,exynos7-pinctrl"; 299*4882a593Smuzhiyun reg = <0x14c90000 0x1000>; 300*4882a593Smuzhiyun interrupts = <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>; 301*4882a593Smuzhiyun }; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun pinctrl_ese: pinctrl@14ca0000 { 304*4882a593Smuzhiyun compatible = "samsung,exynos7-pinctrl"; 305*4882a593Smuzhiyun reg = <0x14ca0000 0x1000>; 306*4882a593Smuzhiyun interrupts = <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>; 307*4882a593Smuzhiyun }; 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun pinctrl_fsys0: pinctrl@10e60000 { 310*4882a593Smuzhiyun compatible = "samsung,exynos7-pinctrl"; 311*4882a593Smuzhiyun reg = <0x10e60000 0x1000>; 312*4882a593Smuzhiyun interrupts = <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>; 313*4882a593Smuzhiyun }; 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun pinctrl_fsys1: pinctrl@15690000 { 316*4882a593Smuzhiyun compatible = "samsung,exynos7-pinctrl"; 317*4882a593Smuzhiyun reg = <0x15690000 0x1000>; 318*4882a593Smuzhiyun interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>; 319*4882a593Smuzhiyun }; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun pinctrl_bus1: pinctrl@14870000 { 322*4882a593Smuzhiyun compatible = "samsung,exynos7-pinctrl"; 323*4882a593Smuzhiyun reg = <0x14870000 0x1000>; 324*4882a593Smuzhiyun interrupts = <GIC_SPI 384 IRQ_TYPE_LEVEL_HIGH>; 325*4882a593Smuzhiyun }; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun hsi2c_0: hsi2c@13640000 { 328*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 329*4882a593Smuzhiyun reg = <0x13640000 0x1000>; 330*4882a593Smuzhiyun interrupts = <GIC_SPI 441 IRQ_TYPE_LEVEL_HIGH>; 331*4882a593Smuzhiyun #address-cells = <1>; 332*4882a593Smuzhiyun #size-cells = <0>; 333*4882a593Smuzhiyun pinctrl-names = "default"; 334*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c0_bus>; 335*4882a593Smuzhiyun clocks = <&clock_peric0 PCLK_HSI2C0>; 336*4882a593Smuzhiyun clock-names = "hsi2c"; 337*4882a593Smuzhiyun status = "disabled"; 338*4882a593Smuzhiyun }; 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun hsi2c_1: hsi2c@13650000 { 341*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 342*4882a593Smuzhiyun reg = <0x13650000 0x1000>; 343*4882a593Smuzhiyun interrupts = <GIC_SPI 442 IRQ_TYPE_LEVEL_HIGH>; 344*4882a593Smuzhiyun #address-cells = <1>; 345*4882a593Smuzhiyun #size-cells = <0>; 346*4882a593Smuzhiyun pinctrl-names = "default"; 347*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c1_bus>; 348*4882a593Smuzhiyun clocks = <&clock_peric0 PCLK_HSI2C1>; 349*4882a593Smuzhiyun clock-names = "hsi2c"; 350*4882a593Smuzhiyun status = "disabled"; 351*4882a593Smuzhiyun }; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun hsi2c_2: hsi2c@14e60000 { 354*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 355*4882a593Smuzhiyun reg = <0x14e60000 0x1000>; 356*4882a593Smuzhiyun interrupts = <GIC_SPI 459 IRQ_TYPE_LEVEL_HIGH>; 357*4882a593Smuzhiyun #address-cells = <1>; 358*4882a593Smuzhiyun #size-cells = <0>; 359*4882a593Smuzhiyun pinctrl-names = "default"; 360*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c2_bus>; 361*4882a593Smuzhiyun clocks = <&clock_peric1 PCLK_HSI2C2>; 362*4882a593Smuzhiyun clock-names = "hsi2c"; 363*4882a593Smuzhiyun status = "disabled"; 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun hsi2c_3: hsi2c@14e70000 { 367*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 368*4882a593Smuzhiyun reg = <0x14e70000 0x1000>; 369*4882a593Smuzhiyun interrupts = <GIC_SPI 460 IRQ_TYPE_LEVEL_HIGH>; 370*4882a593Smuzhiyun #address-cells = <1>; 371*4882a593Smuzhiyun #size-cells = <0>; 372*4882a593Smuzhiyun pinctrl-names = "default"; 373*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c3_bus>; 374*4882a593Smuzhiyun clocks = <&clock_peric1 PCLK_HSI2C3>; 375*4882a593Smuzhiyun clock-names = "hsi2c"; 376*4882a593Smuzhiyun status = "disabled"; 377*4882a593Smuzhiyun }; 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun hsi2c_4: hsi2c@13660000 { 380*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 381*4882a593Smuzhiyun reg = <0x13660000 0x1000>; 382*4882a593Smuzhiyun interrupts = <GIC_SPI 443 IRQ_TYPE_LEVEL_HIGH>; 383*4882a593Smuzhiyun #address-cells = <1>; 384*4882a593Smuzhiyun #size-cells = <0>; 385*4882a593Smuzhiyun pinctrl-names = "default"; 386*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c4_bus>; 387*4882a593Smuzhiyun clocks = <&clock_peric0 PCLK_HSI2C4>; 388*4882a593Smuzhiyun clock-names = "hsi2c"; 389*4882a593Smuzhiyun status = "disabled"; 390*4882a593Smuzhiyun }; 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun hsi2c_5: hsi2c@13670000 { 393*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 394*4882a593Smuzhiyun reg = <0x13670000 0x1000>; 395*4882a593Smuzhiyun interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>; 396*4882a593Smuzhiyun #address-cells = <1>; 397*4882a593Smuzhiyun #size-cells = <0>; 398*4882a593Smuzhiyun pinctrl-names = "default"; 399*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c5_bus>; 400*4882a593Smuzhiyun clocks = <&clock_peric0 PCLK_HSI2C5>; 401*4882a593Smuzhiyun clock-names = "hsi2c"; 402*4882a593Smuzhiyun status = "disabled"; 403*4882a593Smuzhiyun }; 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun hsi2c_6: hsi2c@14e00000 { 406*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 407*4882a593Smuzhiyun reg = <0x14e00000 0x1000>; 408*4882a593Smuzhiyun interrupts = <GIC_SPI 461 IRQ_TYPE_LEVEL_HIGH>; 409*4882a593Smuzhiyun #address-cells = <1>; 410*4882a593Smuzhiyun #size-cells = <0>; 411*4882a593Smuzhiyun pinctrl-names = "default"; 412*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c6_bus>; 413*4882a593Smuzhiyun clocks = <&clock_peric1 PCLK_HSI2C6>; 414*4882a593Smuzhiyun clock-names = "hsi2c"; 415*4882a593Smuzhiyun status = "disabled"; 416*4882a593Smuzhiyun }; 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun hsi2c_7: hsi2c@13e10000 { 419*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 420*4882a593Smuzhiyun reg = <0x13e10000 0x1000>; 421*4882a593Smuzhiyun interrupts = <GIC_SPI 462 IRQ_TYPE_LEVEL_HIGH>; 422*4882a593Smuzhiyun #address-cells = <1>; 423*4882a593Smuzhiyun #size-cells = <0>; 424*4882a593Smuzhiyun pinctrl-names = "default"; 425*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c7_bus>; 426*4882a593Smuzhiyun clocks = <&clock_peric1 PCLK_HSI2C7>; 427*4882a593Smuzhiyun clock-names = "hsi2c"; 428*4882a593Smuzhiyun status = "disabled"; 429*4882a593Smuzhiyun }; 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun hsi2c_8: hsi2c@14e20000 { 432*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 433*4882a593Smuzhiyun reg = <0x14e20000 0x1000>; 434*4882a593Smuzhiyun interrupts = <GIC_SPI 463 IRQ_TYPE_LEVEL_HIGH>; 435*4882a593Smuzhiyun #address-cells = <1>; 436*4882a593Smuzhiyun #size-cells = <0>; 437*4882a593Smuzhiyun pinctrl-names = "default"; 438*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c8_bus>; 439*4882a593Smuzhiyun clocks = <&clock_peric1 PCLK_HSI2C8>; 440*4882a593Smuzhiyun clock-names = "hsi2c"; 441*4882a593Smuzhiyun status = "disabled"; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun hsi2c_9: hsi2c@13680000 { 445*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 446*4882a593Smuzhiyun reg = <0x13680000 0x1000>; 447*4882a593Smuzhiyun interrupts = <GIC_SPI 445 IRQ_TYPE_LEVEL_HIGH>; 448*4882a593Smuzhiyun #address-cells = <1>; 449*4882a593Smuzhiyun #size-cells = <0>; 450*4882a593Smuzhiyun pinctrl-names = "default"; 451*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c9_bus>; 452*4882a593Smuzhiyun clocks = <&clock_peric0 PCLK_HSI2C9>; 453*4882a593Smuzhiyun clock-names = "hsi2c"; 454*4882a593Smuzhiyun status = "disabled"; 455*4882a593Smuzhiyun }; 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun hsi2c_10: hsi2c@13690000 { 458*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 459*4882a593Smuzhiyun reg = <0x13690000 0x1000>; 460*4882a593Smuzhiyun interrupts = <GIC_SPI 446 IRQ_TYPE_LEVEL_HIGH>; 461*4882a593Smuzhiyun #address-cells = <1>; 462*4882a593Smuzhiyun #size-cells = <0>; 463*4882a593Smuzhiyun pinctrl-names = "default"; 464*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c10_bus>; 465*4882a593Smuzhiyun clocks = <&clock_peric0 PCLK_HSI2C10>; 466*4882a593Smuzhiyun clock-names = "hsi2c"; 467*4882a593Smuzhiyun status = "disabled"; 468*4882a593Smuzhiyun }; 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun hsi2c_11: hsi2c@136a0000 { 471*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 472*4882a593Smuzhiyun reg = <0x136a0000 0x1000>; 473*4882a593Smuzhiyun interrupts = <GIC_SPI 447 IRQ_TYPE_LEVEL_HIGH>; 474*4882a593Smuzhiyun #address-cells = <1>; 475*4882a593Smuzhiyun #size-cells = <0>; 476*4882a593Smuzhiyun pinctrl-names = "default"; 477*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c11_bus>; 478*4882a593Smuzhiyun clocks = <&clock_peric0 PCLK_HSI2C11>; 479*4882a593Smuzhiyun clock-names = "hsi2c"; 480*4882a593Smuzhiyun status = "disabled"; 481*4882a593Smuzhiyun }; 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun pmu_system_controller: system-controller@105c0000 { 484*4882a593Smuzhiyun compatible = "samsung,exynos7-pmu", "syscon"; 485*4882a593Smuzhiyun reg = <0x105c0000 0x5000>; 486*4882a593Smuzhiyun }; 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun rtc: rtc@10590000 { 489*4882a593Smuzhiyun compatible = "samsung,s3c6410-rtc"; 490*4882a593Smuzhiyun reg = <0x10590000 0x100>; 491*4882a593Smuzhiyun interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>, 492*4882a593Smuzhiyun <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 493*4882a593Smuzhiyun clocks = <&clock_ccore PCLK_RTC>; 494*4882a593Smuzhiyun clock-names = "rtc"; 495*4882a593Smuzhiyun status = "disabled"; 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun watchdog: watchdog@101d0000 { 499*4882a593Smuzhiyun compatible = "samsung,exynos7-wdt"; 500*4882a593Smuzhiyun reg = <0x101d0000 0x100>; 501*4882a593Smuzhiyun interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 502*4882a593Smuzhiyun clocks = <&clock_peris PCLK_WDT>; 503*4882a593Smuzhiyun clock-names = "watchdog"; 504*4882a593Smuzhiyun samsung,syscon-phandle = <&pmu_system_controller>; 505*4882a593Smuzhiyun status = "disabled"; 506*4882a593Smuzhiyun }; 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun gpu: gpu@14ac0000 { 509*4882a593Smuzhiyun compatible = "samsung,exynos5433-mali", "arm,mali-t760"; 510*4882a593Smuzhiyun reg = <0x14ac0000 0x5000>; 511*4882a593Smuzhiyun interrupts = <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>, 512*4882a593Smuzhiyun <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>, 513*4882a593Smuzhiyun <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>; 514*4882a593Smuzhiyun interrupt-names = "job", "mmu", "gpu"; 515*4882a593Smuzhiyun status = "disabled"; 516*4882a593Smuzhiyun /* TODO: operating points for DVFS, cooling device */ 517*4882a593Smuzhiyun }; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun mmc_0: mmc@15740000 { 520*4882a593Smuzhiyun compatible = "samsung,exynos7-dw-mshc-smu"; 521*4882a593Smuzhiyun interrupts = <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>; 522*4882a593Smuzhiyun #address-cells = <1>; 523*4882a593Smuzhiyun #size-cells = <0>; 524*4882a593Smuzhiyun reg = <0x15740000 0x2000>; 525*4882a593Smuzhiyun clocks = <&clock_fsys1 ACLK_MMC0>, 526*4882a593Smuzhiyun <&clock_top1 CLK_SCLK_MMC0>; 527*4882a593Smuzhiyun clock-names = "biu", "ciu"; 528*4882a593Smuzhiyun fifo-depth = <0x40>; 529*4882a593Smuzhiyun status = "disabled"; 530*4882a593Smuzhiyun }; 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun mmc_1: mmc@15750000 { 533*4882a593Smuzhiyun compatible = "samsung,exynos7-dw-mshc"; 534*4882a593Smuzhiyun interrupts = <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>; 535*4882a593Smuzhiyun #address-cells = <1>; 536*4882a593Smuzhiyun #size-cells = <0>; 537*4882a593Smuzhiyun reg = <0x15750000 0x2000>; 538*4882a593Smuzhiyun clocks = <&clock_fsys1 ACLK_MMC1>, 539*4882a593Smuzhiyun <&clock_top1 CLK_SCLK_MMC1>; 540*4882a593Smuzhiyun clock-names = "biu", "ciu"; 541*4882a593Smuzhiyun fifo-depth = <0x40>; 542*4882a593Smuzhiyun status = "disabled"; 543*4882a593Smuzhiyun }; 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun mmc_2: mmc@15560000 { 546*4882a593Smuzhiyun compatible = "samsung,exynos7-dw-mshc-smu"; 547*4882a593Smuzhiyun interrupts = <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>; 548*4882a593Smuzhiyun #address-cells = <1>; 549*4882a593Smuzhiyun #size-cells = <0>; 550*4882a593Smuzhiyun reg = <0x15560000 0x2000>; 551*4882a593Smuzhiyun clocks = <&clock_fsys0 ACLK_MMC2>, 552*4882a593Smuzhiyun <&clock_top1 CLK_SCLK_MMC2>; 553*4882a593Smuzhiyun clock-names = "biu", "ciu"; 554*4882a593Smuzhiyun fifo-depth = <0x40>; 555*4882a593Smuzhiyun status = "disabled"; 556*4882a593Smuzhiyun }; 557*4882a593Smuzhiyun 558*4882a593Smuzhiyun adc: adc@13620000 { 559*4882a593Smuzhiyun compatible = "samsung,exynos7-adc"; 560*4882a593Smuzhiyun reg = <0x13620000 0x100>; 561*4882a593Smuzhiyun interrupts = <GIC_SPI 448 IRQ_TYPE_LEVEL_HIGH>; 562*4882a593Smuzhiyun clocks = <&clock_peric0 PCLK_ADCIF>; 563*4882a593Smuzhiyun clock-names = "adc"; 564*4882a593Smuzhiyun #io-channel-cells = <1>; 565*4882a593Smuzhiyun io-channel-ranges; 566*4882a593Smuzhiyun status = "disabled"; 567*4882a593Smuzhiyun }; 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun pwm: pwm@136c0000 { 570*4882a593Smuzhiyun compatible = "samsung,exynos4210-pwm"; 571*4882a593Smuzhiyun reg = <0x136c0000 0x100>; 572*4882a593Smuzhiyun interrupts = <GIC_SPI 449 IRQ_TYPE_LEVEL_HIGH>, 573*4882a593Smuzhiyun <GIC_SPI 450 IRQ_TYPE_LEVEL_HIGH>, 574*4882a593Smuzhiyun <GIC_SPI 451 IRQ_TYPE_LEVEL_HIGH>, 575*4882a593Smuzhiyun <GIC_SPI 452 IRQ_TYPE_LEVEL_HIGH>, 576*4882a593Smuzhiyun <GIC_SPI 453 IRQ_TYPE_LEVEL_HIGH>; 577*4882a593Smuzhiyun samsung,pwm-outputs = <0>, <1>, <2>, <3>; 578*4882a593Smuzhiyun #pwm-cells = <3>; 579*4882a593Smuzhiyun clocks = <&clock_peric0 PCLK_PWM>; 580*4882a593Smuzhiyun clock-names = "timers"; 581*4882a593Smuzhiyun }; 582*4882a593Smuzhiyun 583*4882a593Smuzhiyun tmuctrl_0: tmu@10060000 { 584*4882a593Smuzhiyun compatible = "samsung,exynos7-tmu"; 585*4882a593Smuzhiyun reg = <0x10060000 0x200>; 586*4882a593Smuzhiyun interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 587*4882a593Smuzhiyun clocks = <&clock_peris PCLK_TMU>, 588*4882a593Smuzhiyun <&clock_peris SCLK_TMU>; 589*4882a593Smuzhiyun clock-names = "tmu_apbif", "tmu_sclk"; 590*4882a593Smuzhiyun #thermal-sensor-cells = <0>; 591*4882a593Smuzhiyun }; 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun ufs: ufs@15570000 { 594*4882a593Smuzhiyun compatible = "samsung,exynos7-ufs"; 595*4882a593Smuzhiyun reg = <0x15570000 0x100>, /* 0: HCI standard */ 596*4882a593Smuzhiyun <0x15570100 0x100>, /* 1: Vendor specificed */ 597*4882a593Smuzhiyun <0x15571000 0x200>, /* 2: UNIPRO */ 598*4882a593Smuzhiyun <0x15572000 0x300>; /* 3: UFS protector */ 599*4882a593Smuzhiyun reg-names = "hci", "vs_hci", "unipro", "ufsp"; 600*4882a593Smuzhiyun interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>; 601*4882a593Smuzhiyun clocks = <&clock_fsys1 ACLK_UFS20_LINK>, 602*4882a593Smuzhiyun <&clock_fsys1 SCLK_UFSUNIPRO20_USER>; 603*4882a593Smuzhiyun clock-names = "core_clk", "sclk_unipro_main"; 604*4882a593Smuzhiyun freq-table-hz = <0 0>, <0 0>; 605*4882a593Smuzhiyun pinctrl-names = "default"; 606*4882a593Smuzhiyun pinctrl-0 = <&ufs_rst_n &ufs_refclk_out>; 607*4882a593Smuzhiyun phys = <&ufs_phy>; 608*4882a593Smuzhiyun phy-names = "ufs-phy"; 609*4882a593Smuzhiyun status = "disabled"; 610*4882a593Smuzhiyun }; 611*4882a593Smuzhiyun 612*4882a593Smuzhiyun ufs_phy: ufs-phy@15571800 { 613*4882a593Smuzhiyun compatible = "samsung,exynos7-ufs-phy"; 614*4882a593Smuzhiyun reg = <0x15571800 0x240>; 615*4882a593Smuzhiyun reg-names = "phy-pma"; 616*4882a593Smuzhiyun samsung,pmu-syscon = <&pmu_system_controller>; 617*4882a593Smuzhiyun #phy-cells = <0>; 618*4882a593Smuzhiyun clocks = <&clock_fsys1 SCLK_COMBO_PHY_EMBEDDED_26M>, 619*4882a593Smuzhiyun <&clock_fsys1 PHYCLK_UFS20_RX1_SYMBOL_USER>, 620*4882a593Smuzhiyun <&clock_fsys1 PHYCLK_UFS20_RX0_SYMBOL_USER>, 621*4882a593Smuzhiyun <&clock_fsys1 PHYCLK_UFS20_TX0_SYMBOL_USER>; 622*4882a593Smuzhiyun clock-names = "ref_clk", "rx1_symbol_clk", 623*4882a593Smuzhiyun "rx0_symbol_clk", 624*4882a593Smuzhiyun "tx0_symbol_clk"; 625*4882a593Smuzhiyun }; 626*4882a593Smuzhiyun 627*4882a593Smuzhiyun usbdrd_phy: phy@15500000 { 628*4882a593Smuzhiyun compatible = "samsung,exynos7-usbdrd-phy"; 629*4882a593Smuzhiyun reg = <0x15500000 0x100>; 630*4882a593Smuzhiyun clocks = <&clock_fsys0 ACLK_USBDRD300>, 631*4882a593Smuzhiyun <&clock_fsys0 OSCCLK_PHY_CLKOUT_USB30_PHY>, 632*4882a593Smuzhiyun <&clock_fsys0 PHYCLK_USBDRD300_UDRD30_PIPE_PCLK_USER>, 633*4882a593Smuzhiyun <&clock_fsys0 PHYCLK_USBDRD300_UDRD30_PHYCLK_USER>, 634*4882a593Smuzhiyun <&clock_fsys0 SCLK_USBDRD300_REFCLK>; 635*4882a593Smuzhiyun clock-names = "phy", "ref", "phy_pipe", 636*4882a593Smuzhiyun "phy_utmi", "itp"; 637*4882a593Smuzhiyun samsung,pmu-syscon = <&pmu_system_controller>; 638*4882a593Smuzhiyun #phy-cells = <1>; 639*4882a593Smuzhiyun }; 640*4882a593Smuzhiyun 641*4882a593Smuzhiyun usbdrd3 { 642*4882a593Smuzhiyun compatible = "samsung,exynos7-dwusb3"; 643*4882a593Smuzhiyun clocks = <&clock_fsys0 ACLK_USBDRD300>, 644*4882a593Smuzhiyun <&clock_fsys0 SCLK_USBDRD300_SUSPENDCLK>, 645*4882a593Smuzhiyun <&clock_fsys0 ACLK_AXIUS_USBDRD30X_FSYS0X>; 646*4882a593Smuzhiyun clock-names = "usbdrd30", "usbdrd30_susp_clk", 647*4882a593Smuzhiyun "usbdrd30_axius_clk"; 648*4882a593Smuzhiyun #address-cells = <1>; 649*4882a593Smuzhiyun #size-cells = <1>; 650*4882a593Smuzhiyun ranges; 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun dwc3@15400000 { 653*4882a593Smuzhiyun compatible = "snps,dwc3"; 654*4882a593Smuzhiyun reg = <0x15400000 0x10000>; 655*4882a593Smuzhiyun interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>; 656*4882a593Smuzhiyun phys = <&usbdrd_phy 0>, <&usbdrd_phy 1>; 657*4882a593Smuzhiyun phy-names = "usb2-phy", "usb3-phy"; 658*4882a593Smuzhiyun }; 659*4882a593Smuzhiyun }; 660*4882a593Smuzhiyun }; 661*4882a593Smuzhiyun 662*4882a593Smuzhiyun thermal-zones { 663*4882a593Smuzhiyun atlas_thermal: cluster0-thermal { 664*4882a593Smuzhiyun polling-delay-passive = <0>; /* milliseconds */ 665*4882a593Smuzhiyun polling-delay = <0>; /* milliseconds */ 666*4882a593Smuzhiyun thermal-sensors = <&tmuctrl_0>; 667*4882a593Smuzhiyun #include "exynos7-trip-points.dtsi" 668*4882a593Smuzhiyun }; 669*4882a593Smuzhiyun }; 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun timer { 672*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 673*4882a593Smuzhiyun interrupts = <GIC_PPI 13 674*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 675*4882a593Smuzhiyun <GIC_PPI 14 676*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 677*4882a593Smuzhiyun <GIC_PPI 11 678*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 679*4882a593Smuzhiyun <GIC_PPI 10 680*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>; 681*4882a593Smuzhiyun }; 682*4882a593Smuzhiyun}; 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun#include "exynos7-pinctrl.dtsi" 685*4882a593Smuzhiyun#include "arm/exynos-syscon-restart.dtsi" 686