xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm64/bitmain/bm1880.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2019 Linaro Ltd.
4*4882a593Smuzhiyun * Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun#include <dt-bindings/clock/bm1880-clock.h>
8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
9*4882a593Smuzhiyun#include <dt-bindings/reset/bitmain,bm1880-reset.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/ {
12*4882a593Smuzhiyun	compatible = "bitmain,bm1880";
13*4882a593Smuzhiyun	interrupt-parent = <&gic>;
14*4882a593Smuzhiyun	#address-cells = <2>;
15*4882a593Smuzhiyun	#size-cells = <2>;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	cpus {
18*4882a593Smuzhiyun		#address-cells = <1>;
19*4882a593Smuzhiyun		#size-cells = <0>;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun		cpu0: cpu@0 {
22*4882a593Smuzhiyun			device_type = "cpu";
23*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
24*4882a593Smuzhiyun			reg = <0x0>;
25*4882a593Smuzhiyun			enable-method = "psci";
26*4882a593Smuzhiyun		};
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun		cpu1: cpu@1 {
29*4882a593Smuzhiyun			device_type = "cpu";
30*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
31*4882a593Smuzhiyun			reg = <0x1>;
32*4882a593Smuzhiyun			enable-method = "psci";
33*4882a593Smuzhiyun		};
34*4882a593Smuzhiyun	};
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun	reserved-memory {
37*4882a593Smuzhiyun		#address-cells = <2>;
38*4882a593Smuzhiyun		#size-cells = <2>;
39*4882a593Smuzhiyun		ranges;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun		secmon@100000000 {
42*4882a593Smuzhiyun			reg = <0x1 0x00000000 0x0 0x20000>;
43*4882a593Smuzhiyun			no-map;
44*4882a593Smuzhiyun		};
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun		jpu@130000000 {
47*4882a593Smuzhiyun			reg = <0x1 0x30000000 0x0 0x08000000>; // 128M
48*4882a593Smuzhiyun			no-map;
49*4882a593Smuzhiyun		};
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun		vpu@138000000 {
52*4882a593Smuzhiyun			reg = <0x1 0x38000000 0x0 0x08000000>; // 128M
53*4882a593Smuzhiyun			no-map;
54*4882a593Smuzhiyun		};
55*4882a593Smuzhiyun	};
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun	psci {
58*4882a593Smuzhiyun		compatible = "arm,psci-0.2";
59*4882a593Smuzhiyun		method = "smc";
60*4882a593Smuzhiyun	};
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun	timer {
63*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
64*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>,
65*4882a593Smuzhiyun			     <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>,
66*4882a593Smuzhiyun			     <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>,
67*4882a593Smuzhiyun			     <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>;
68*4882a593Smuzhiyun	};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun	osc: osc {
71*4882a593Smuzhiyun		compatible = "fixed-clock";
72*4882a593Smuzhiyun		clock-frequency = <25000000>;
73*4882a593Smuzhiyun		#clock-cells = <0>;
74*4882a593Smuzhiyun	};
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun	soc {
77*4882a593Smuzhiyun		compatible = "simple-bus";
78*4882a593Smuzhiyun		#address-cells = <2>;
79*4882a593Smuzhiyun		#size-cells = <2>;
80*4882a593Smuzhiyun		ranges;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun		gic: interrupt-controller@50001000 {
83*4882a593Smuzhiyun			compatible = "arm,gic-400";
84*4882a593Smuzhiyun			reg = <0x0 0x50001000 0x0 0x1000>,
85*4882a593Smuzhiyun			      <0x0 0x50002000 0x0 0x2000>;
86*4882a593Smuzhiyun			interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_LOW>;
87*4882a593Smuzhiyun			interrupt-controller;
88*4882a593Smuzhiyun			#interrupt-cells = <3>;
89*4882a593Smuzhiyun		};
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun		sctrl: system-controller@50010000 {
92*4882a593Smuzhiyun			compatible = "bitmain,bm1880-sctrl", "syscon",
93*4882a593Smuzhiyun				     "simple-mfd";
94*4882a593Smuzhiyun			reg = <0x0 0x50010000 0x0 0x1000>;
95*4882a593Smuzhiyun			#address-cells = <1>;
96*4882a593Smuzhiyun			#size-cells = <1>;
97*4882a593Smuzhiyun			ranges = <0x0 0x0 0x50010000 0x1000>;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun			pinctrl: pinctrl@400 {
100*4882a593Smuzhiyun				compatible = "bitmain,bm1880-pinctrl";
101*4882a593Smuzhiyun				reg = <0x400 0x120>;
102*4882a593Smuzhiyun			};
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun			clk: clock-controller@e8 {
105*4882a593Smuzhiyun				compatible = "bitmain,bm1880-clk";
106*4882a593Smuzhiyun				reg = <0xe8 0x0c>, <0x800 0xb0>;
107*4882a593Smuzhiyun				reg-names = "pll", "sys";
108*4882a593Smuzhiyun				clocks = <&osc>;
109*4882a593Smuzhiyun				clock-names = "osc";
110*4882a593Smuzhiyun				#clock-cells = <1>;
111*4882a593Smuzhiyun			};
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun			rst: reset-controller@c00 {
114*4882a593Smuzhiyun				compatible = "bitmain,bm1880-reset";
115*4882a593Smuzhiyun				reg = <0xc00 0x8>;
116*4882a593Smuzhiyun				#reset-cells = <1>;
117*4882a593Smuzhiyun			};
118*4882a593Smuzhiyun		};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun		gpio0: gpio@50027000 {
121*4882a593Smuzhiyun			#address-cells = <1>;
122*4882a593Smuzhiyun			#size-cells = <0>;
123*4882a593Smuzhiyun			compatible = "snps,dw-apb-gpio";
124*4882a593Smuzhiyun			reg = <0x0 0x50027000 0x0 0x400>;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun			porta: gpio-controller@0 {
127*4882a593Smuzhiyun				compatible = "snps,dw-apb-gpio-port";
128*4882a593Smuzhiyun				gpio-controller;
129*4882a593Smuzhiyun				#gpio-cells = <2>;
130*4882a593Smuzhiyun				snps,nr-gpios = <32>;
131*4882a593Smuzhiyun				reg = <0>;
132*4882a593Smuzhiyun				interrupt-controller;
133*4882a593Smuzhiyun				#interrupt-cells = <2>;
134*4882a593Smuzhiyun				interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
135*4882a593Smuzhiyun			};
136*4882a593Smuzhiyun		};
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun		gpio1: gpio@50027400 {
139*4882a593Smuzhiyun			#address-cells = <1>;
140*4882a593Smuzhiyun			#size-cells = <0>;
141*4882a593Smuzhiyun			compatible = "snps,dw-apb-gpio";
142*4882a593Smuzhiyun			reg = <0x0 0x50027400 0x0 0x400>;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun			portb: gpio-controller@0 {
145*4882a593Smuzhiyun				compatible = "snps,dw-apb-gpio-port";
146*4882a593Smuzhiyun				gpio-controller;
147*4882a593Smuzhiyun				#gpio-cells = <2>;
148*4882a593Smuzhiyun				snps,nr-gpios = <32>;
149*4882a593Smuzhiyun				reg = <0>;
150*4882a593Smuzhiyun				interrupt-controller;
151*4882a593Smuzhiyun				#interrupt-cells = <2>;
152*4882a593Smuzhiyun				interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
153*4882a593Smuzhiyun			};
154*4882a593Smuzhiyun		};
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun		gpio2: gpio@50027800 {
157*4882a593Smuzhiyun			#address-cells = <1>;
158*4882a593Smuzhiyun			#size-cells = <0>;
159*4882a593Smuzhiyun			compatible = "snps,dw-apb-gpio";
160*4882a593Smuzhiyun			reg = <0x0 0x50027800 0x0 0x400>;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun			portc: gpio-controller@0 {
163*4882a593Smuzhiyun				compatible = "snps,dw-apb-gpio-port";
164*4882a593Smuzhiyun				gpio-controller;
165*4882a593Smuzhiyun				#gpio-cells = <2>;
166*4882a593Smuzhiyun				snps,nr-gpios = <8>;
167*4882a593Smuzhiyun				reg = <0>;
168*4882a593Smuzhiyun				interrupt-controller;
169*4882a593Smuzhiyun				#interrupt-cells = <2>;
170*4882a593Smuzhiyun				interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
171*4882a593Smuzhiyun			};
172*4882a593Smuzhiyun		};
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun		uart0: serial@58018000 {
175*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
176*4882a593Smuzhiyun			reg = <0x0 0x58018000 0x0 0x2000>;
177*4882a593Smuzhiyun			clocks = <&clk BM1880_CLK_UART_500M>,
178*4882a593Smuzhiyun				 <&clk BM1880_CLK_APB_UART>;
179*4882a593Smuzhiyun			clock-names = "baudclk", "apb_pclk";
180*4882a593Smuzhiyun			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
181*4882a593Smuzhiyun			reg-shift = <2>;
182*4882a593Smuzhiyun			reg-io-width = <4>;
183*4882a593Smuzhiyun			resets = <&rst BM1880_RST_UART0_1_CLK>;
184*4882a593Smuzhiyun			status = "disabled";
185*4882a593Smuzhiyun		};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun		uart1: serial@5801A000 {
188*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
189*4882a593Smuzhiyun			reg = <0x0 0x5801a000 0x0 0x2000>;
190*4882a593Smuzhiyun			clocks = <&clk BM1880_CLK_UART_500M>,
191*4882a593Smuzhiyun				 <&clk BM1880_CLK_APB_UART>;
192*4882a593Smuzhiyun			clock-names = "baudclk", "apb_pclk";
193*4882a593Smuzhiyun			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
194*4882a593Smuzhiyun			reg-shift = <2>;
195*4882a593Smuzhiyun			reg-io-width = <4>;
196*4882a593Smuzhiyun			resets = <&rst BM1880_RST_UART0_1_ACLK>;
197*4882a593Smuzhiyun			status = "disabled";
198*4882a593Smuzhiyun		};
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun		uart2: serial@5801C000 {
201*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
202*4882a593Smuzhiyun			reg = <0x0 0x5801c000 0x0 0x2000>;
203*4882a593Smuzhiyun			clocks = <&clk BM1880_CLK_UART_500M>,
204*4882a593Smuzhiyun				 <&clk BM1880_CLK_APB_UART>;
205*4882a593Smuzhiyun			clock-names = "baudclk", "apb_pclk";
206*4882a593Smuzhiyun			interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
207*4882a593Smuzhiyun			reg-shift = <2>;
208*4882a593Smuzhiyun			reg-io-width = <4>;
209*4882a593Smuzhiyun			resets = <&rst BM1880_RST_UART2_3_CLK>;
210*4882a593Smuzhiyun			status = "disabled";
211*4882a593Smuzhiyun		};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun		uart3: serial@5801E000 {
214*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
215*4882a593Smuzhiyun			reg = <0x0 0x5801e000 0x0 0x2000>;
216*4882a593Smuzhiyun			clocks = <&clk BM1880_CLK_UART_500M>,
217*4882a593Smuzhiyun				 <&clk BM1880_CLK_APB_UART>;
218*4882a593Smuzhiyun			clock-names = "baudclk", "apb_pclk";
219*4882a593Smuzhiyun			interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
220*4882a593Smuzhiyun			reg-shift = <2>;
221*4882a593Smuzhiyun			reg-io-width = <4>;
222*4882a593Smuzhiyun			resets = <&rst BM1880_RST_UART2_3_ACLK>;
223*4882a593Smuzhiyun			status = "disabled";
224*4882a593Smuzhiyun		};
225*4882a593Smuzhiyun	};
226*4882a593Smuzhiyun};
227