xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm/wm8850.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * wm8850.dtsi - Device tree file for Wondermedia WM8850 SoC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun/ {
9*4882a593Smuzhiyun	#address-cells = <1>;
10*4882a593Smuzhiyun	#size-cells = <1>;
11*4882a593Smuzhiyun	compatible = "wm,wm8850";
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun	cpus {
14*4882a593Smuzhiyun		#address-cells = <1>;
15*4882a593Smuzhiyun		#size-cells = <0>;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun		cpu@0 {
18*4882a593Smuzhiyun			device_type = "cpu";
19*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
20*4882a593Smuzhiyun			reg = <0x0>;
21*4882a593Smuzhiyun		};
22*4882a593Smuzhiyun	};
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun	memory {
25*4882a593Smuzhiyun		device_type = "memory";
26*4882a593Smuzhiyun		reg = <0x0 0x0>;
27*4882a593Smuzhiyun	};
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun	aliases {
30*4882a593Smuzhiyun		serial0 = &uart0;
31*4882a593Smuzhiyun		serial1 = &uart1;
32*4882a593Smuzhiyun		serial2 = &uart2;
33*4882a593Smuzhiyun		serial3 = &uart3;
34*4882a593Smuzhiyun	};
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun	soc {
37*4882a593Smuzhiyun		#address-cells = <1>;
38*4882a593Smuzhiyun		#size-cells = <1>;
39*4882a593Smuzhiyun		compatible = "simple-bus";
40*4882a593Smuzhiyun		ranges;
41*4882a593Smuzhiyun		interrupt-parent = <&intc0>;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun		intc0: interrupt-controller@d8140000 {
44*4882a593Smuzhiyun			compatible = "via,vt8500-intc";
45*4882a593Smuzhiyun			interrupt-controller;
46*4882a593Smuzhiyun			reg = <0xd8140000 0x10000>;
47*4882a593Smuzhiyun			#interrupt-cells = <1>;
48*4882a593Smuzhiyun		};
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun		/* Secondary IC cascaded to intc0 */
51*4882a593Smuzhiyun		intc1: interrupt-controller@d8150000 {
52*4882a593Smuzhiyun			compatible = "via,vt8500-intc";
53*4882a593Smuzhiyun			interrupt-controller;
54*4882a593Smuzhiyun			#interrupt-cells = <1>;
55*4882a593Smuzhiyun			reg = <0xD8150000 0x10000>;
56*4882a593Smuzhiyun			interrupts = <56 57 58 59 60 61 62 63>;
57*4882a593Smuzhiyun		};
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun		pinctrl: pinctrl@d8110000 {
60*4882a593Smuzhiyun			compatible = "wm,wm8850-pinctrl";
61*4882a593Smuzhiyun			reg = <0xd8110000 0x10000>;
62*4882a593Smuzhiyun			interrupt-controller;
63*4882a593Smuzhiyun			#interrupt-cells = <2>;
64*4882a593Smuzhiyun			gpio-controller;
65*4882a593Smuzhiyun			#gpio-cells = <2>;
66*4882a593Smuzhiyun		};
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun		pmc@d8130000 {
69*4882a593Smuzhiyun			compatible = "via,vt8500-pmc";
70*4882a593Smuzhiyun			reg = <0xd8130000 0x1000>;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun			clocks {
73*4882a593Smuzhiyun				#address-cells = <1>;
74*4882a593Smuzhiyun				#size-cells = <0>;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun				ref25: ref25M {
77*4882a593Smuzhiyun					#clock-cells = <0>;
78*4882a593Smuzhiyun					compatible = "fixed-clock";
79*4882a593Smuzhiyun					clock-frequency = <25000000>;
80*4882a593Smuzhiyun				};
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun				ref24: ref24M {
83*4882a593Smuzhiyun					#clock-cells = <0>;
84*4882a593Smuzhiyun					compatible = "fixed-clock";
85*4882a593Smuzhiyun					clock-frequency = <24000000>;
86*4882a593Smuzhiyun				};
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun				plla: plla {
89*4882a593Smuzhiyun					#clock-cells = <0>;
90*4882a593Smuzhiyun					compatible = "wm,wm8850-pll-clock";
91*4882a593Smuzhiyun					clocks = <&ref24>;
92*4882a593Smuzhiyun					reg = <0x200>;
93*4882a593Smuzhiyun				};
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun				pllb: pllb {
96*4882a593Smuzhiyun					#clock-cells = <0>;
97*4882a593Smuzhiyun					compatible = "wm,wm8850-pll-clock";
98*4882a593Smuzhiyun					clocks = <&ref24>;
99*4882a593Smuzhiyun					reg = <0x204>;
100*4882a593Smuzhiyun				};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun				pllc: pllc {
103*4882a593Smuzhiyun					#clock-cells = <0>;
104*4882a593Smuzhiyun					compatible = "wm,wm8850-pll-clock";
105*4882a593Smuzhiyun					clocks = <&ref24>;
106*4882a593Smuzhiyun					reg = <0x208>;
107*4882a593Smuzhiyun				};
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun				plld: plld {
110*4882a593Smuzhiyun					#clock-cells = <0>;
111*4882a593Smuzhiyun					compatible = "wm,wm8850-pll-clock";
112*4882a593Smuzhiyun					clocks = <&ref24>;
113*4882a593Smuzhiyun					reg = <0x20c>;
114*4882a593Smuzhiyun				};
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun				plle: plle {
117*4882a593Smuzhiyun					#clock-cells = <0>;
118*4882a593Smuzhiyun					compatible = "wm,wm8850-pll-clock";
119*4882a593Smuzhiyun					clocks = <&ref24>;
120*4882a593Smuzhiyun					reg = <0x210>;
121*4882a593Smuzhiyun				};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun				pllf: pllf {
124*4882a593Smuzhiyun					#clock-cells = <0>;
125*4882a593Smuzhiyun					compatible = "wm,wm8850-pll-clock";
126*4882a593Smuzhiyun					clocks = <&ref24>;
127*4882a593Smuzhiyun					reg = <0x214>;
128*4882a593Smuzhiyun				};
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun				pllg: pllg {
131*4882a593Smuzhiyun					#clock-cells = <0>;
132*4882a593Smuzhiyun					compatible = "wm,wm8850-pll-clock";
133*4882a593Smuzhiyun					clocks = <&ref24>;
134*4882a593Smuzhiyun					reg = <0x218>;
135*4882a593Smuzhiyun				};
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun				clkarm: arm {
138*4882a593Smuzhiyun					#clock-cells = <0>;
139*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
140*4882a593Smuzhiyun					clocks = <&plla>;
141*4882a593Smuzhiyun					divisor-reg = <0x300>;
142*4882a593Smuzhiyun				};
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun				clkahb: ahb {
145*4882a593Smuzhiyun					#clock-cells = <0>;
146*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
147*4882a593Smuzhiyun					clocks = <&pllb>;
148*4882a593Smuzhiyun					divisor-reg = <0x304>;
149*4882a593Smuzhiyun				};
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun				clkapb: apb {
152*4882a593Smuzhiyun					#clock-cells = <0>;
153*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
154*4882a593Smuzhiyun					clocks = <&pllb>;
155*4882a593Smuzhiyun					divisor-reg = <0x320>;
156*4882a593Smuzhiyun				};
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun				clkddr: ddr {
159*4882a593Smuzhiyun					#clock-cells = <0>;
160*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
161*4882a593Smuzhiyun					clocks = <&plld>;
162*4882a593Smuzhiyun					divisor-reg = <0x310>;
163*4882a593Smuzhiyun				};
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun				clkuart0: uart0 {
166*4882a593Smuzhiyun					#clock-cells = <0>;
167*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
168*4882a593Smuzhiyun					clocks = <&ref24>;
169*4882a593Smuzhiyun					enable-reg = <0x254>;
170*4882a593Smuzhiyun					enable-bit = <24>;
171*4882a593Smuzhiyun				};
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun				clkuart1: uart1 {
174*4882a593Smuzhiyun					#clock-cells = <0>;
175*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
176*4882a593Smuzhiyun					clocks = <&ref24>;
177*4882a593Smuzhiyun					enable-reg = <0x254>;
178*4882a593Smuzhiyun					enable-bit = <25>;
179*4882a593Smuzhiyun				};
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun                                clkuart2: uart2 {
182*4882a593Smuzhiyun                                        #clock-cells = <0>;
183*4882a593Smuzhiyun                                        compatible = "via,vt8500-device-clock";
184*4882a593Smuzhiyun                                        clocks = <&ref24>;
185*4882a593Smuzhiyun                                        enable-reg = <0x254>;
186*4882a593Smuzhiyun                                        enable-bit = <26>;
187*4882a593Smuzhiyun                                };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun                                clkuart3: uart3 {
190*4882a593Smuzhiyun                                        #clock-cells = <0>;
191*4882a593Smuzhiyun                                        compatible = "via,vt8500-device-clock";
192*4882a593Smuzhiyun                                        clocks = <&ref24>;
193*4882a593Smuzhiyun                                        enable-reg = <0x254>;
194*4882a593Smuzhiyun                                        enable-bit = <27>;
195*4882a593Smuzhiyun                                };
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun				clkpwm: pwm {
198*4882a593Smuzhiyun					#clock-cells = <0>;
199*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
200*4882a593Smuzhiyun					clocks = <&pllb>;
201*4882a593Smuzhiyun					divisor-reg = <0x350>;
202*4882a593Smuzhiyun					enable-reg = <0x250>;
203*4882a593Smuzhiyun					enable-bit = <17>;
204*4882a593Smuzhiyun				};
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun				clksdhc: sdhc {
207*4882a593Smuzhiyun					#clock-cells = <0>;
208*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
209*4882a593Smuzhiyun					clocks = <&pllb>;
210*4882a593Smuzhiyun					divisor-reg = <0x330>;
211*4882a593Smuzhiyun					divisor-mask = <0x3f>;
212*4882a593Smuzhiyun					enable-reg = <0x250>;
213*4882a593Smuzhiyun					enable-bit = <0>;
214*4882a593Smuzhiyun				};
215*4882a593Smuzhiyun			};
216*4882a593Smuzhiyun		};
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun		fb: fb@d8051700 {
219*4882a593Smuzhiyun			compatible = "wm,wm8505-fb";
220*4882a593Smuzhiyun			reg = <0xd8051700 0x200>;
221*4882a593Smuzhiyun		};
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun		ge_rops@d8050400 {
224*4882a593Smuzhiyun			compatible = "wm,prizm-ge-rops";
225*4882a593Smuzhiyun			reg = <0xd8050400 0x100>;
226*4882a593Smuzhiyun		};
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun		pwm: pwm@d8220000 {
229*4882a593Smuzhiyun			#pwm-cells = <3>;
230*4882a593Smuzhiyun			compatible = "via,vt8500-pwm";
231*4882a593Smuzhiyun			reg = <0xd8220000 0x100>;
232*4882a593Smuzhiyun			clocks = <&clkpwm>;
233*4882a593Smuzhiyun		};
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun		timer@d8130100 {
236*4882a593Smuzhiyun			compatible = "via,vt8500-timer";
237*4882a593Smuzhiyun			reg = <0xd8130100 0x28>;
238*4882a593Smuzhiyun			interrupts = <36>;
239*4882a593Smuzhiyun		};
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun		ehci@d8007900 {
242*4882a593Smuzhiyun			compatible = "via,vt8500-ehci";
243*4882a593Smuzhiyun			reg = <0xd8007900 0x200>;
244*4882a593Smuzhiyun			interrupts = <26>;
245*4882a593Smuzhiyun		};
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun		uhci@d8007b00 {
248*4882a593Smuzhiyun			compatible = "platform-uhci";
249*4882a593Smuzhiyun			reg = <0xd8007b00 0x200>;
250*4882a593Smuzhiyun			interrupts = <26>;
251*4882a593Smuzhiyun		};
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun		uhci@d8008d00 {
254*4882a593Smuzhiyun			compatible = "platform-uhci";
255*4882a593Smuzhiyun			reg = <0xd8008d00 0x200>;
256*4882a593Smuzhiyun			interrupts = <26>;
257*4882a593Smuzhiyun		};
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun		uart0: serial@d8200000 {
260*4882a593Smuzhiyun			compatible = "via,vt8500-uart";
261*4882a593Smuzhiyun			reg = <0xd8200000 0x1040>;
262*4882a593Smuzhiyun			interrupts = <32>;
263*4882a593Smuzhiyun			clocks = <&clkuart0>;
264*4882a593Smuzhiyun			status = "disabled";
265*4882a593Smuzhiyun		};
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun		uart1: serial@d82b0000 {
268*4882a593Smuzhiyun			compatible = "via,vt8500-uart";
269*4882a593Smuzhiyun			reg = <0xd82b0000 0x1040>;
270*4882a593Smuzhiyun			interrupts = <33>;
271*4882a593Smuzhiyun			clocks = <&clkuart1>;
272*4882a593Smuzhiyun			status = "disabled";
273*4882a593Smuzhiyun		};
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun                uart2: serial@d8210000 {
276*4882a593Smuzhiyun                        compatible = "via,vt8500-uart";
277*4882a593Smuzhiyun                        reg = <0xd8210000 0x1040>;
278*4882a593Smuzhiyun                        interrupts = <47>;
279*4882a593Smuzhiyun                        clocks = <&clkuart2>;
280*4882a593Smuzhiyun			status = "disabled";
281*4882a593Smuzhiyun                };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun                uart3: serial@d82c0000 {
284*4882a593Smuzhiyun                        compatible = "via,vt8500-uart";
285*4882a593Smuzhiyun                        reg = <0xd82c0000 0x1040>;
286*4882a593Smuzhiyun                        interrupts = <50>;
287*4882a593Smuzhiyun                        clocks = <&clkuart3>;
288*4882a593Smuzhiyun			status = "disabled";
289*4882a593Smuzhiyun                };
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun		rtc@d8100000 {
292*4882a593Smuzhiyun			compatible = "via,vt8500-rtc";
293*4882a593Smuzhiyun			reg = <0xd8100000 0x10000>;
294*4882a593Smuzhiyun			interrupts = <48>;
295*4882a593Smuzhiyun		};
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun		sdhc@d800a000 {
298*4882a593Smuzhiyun			compatible = "wm,wm8505-sdhc";
299*4882a593Smuzhiyun			reg = <0xd800a000 0x1000>;
300*4882a593Smuzhiyun			interrupts = <20 21>;
301*4882a593Smuzhiyun			clocks = <&clksdhc>;
302*4882a593Smuzhiyun			bus-width = <4>;
303*4882a593Smuzhiyun			sdon-inverted;
304*4882a593Smuzhiyun		};
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun		ethernet@d8004000 {
307*4882a593Smuzhiyun			compatible = "via,vt8500-rhine";
308*4882a593Smuzhiyun			reg = <0xd8004000 0x100>;
309*4882a593Smuzhiyun			interrupts = <10>;
310*4882a593Smuzhiyun                };
311*4882a593Smuzhiyun	};
312*4882a593Smuzhiyun};
313