1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * wm8750.dtsi - Device tree file for Wondermedia WM8750 SoC 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz> 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/ { 9*4882a593Smuzhiyun #address-cells = <1>; 10*4882a593Smuzhiyun #size-cells = <1>; 11*4882a593Smuzhiyun compatible = "wm,wm8750"; 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun cpus { 14*4882a593Smuzhiyun #address-cells = <0>; 15*4882a593Smuzhiyun #size-cells = <0>; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun cpu { 18*4882a593Smuzhiyun device_type = "cpu"; 19*4882a593Smuzhiyun compatible = "arm,arm1176jzf"; 20*4882a593Smuzhiyun }; 21*4882a593Smuzhiyun }; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun memory { 24*4882a593Smuzhiyun device_type = "memory"; 25*4882a593Smuzhiyun reg = <0x0 0x0>; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun aliases { 29*4882a593Smuzhiyun serial0 = &uart0; 30*4882a593Smuzhiyun serial1 = &uart1; 31*4882a593Smuzhiyun serial2 = &uart2; 32*4882a593Smuzhiyun serial3 = &uart3; 33*4882a593Smuzhiyun serial4 = &uart4; 34*4882a593Smuzhiyun serial5 = &uart5; 35*4882a593Smuzhiyun i2c0 = &i2c_0; 36*4882a593Smuzhiyun i2c1 = &i2c_1; 37*4882a593Smuzhiyun }; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun soc { 40*4882a593Smuzhiyun #address-cells = <1>; 41*4882a593Smuzhiyun #size-cells = <1>; 42*4882a593Smuzhiyun compatible = "simple-bus"; 43*4882a593Smuzhiyun ranges; 44*4882a593Smuzhiyun interrupt-parent = <&intc0>; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun intc0: interrupt-controller@d8140000 { 47*4882a593Smuzhiyun compatible = "via,vt8500-intc"; 48*4882a593Smuzhiyun interrupt-controller; 49*4882a593Smuzhiyun reg = <0xd8140000 0x10000>; 50*4882a593Smuzhiyun #interrupt-cells = <1>; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* Secondary IC cascaded to intc0 */ 54*4882a593Smuzhiyun intc1: interrupt-controller@d8150000 { 55*4882a593Smuzhiyun compatible = "via,vt8500-intc"; 56*4882a593Smuzhiyun interrupt-controller; 57*4882a593Smuzhiyun #interrupt-cells = <1>; 58*4882a593Smuzhiyun reg = <0xD8150000 0x10000>; 59*4882a593Smuzhiyun interrupts = <56 57 58 59 60 61 62 63>; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun pinctrl: pinctrl@d8110000 { 63*4882a593Smuzhiyun compatible = "wm,wm8750-pinctrl"; 64*4882a593Smuzhiyun reg = <0xd8110000 0x10000>; 65*4882a593Smuzhiyun interrupt-controller; 66*4882a593Smuzhiyun #interrupt-cells = <2>; 67*4882a593Smuzhiyun gpio-controller; 68*4882a593Smuzhiyun #gpio-cells = <2>; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun pmc@d8130000 { 72*4882a593Smuzhiyun compatible = "via,vt8500-pmc"; 73*4882a593Smuzhiyun reg = <0xd8130000 0x1000>; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun clocks { 76*4882a593Smuzhiyun #address-cells = <1>; 77*4882a593Smuzhiyun #size-cells = <0>; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun ref24: ref24M { 80*4882a593Smuzhiyun #clock-cells = <0>; 81*4882a593Smuzhiyun compatible = "fixed-clock"; 82*4882a593Smuzhiyun clock-frequency = <24000000>; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun ref25: ref25M { 86*4882a593Smuzhiyun #clock-cells = <0>; 87*4882a593Smuzhiyun compatible = "fixed-clock"; 88*4882a593Smuzhiyun clock-frequency = <25000000>; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun plla: plla { 92*4882a593Smuzhiyun #clock-cells = <0>; 93*4882a593Smuzhiyun compatible = "wm,wm8750-pll-clock"; 94*4882a593Smuzhiyun clocks = <&ref25>; 95*4882a593Smuzhiyun reg = <0x200>; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun pllb: pllb { 99*4882a593Smuzhiyun #clock-cells = <0>; 100*4882a593Smuzhiyun compatible = "wm,wm8750-pll-clock"; 101*4882a593Smuzhiyun clocks = <&ref25>; 102*4882a593Smuzhiyun reg = <0x204>; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun pllc: pllc { 106*4882a593Smuzhiyun #clock-cells = <0>; 107*4882a593Smuzhiyun compatible = "wm,wm8750-pll-clock"; 108*4882a593Smuzhiyun clocks = <&ref25>; 109*4882a593Smuzhiyun reg = <0x208>; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun plld: plld { 113*4882a593Smuzhiyun #clock-cells = <0>; 114*4882a593Smuzhiyun compatible = "wm,wm8750-pll-clock"; 115*4882a593Smuzhiyun clocks = <&ref25>; 116*4882a593Smuzhiyun reg = <0x20C>; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun plle: plle { 120*4882a593Smuzhiyun #clock-cells = <0>; 121*4882a593Smuzhiyun compatible = "wm,wm8750-pll-clock"; 122*4882a593Smuzhiyun clocks = <&ref25>; 123*4882a593Smuzhiyun reg = <0x210>; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun clkarm: arm { 127*4882a593Smuzhiyun #clock-cells = <0>; 128*4882a593Smuzhiyun compatible = "via,vt8500-device-clock"; 129*4882a593Smuzhiyun clocks = <&plla>; 130*4882a593Smuzhiyun divisor-reg = <0x300>; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun clkahb: ahb { 134*4882a593Smuzhiyun #clock-cells = <0>; 135*4882a593Smuzhiyun compatible = "via,vt8500-device-clock"; 136*4882a593Smuzhiyun clocks = <&pllb>; 137*4882a593Smuzhiyun divisor-reg = <0x304>; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun clkapb: apb { 141*4882a593Smuzhiyun #clock-cells = <0>; 142*4882a593Smuzhiyun compatible = "via,vt8500-device-clock"; 143*4882a593Smuzhiyun clocks = <&pllb>; 144*4882a593Smuzhiyun divisor-reg = <0x320>; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun clkddr: ddr { 148*4882a593Smuzhiyun #clock-cells = <0>; 149*4882a593Smuzhiyun compatible = "via,vt8500-device-clock"; 150*4882a593Smuzhiyun clocks = <&plld>; 151*4882a593Smuzhiyun divisor-reg = <0x310>; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun clkuart0: uart0 { 155*4882a593Smuzhiyun #clock-cells = <0>; 156*4882a593Smuzhiyun compatible = "via,vt8500-device-clock"; 157*4882a593Smuzhiyun clocks = <&ref24>; 158*4882a593Smuzhiyun enable-reg = <0x254>; 159*4882a593Smuzhiyun enable-bit = <24>; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun clkuart1: uart1 { 163*4882a593Smuzhiyun #clock-cells = <0>; 164*4882a593Smuzhiyun compatible = "via,vt8500-device-clock"; 165*4882a593Smuzhiyun clocks = <&ref24>; 166*4882a593Smuzhiyun enable-reg = <0x254>; 167*4882a593Smuzhiyun enable-bit = <25>; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun clkuart2: uart2 { 171*4882a593Smuzhiyun #clock-cells = <0>; 172*4882a593Smuzhiyun compatible = "via,vt8500-device-clock"; 173*4882a593Smuzhiyun clocks = <&ref24>; 174*4882a593Smuzhiyun enable-reg = <0x254>; 175*4882a593Smuzhiyun enable-bit = <26>; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun clkuart3: uart3 { 179*4882a593Smuzhiyun #clock-cells = <0>; 180*4882a593Smuzhiyun compatible = "via,vt8500-device-clock"; 181*4882a593Smuzhiyun clocks = <&ref24>; 182*4882a593Smuzhiyun enable-reg = <0x254>; 183*4882a593Smuzhiyun enable-bit = <27>; 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun clkuart4: uart4 { 187*4882a593Smuzhiyun #clock-cells = <0>; 188*4882a593Smuzhiyun compatible = "via,vt8500-device-clock"; 189*4882a593Smuzhiyun clocks = <&ref24>; 190*4882a593Smuzhiyun enable-reg = <0x254>; 191*4882a593Smuzhiyun enable-bit = <28>; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun clkuart5: uart5 { 195*4882a593Smuzhiyun #clock-cells = <0>; 196*4882a593Smuzhiyun compatible = "via,vt8500-device-clock"; 197*4882a593Smuzhiyun clocks = <&ref24>; 198*4882a593Smuzhiyun enable-reg = <0x254>; 199*4882a593Smuzhiyun enable-bit = <29>; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun clkpwm: pwm { 203*4882a593Smuzhiyun #clock-cells = <0>; 204*4882a593Smuzhiyun compatible = "via,vt8500-device-clock"; 205*4882a593Smuzhiyun clocks = <&pllb>; 206*4882a593Smuzhiyun divisor-reg = <0x350>; 207*4882a593Smuzhiyun enable-reg = <0x250>; 208*4882a593Smuzhiyun enable-bit = <17>; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun clksdhc: sdhc { 212*4882a593Smuzhiyun #clock-cells = <0>; 213*4882a593Smuzhiyun compatible = "via,vt8500-device-clock"; 214*4882a593Smuzhiyun clocks = <&pllb>; 215*4882a593Smuzhiyun divisor-reg = <0x330>; 216*4882a593Smuzhiyun divisor-mask = <0x3f>; 217*4882a593Smuzhiyun enable-reg = <0x250>; 218*4882a593Smuzhiyun enable-bit = <0>; 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun clki2c0: i2c0clk { 222*4882a593Smuzhiyun #clock-cells = <0>; 223*4882a593Smuzhiyun compatible = "via,vt8500-device-clock"; 224*4882a593Smuzhiyun clocks = <&pllb>; 225*4882a593Smuzhiyun divisor-reg = <0x3A0>; 226*4882a593Smuzhiyun enable-reg = <0x250>; 227*4882a593Smuzhiyun enable-bit = <8>; 228*4882a593Smuzhiyun }; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun clki2c1: i2c1clk { 231*4882a593Smuzhiyun #clock-cells = <0>; 232*4882a593Smuzhiyun compatible = "via,vt8500-device-clock"; 233*4882a593Smuzhiyun clocks = <&pllb>; 234*4882a593Smuzhiyun divisor-reg = <0x3A4>; 235*4882a593Smuzhiyun enable-reg = <0x250>; 236*4882a593Smuzhiyun enable-bit = <9>; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun }; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun pwm: pwm@d8220000 { 242*4882a593Smuzhiyun #pwm-cells = <3>; 243*4882a593Smuzhiyun compatible = "via,vt8500-pwm"; 244*4882a593Smuzhiyun reg = <0xd8220000 0x100>; 245*4882a593Smuzhiyun clocks = <&clkpwm>; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun timer@d8130100 { 249*4882a593Smuzhiyun compatible = "via,vt8500-timer"; 250*4882a593Smuzhiyun reg = <0xd8130100 0x28>; 251*4882a593Smuzhiyun interrupts = <36>; 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun ehci@d8007900 { 255*4882a593Smuzhiyun compatible = "via,vt8500-ehci"; 256*4882a593Smuzhiyun reg = <0xd8007900 0x200>; 257*4882a593Smuzhiyun interrupts = <26>; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun uhci@d8007b00 { 261*4882a593Smuzhiyun compatible = "platform-uhci"; 262*4882a593Smuzhiyun reg = <0xd8007b00 0x200>; 263*4882a593Smuzhiyun interrupts = <26>; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun uhci@d8008d00 { 267*4882a593Smuzhiyun compatible = "platform-uhci"; 268*4882a593Smuzhiyun reg = <0xd8008d00 0x200>; 269*4882a593Smuzhiyun interrupts = <26>; 270*4882a593Smuzhiyun }; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun uart0: serial@d8200000 { 273*4882a593Smuzhiyun compatible = "via,vt8500-uart"; 274*4882a593Smuzhiyun reg = <0xd8200000 0x1040>; 275*4882a593Smuzhiyun interrupts = <32>; 276*4882a593Smuzhiyun clocks = <&clkuart0>; 277*4882a593Smuzhiyun status = "disabled"; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun uart1: serial@d82b0000 { 281*4882a593Smuzhiyun compatible = "via,vt8500-uart"; 282*4882a593Smuzhiyun reg = <0xd82b0000 0x1040>; 283*4882a593Smuzhiyun interrupts = <33>; 284*4882a593Smuzhiyun clocks = <&clkuart1>; 285*4882a593Smuzhiyun status = "disabled"; 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun uart2: serial@d8210000 { 289*4882a593Smuzhiyun compatible = "via,vt8500-uart"; 290*4882a593Smuzhiyun reg = <0xd8210000 0x1040>; 291*4882a593Smuzhiyun interrupts = <47>; 292*4882a593Smuzhiyun clocks = <&clkuart2>; 293*4882a593Smuzhiyun status = "disabled"; 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun uart3: serial@d82c0000 { 297*4882a593Smuzhiyun compatible = "via,vt8500-uart"; 298*4882a593Smuzhiyun reg = <0xd82c0000 0x1040>; 299*4882a593Smuzhiyun interrupts = <50>; 300*4882a593Smuzhiyun clocks = <&clkuart3>; 301*4882a593Smuzhiyun status = "disabled"; 302*4882a593Smuzhiyun }; 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun uart4: serial@d8370000 { 305*4882a593Smuzhiyun compatible = "via,vt8500-uart"; 306*4882a593Smuzhiyun reg = <0xd8370000 0x1040>; 307*4882a593Smuzhiyun interrupts = <30>; 308*4882a593Smuzhiyun clocks = <&clkuart4>; 309*4882a593Smuzhiyun status = "disabled"; 310*4882a593Smuzhiyun }; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun uart5: serial@d8380000 { 313*4882a593Smuzhiyun compatible = "via,vt8500-uart"; 314*4882a593Smuzhiyun reg = <0xd8380000 0x1040>; 315*4882a593Smuzhiyun interrupts = <43>; 316*4882a593Smuzhiyun clocks = <&clkuart5>; 317*4882a593Smuzhiyun status = "disabled"; 318*4882a593Smuzhiyun }; 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun rtc@d8100000 { 321*4882a593Smuzhiyun compatible = "via,vt8500-rtc"; 322*4882a593Smuzhiyun reg = <0xd8100000 0x10000>; 323*4882a593Smuzhiyun interrupts = <48>; 324*4882a593Smuzhiyun }; 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun sdhc@d800a000 { 327*4882a593Smuzhiyun compatible = "wm,wm8505-sdhc"; 328*4882a593Smuzhiyun reg = <0xd800a000 0x1000>; 329*4882a593Smuzhiyun interrupts = <20 21>; 330*4882a593Smuzhiyun clocks = <&clksdhc>; 331*4882a593Smuzhiyun bus-width = <4>; 332*4882a593Smuzhiyun sdon-inverted; 333*4882a593Smuzhiyun }; 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun i2c_0: i2c@d8280000 { 336*4882a593Smuzhiyun compatible = "wm,wm8505-i2c"; 337*4882a593Smuzhiyun reg = <0xd8280000 0x1000>; 338*4882a593Smuzhiyun interrupts = <19>; 339*4882a593Smuzhiyun clocks = <&clki2c0>; 340*4882a593Smuzhiyun clock-frequency = <400000>; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun i2c_1: i2c@d8320000 { 344*4882a593Smuzhiyun compatible = "wm,wm8505-i2c"; 345*4882a593Smuzhiyun reg = <0xd8320000 0x1000>; 346*4882a593Smuzhiyun interrupts = <18>; 347*4882a593Smuzhiyun clocks = <&clki2c1>; 348*4882a593Smuzhiyun clock-frequency = <400000>; 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun }; 351*4882a593Smuzhiyun}; 352