1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright 2013 Maxime Ripard 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Maxime Ripard <maxime.ripard@free-electrons.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 7*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 8*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 9*4882a593Smuzhiyun * whole. 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 12*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 13*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of the 14*4882a593Smuzhiyun * License, or (at your option) any later version. 15*4882a593Smuzhiyun * 16*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 17*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 18*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 19*4882a593Smuzhiyun * GNU General Public License for more details. 20*4882a593Smuzhiyun * 21*4882a593Smuzhiyun * Or, alternatively, 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 24*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 25*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 26*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 27*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 28*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 29*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 30*4882a593Smuzhiyun * conditions: 31*4882a593Smuzhiyun * 32*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 33*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 34*4882a593Smuzhiyun * 35*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 36*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 37*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 38*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 39*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 40*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 41*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 42*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 43*4882a593Smuzhiyun */ 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 46*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 47*4882a593Smuzhiyun#include <dt-bindings/dma/sun4i-a10.h> 48*4882a593Smuzhiyun#include <dt-bindings/clock/sun7i-a20-ccu.h> 49*4882a593Smuzhiyun#include <dt-bindings/reset/sun4i-a10-ccu.h> 50*4882a593Smuzhiyun#include <dt-bindings/pinctrl/sun4i-a10.h> 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun/ { 53*4882a593Smuzhiyun interrupt-parent = <&gic>; 54*4882a593Smuzhiyun #address-cells = <1>; 55*4882a593Smuzhiyun #size-cells = <1>; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun aliases { 58*4882a593Smuzhiyun ethernet0 = &gmac; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun chosen { 62*4882a593Smuzhiyun #address-cells = <1>; 63*4882a593Smuzhiyun #size-cells = <1>; 64*4882a593Smuzhiyun ranges; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun framebuffer-lcd0-hdmi { 67*4882a593Smuzhiyun compatible = "allwinner,simple-framebuffer", 68*4882a593Smuzhiyun "simple-framebuffer"; 69*4882a593Smuzhiyun allwinner,pipeline = "de_be0-lcd0-hdmi"; 70*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_LCD0>, <&ccu CLK_AHB_HDMI0>, 71*4882a593Smuzhiyun <&ccu CLK_AHB_DE_BE0>, <&ccu CLK_DE_BE0>, 72*4882a593Smuzhiyun <&ccu CLK_TCON0_CH1>, <&ccu CLK_DRAM_DE_BE0>, 73*4882a593Smuzhiyun <&ccu CLK_HDMI>; 74*4882a593Smuzhiyun status = "disabled"; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun framebuffer-lcd0 { 78*4882a593Smuzhiyun compatible = "allwinner,simple-framebuffer", 79*4882a593Smuzhiyun "simple-framebuffer"; 80*4882a593Smuzhiyun allwinner,pipeline = "de_be0-lcd0"; 81*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_LCD0>, <&ccu CLK_AHB_DE_BE0>, 82*4882a593Smuzhiyun <&ccu CLK_DE_BE0>, <&ccu CLK_TCON0_CH0>, 83*4882a593Smuzhiyun <&ccu CLK_DRAM_DE_BE0>; 84*4882a593Smuzhiyun status = "disabled"; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun framebuffer-lcd0-tve0 { 88*4882a593Smuzhiyun compatible = "allwinner,simple-framebuffer", 89*4882a593Smuzhiyun "simple-framebuffer"; 90*4882a593Smuzhiyun allwinner,pipeline = "de_be0-lcd0-tve0"; 91*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_TVE0>, <&ccu CLK_AHB_LCD0>, 92*4882a593Smuzhiyun <&ccu CLK_AHB_DE_BE0>, 93*4882a593Smuzhiyun <&ccu CLK_DE_BE0>, <&ccu CLK_TCON0_CH1>, 94*4882a593Smuzhiyun <&ccu CLK_DRAM_TVE0>, <&ccu CLK_DRAM_DE_BE0>; 95*4882a593Smuzhiyun status = "disabled"; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun cpus { 100*4882a593Smuzhiyun #address-cells = <1>; 101*4882a593Smuzhiyun #size-cells = <0>; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun cpu0: cpu@0 { 104*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 105*4882a593Smuzhiyun device_type = "cpu"; 106*4882a593Smuzhiyun reg = <0>; 107*4882a593Smuzhiyun clocks = <&ccu CLK_CPU>; 108*4882a593Smuzhiyun clock-latency = <244144>; /* 8 32k periods */ 109*4882a593Smuzhiyun operating-points = < 110*4882a593Smuzhiyun /* kHz uV */ 111*4882a593Smuzhiyun 960000 1400000 112*4882a593Smuzhiyun 912000 1400000 113*4882a593Smuzhiyun 864000 1300000 114*4882a593Smuzhiyun 720000 1200000 115*4882a593Smuzhiyun 528000 1100000 116*4882a593Smuzhiyun 312000 1000000 117*4882a593Smuzhiyun 144000 1000000 118*4882a593Smuzhiyun >; 119*4882a593Smuzhiyun #cooling-cells = <2>; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun cpu1: cpu@1 { 123*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 124*4882a593Smuzhiyun device_type = "cpu"; 125*4882a593Smuzhiyun reg = <1>; 126*4882a593Smuzhiyun clocks = <&ccu CLK_CPU>; 127*4882a593Smuzhiyun clock-latency = <244144>; /* 8 32k periods */ 128*4882a593Smuzhiyun operating-points = < 129*4882a593Smuzhiyun /* kHz uV */ 130*4882a593Smuzhiyun 960000 1400000 131*4882a593Smuzhiyun 912000 1400000 132*4882a593Smuzhiyun 864000 1300000 133*4882a593Smuzhiyun 720000 1200000 134*4882a593Smuzhiyun 528000 1100000 135*4882a593Smuzhiyun 312000 1000000 136*4882a593Smuzhiyun 144000 1000000 137*4882a593Smuzhiyun >; 138*4882a593Smuzhiyun #cooling-cells = <2>; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun }; 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun thermal-zones { 143*4882a593Smuzhiyun cpu_thermal { 144*4882a593Smuzhiyun /* milliseconds */ 145*4882a593Smuzhiyun polling-delay-passive = <250>; 146*4882a593Smuzhiyun polling-delay = <1000>; 147*4882a593Smuzhiyun thermal-sensors = <&rtp>; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun cooling-maps { 150*4882a593Smuzhiyun map0 { 151*4882a593Smuzhiyun trip = <&cpu_alert0>; 152*4882a593Smuzhiyun cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 153*4882a593Smuzhiyun <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun trips { 158*4882a593Smuzhiyun cpu_alert0: cpu_alert0 { 159*4882a593Smuzhiyun /* milliCelsius */ 160*4882a593Smuzhiyun temperature = <75000>; 161*4882a593Smuzhiyun hysteresis = <2000>; 162*4882a593Smuzhiyun type = "passive"; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun cpu_crit: cpu_crit { 166*4882a593Smuzhiyun /* milliCelsius */ 167*4882a593Smuzhiyun temperature = <100000>; 168*4882a593Smuzhiyun hysteresis = <2000>; 169*4882a593Smuzhiyun type = "critical"; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun reserved-memory { 176*4882a593Smuzhiyun #address-cells = <1>; 177*4882a593Smuzhiyun #size-cells = <1>; 178*4882a593Smuzhiyun ranges; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun /* Address must be kept in the lower 256 MiBs of DRAM for VE. */ 181*4882a593Smuzhiyun default-pool { 182*4882a593Smuzhiyun compatible = "shared-dma-pool"; 183*4882a593Smuzhiyun size = <0x6000000>; 184*4882a593Smuzhiyun alloc-ranges = <0x40000000 0x10000000>; 185*4882a593Smuzhiyun reusable; 186*4882a593Smuzhiyun linux,cma-default; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun timer { 191*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 192*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 193*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 194*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 195*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun pmu { 199*4882a593Smuzhiyun compatible = "arm,cortex-a7-pmu"; 200*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 201*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>; 202*4882a593Smuzhiyun }; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun clocks { 205*4882a593Smuzhiyun #address-cells = <1>; 206*4882a593Smuzhiyun #size-cells = <1>; 207*4882a593Smuzhiyun ranges; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun osc24M: clk-24M { 210*4882a593Smuzhiyun #clock-cells = <0>; 211*4882a593Smuzhiyun compatible = "fixed-clock"; 212*4882a593Smuzhiyun clock-frequency = <24000000>; 213*4882a593Smuzhiyun clock-output-names = "osc24M"; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun osc32k: clk-32k { 217*4882a593Smuzhiyun #clock-cells = <0>; 218*4882a593Smuzhiyun compatible = "fixed-clock"; 219*4882a593Smuzhiyun clock-frequency = <32768>; 220*4882a593Smuzhiyun clock-output-names = "osc32k"; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun /* 224*4882a593Smuzhiyun * The following two are dummy clocks, placeholders 225*4882a593Smuzhiyun * used in the gmac_tx clock. The gmac driver will 226*4882a593Smuzhiyun * choose one parent depending on the PHY interface 227*4882a593Smuzhiyun * mode, using clk_set_rate auto-reparenting. 228*4882a593Smuzhiyun * 229*4882a593Smuzhiyun * The actual TX clock rate is not controlled by the 230*4882a593Smuzhiyun * gmac_tx clock. 231*4882a593Smuzhiyun */ 232*4882a593Smuzhiyun mii_phy_tx_clk: clk-mii-phy-tx { 233*4882a593Smuzhiyun #clock-cells = <0>; 234*4882a593Smuzhiyun compatible = "fixed-clock"; 235*4882a593Smuzhiyun clock-frequency = <25000000>; 236*4882a593Smuzhiyun clock-output-names = "mii_phy_tx"; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun gmac_int_tx_clk: clk-gmac-int-tx { 240*4882a593Smuzhiyun #clock-cells = <0>; 241*4882a593Smuzhiyun compatible = "fixed-clock"; 242*4882a593Smuzhiyun clock-frequency = <125000000>; 243*4882a593Smuzhiyun clock-output-names = "gmac_int_tx"; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun gmac_tx_clk: clk@1c20164 { 247*4882a593Smuzhiyun #clock-cells = <0>; 248*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-gmac-clk"; 249*4882a593Smuzhiyun reg = <0x01c20164 0x4>; 250*4882a593Smuzhiyun clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>; 251*4882a593Smuzhiyun clock-output-names = "gmac_tx"; 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun de: display-engine { 257*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-display-engine"; 258*4882a593Smuzhiyun allwinner,pipelines = <&fe0>, <&fe1>; 259*4882a593Smuzhiyun status = "disabled"; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun soc { 263*4882a593Smuzhiyun compatible = "simple-bus"; 264*4882a593Smuzhiyun #address-cells = <1>; 265*4882a593Smuzhiyun #size-cells = <1>; 266*4882a593Smuzhiyun ranges; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun system-control@1c00000 { 269*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-system-control", 270*4882a593Smuzhiyun "allwinner,sun4i-a10-system-control"; 271*4882a593Smuzhiyun reg = <0x01c00000 0x30>; 272*4882a593Smuzhiyun #address-cells = <1>; 273*4882a593Smuzhiyun #size-cells = <1>; 274*4882a593Smuzhiyun ranges; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun sram_a: sram@0 { 277*4882a593Smuzhiyun compatible = "mmio-sram"; 278*4882a593Smuzhiyun reg = <0x00000000 0xc000>; 279*4882a593Smuzhiyun #address-cells = <1>; 280*4882a593Smuzhiyun #size-cells = <1>; 281*4882a593Smuzhiyun ranges = <0 0x00000000 0xc000>; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun emac_sram: sram-section@8000 { 284*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-sram-a3-a4", 285*4882a593Smuzhiyun "allwinner,sun4i-a10-sram-a3-a4"; 286*4882a593Smuzhiyun reg = <0x8000 0x4000>; 287*4882a593Smuzhiyun status = "disabled"; 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun sram_d: sram@10000 { 292*4882a593Smuzhiyun compatible = "mmio-sram"; 293*4882a593Smuzhiyun reg = <0x00010000 0x1000>; 294*4882a593Smuzhiyun #address-cells = <1>; 295*4882a593Smuzhiyun #size-cells = <1>; 296*4882a593Smuzhiyun ranges = <0 0x00010000 0x1000>; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun otg_sram: sram-section@0 { 299*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-sram-d", 300*4882a593Smuzhiyun "allwinner,sun4i-a10-sram-d"; 301*4882a593Smuzhiyun reg = <0x0000 0x1000>; 302*4882a593Smuzhiyun status = "disabled"; 303*4882a593Smuzhiyun }; 304*4882a593Smuzhiyun }; 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun sram_c: sram@1d00000 { 307*4882a593Smuzhiyun compatible = "mmio-sram"; 308*4882a593Smuzhiyun reg = <0x01d00000 0xd0000>; 309*4882a593Smuzhiyun #address-cells = <1>; 310*4882a593Smuzhiyun #size-cells = <1>; 311*4882a593Smuzhiyun ranges = <0 0x01d00000 0xd0000>; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun ve_sram: sram-section@0 { 314*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-sram-c1", 315*4882a593Smuzhiyun "allwinner,sun4i-a10-sram-c1"; 316*4882a593Smuzhiyun reg = <0x000000 0x80000>; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun }; 319*4882a593Smuzhiyun }; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun nmi_intc: interrupt-controller@1c00030 { 322*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-sc-nmi"; 323*4882a593Smuzhiyun interrupt-controller; 324*4882a593Smuzhiyun #interrupt-cells = <2>; 325*4882a593Smuzhiyun reg = <0x01c00030 0x0c>; 326*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; 327*4882a593Smuzhiyun }; 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun dma: dma-controller@1c02000 { 330*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-dma"; 331*4882a593Smuzhiyun reg = <0x01c02000 0x1000>; 332*4882a593Smuzhiyun interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 333*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_DMA>; 334*4882a593Smuzhiyun #dma-cells = <2>; 335*4882a593Smuzhiyun }; 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun nfc: nand-controller@1c03000 { 338*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-nand"; 339*4882a593Smuzhiyun reg = <0x01c03000 0x1000>; 340*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 341*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_NAND>, <&ccu CLK_NAND>; 342*4882a593Smuzhiyun clock-names = "ahb", "mod"; 343*4882a593Smuzhiyun dmas = <&dma SUN4I_DMA_DEDICATED 3>; 344*4882a593Smuzhiyun dma-names = "rxtx"; 345*4882a593Smuzhiyun status = "disabled"; 346*4882a593Smuzhiyun #address-cells = <1>; 347*4882a593Smuzhiyun #size-cells = <0>; 348*4882a593Smuzhiyun }; 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun spi0: spi@1c05000 { 351*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-spi"; 352*4882a593Smuzhiyun reg = <0x01c05000 0x1000>; 353*4882a593Smuzhiyun interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 354*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_SPI0>, <&ccu CLK_SPI0>; 355*4882a593Smuzhiyun clock-names = "ahb", "mod"; 356*4882a593Smuzhiyun dmas = <&dma SUN4I_DMA_DEDICATED 27>, 357*4882a593Smuzhiyun <&dma SUN4I_DMA_DEDICATED 26>; 358*4882a593Smuzhiyun dma-names = "rx", "tx"; 359*4882a593Smuzhiyun status = "disabled"; 360*4882a593Smuzhiyun #address-cells = <1>; 361*4882a593Smuzhiyun #size-cells = <0>; 362*4882a593Smuzhiyun num-cs = <4>; 363*4882a593Smuzhiyun }; 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun spi1: spi@1c06000 { 366*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-spi"; 367*4882a593Smuzhiyun reg = <0x01c06000 0x1000>; 368*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 369*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_SPI1>, <&ccu CLK_SPI1>; 370*4882a593Smuzhiyun clock-names = "ahb", "mod"; 371*4882a593Smuzhiyun dmas = <&dma SUN4I_DMA_DEDICATED 9>, 372*4882a593Smuzhiyun <&dma SUN4I_DMA_DEDICATED 8>; 373*4882a593Smuzhiyun dma-names = "rx", "tx"; 374*4882a593Smuzhiyun status = "disabled"; 375*4882a593Smuzhiyun #address-cells = <1>; 376*4882a593Smuzhiyun #size-cells = <0>; 377*4882a593Smuzhiyun num-cs = <1>; 378*4882a593Smuzhiyun }; 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun csi0: csi@1c09000 { 381*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-csi0"; 382*4882a593Smuzhiyun reg = <0x01c09000 0x1000>; 383*4882a593Smuzhiyun interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; 384*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_CSI0>, <&ccu CLK_CSI_SCLK>, <&ccu CLK_DRAM_CSI0>; 385*4882a593Smuzhiyun clock-names = "bus", "isp", "ram"; 386*4882a593Smuzhiyun resets = <&ccu RST_CSI0>; 387*4882a593Smuzhiyun status = "disabled"; 388*4882a593Smuzhiyun }; 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun emac: ethernet@1c0b000 { 391*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-emac"; 392*4882a593Smuzhiyun reg = <0x01c0b000 0x1000>; 393*4882a593Smuzhiyun interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 394*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_EMAC>; 395*4882a593Smuzhiyun allwinner,sram = <&emac_sram 1>; 396*4882a593Smuzhiyun status = "disabled"; 397*4882a593Smuzhiyun }; 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun mdio: mdio@1c0b080 { 400*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-mdio"; 401*4882a593Smuzhiyun reg = <0x01c0b080 0x14>; 402*4882a593Smuzhiyun status = "disabled"; 403*4882a593Smuzhiyun #address-cells = <1>; 404*4882a593Smuzhiyun #size-cells = <0>; 405*4882a593Smuzhiyun }; 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun tcon0: lcd-controller@1c0c000 { 408*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-tcon0", 409*4882a593Smuzhiyun "allwinner,sun7i-a20-tcon"; 410*4882a593Smuzhiyun reg = <0x01c0c000 0x1000>; 411*4882a593Smuzhiyun interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 412*4882a593Smuzhiyun resets = <&ccu RST_TCON0>, <&ccu RST_LVDS>; 413*4882a593Smuzhiyun reset-names = "lcd", "lvds"; 414*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_LCD0>, 415*4882a593Smuzhiyun <&ccu CLK_TCON0_CH0>, 416*4882a593Smuzhiyun <&ccu CLK_TCON0_CH1>; 417*4882a593Smuzhiyun clock-names = "ahb", 418*4882a593Smuzhiyun "tcon-ch0", 419*4882a593Smuzhiyun "tcon-ch1"; 420*4882a593Smuzhiyun clock-output-names = "tcon0-pixel-clock"; 421*4882a593Smuzhiyun #clock-cells = <0>; 422*4882a593Smuzhiyun dmas = <&dma SUN4I_DMA_DEDICATED 14>; 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun ports { 425*4882a593Smuzhiyun #address-cells = <1>; 426*4882a593Smuzhiyun #size-cells = <0>; 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun tcon0_in: port@0 { 429*4882a593Smuzhiyun #address-cells = <1>; 430*4882a593Smuzhiyun #size-cells = <0>; 431*4882a593Smuzhiyun reg = <0>; 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun tcon0_in_be0: endpoint@0 { 434*4882a593Smuzhiyun reg = <0>; 435*4882a593Smuzhiyun remote-endpoint = <&be0_out_tcon0>; 436*4882a593Smuzhiyun }; 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun tcon0_in_be1: endpoint@1 { 439*4882a593Smuzhiyun reg = <1>; 440*4882a593Smuzhiyun remote-endpoint = <&be1_out_tcon0>; 441*4882a593Smuzhiyun }; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun tcon0_out: port@1 { 445*4882a593Smuzhiyun #address-cells = <1>; 446*4882a593Smuzhiyun #size-cells = <0>; 447*4882a593Smuzhiyun reg = <1>; 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun tcon0_out_hdmi: endpoint@1 { 450*4882a593Smuzhiyun reg = <1>; 451*4882a593Smuzhiyun remote-endpoint = <&hdmi_in_tcon0>; 452*4882a593Smuzhiyun allwinner,tcon-channel = <1>; 453*4882a593Smuzhiyun }; 454*4882a593Smuzhiyun }; 455*4882a593Smuzhiyun }; 456*4882a593Smuzhiyun }; 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun tcon1: lcd-controller@1c0d000 { 459*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-tcon1", 460*4882a593Smuzhiyun "allwinner,sun7i-a20-tcon"; 461*4882a593Smuzhiyun reg = <0x01c0d000 0x1000>; 462*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 463*4882a593Smuzhiyun resets = <&ccu RST_TCON1>; 464*4882a593Smuzhiyun reset-names = "lcd"; 465*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_LCD1>, 466*4882a593Smuzhiyun <&ccu CLK_TCON1_CH0>, 467*4882a593Smuzhiyun <&ccu CLK_TCON1_CH1>; 468*4882a593Smuzhiyun clock-names = "ahb", 469*4882a593Smuzhiyun "tcon-ch0", 470*4882a593Smuzhiyun "tcon-ch1"; 471*4882a593Smuzhiyun clock-output-names = "tcon1-pixel-clock"; 472*4882a593Smuzhiyun #clock-cells = <0>; 473*4882a593Smuzhiyun dmas = <&dma SUN4I_DMA_DEDICATED 15>; 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun ports { 476*4882a593Smuzhiyun #address-cells = <1>; 477*4882a593Smuzhiyun #size-cells = <0>; 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun tcon1_in: port@0 { 480*4882a593Smuzhiyun #address-cells = <1>; 481*4882a593Smuzhiyun #size-cells = <0>; 482*4882a593Smuzhiyun reg = <0>; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun tcon1_in_be0: endpoint@0 { 485*4882a593Smuzhiyun reg = <0>; 486*4882a593Smuzhiyun remote-endpoint = <&be0_out_tcon1>; 487*4882a593Smuzhiyun }; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun tcon1_in_be1: endpoint@1 { 490*4882a593Smuzhiyun reg = <1>; 491*4882a593Smuzhiyun remote-endpoint = <&be1_out_tcon1>; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun }; 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun tcon1_out: port@1 { 496*4882a593Smuzhiyun #address-cells = <1>; 497*4882a593Smuzhiyun #size-cells = <0>; 498*4882a593Smuzhiyun reg = <1>; 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun tcon1_out_hdmi: endpoint@1 { 501*4882a593Smuzhiyun reg = <1>; 502*4882a593Smuzhiyun remote-endpoint = <&hdmi_in_tcon1>; 503*4882a593Smuzhiyun allwinner,tcon-channel = <1>; 504*4882a593Smuzhiyun }; 505*4882a593Smuzhiyun }; 506*4882a593Smuzhiyun }; 507*4882a593Smuzhiyun }; 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun video-codec@1c0e000 { 510*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-video-engine"; 511*4882a593Smuzhiyun reg = <0x01c0e000 0x1000>; 512*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_VE>, <&ccu CLK_VE>, 513*4882a593Smuzhiyun <&ccu CLK_DRAM_VE>; 514*4882a593Smuzhiyun clock-names = "ahb", "mod", "ram"; 515*4882a593Smuzhiyun resets = <&ccu RST_VE>; 516*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 517*4882a593Smuzhiyun allwinner,sram = <&ve_sram 1>; 518*4882a593Smuzhiyun }; 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun mmc0: mmc@1c0f000 { 521*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-mmc"; 522*4882a593Smuzhiyun reg = <0x01c0f000 0x1000>; 523*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_MMC0>, 524*4882a593Smuzhiyun <&ccu CLK_MMC0>, 525*4882a593Smuzhiyun <&ccu CLK_MMC0_OUTPUT>, 526*4882a593Smuzhiyun <&ccu CLK_MMC0_SAMPLE>; 527*4882a593Smuzhiyun clock-names = "ahb", 528*4882a593Smuzhiyun "mmc", 529*4882a593Smuzhiyun "output", 530*4882a593Smuzhiyun "sample"; 531*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 532*4882a593Smuzhiyun pinctrl-names = "default"; 533*4882a593Smuzhiyun pinctrl-0 = <&mmc0_pins>; 534*4882a593Smuzhiyun status = "disabled"; 535*4882a593Smuzhiyun #address-cells = <1>; 536*4882a593Smuzhiyun #size-cells = <0>; 537*4882a593Smuzhiyun }; 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun mmc1: mmc@1c10000 { 540*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-mmc"; 541*4882a593Smuzhiyun reg = <0x01c10000 0x1000>; 542*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_MMC1>, 543*4882a593Smuzhiyun <&ccu CLK_MMC1>, 544*4882a593Smuzhiyun <&ccu CLK_MMC1_OUTPUT>, 545*4882a593Smuzhiyun <&ccu CLK_MMC1_SAMPLE>; 546*4882a593Smuzhiyun clock-names = "ahb", 547*4882a593Smuzhiyun "mmc", 548*4882a593Smuzhiyun "output", 549*4882a593Smuzhiyun "sample"; 550*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 551*4882a593Smuzhiyun status = "disabled"; 552*4882a593Smuzhiyun #address-cells = <1>; 553*4882a593Smuzhiyun #size-cells = <0>; 554*4882a593Smuzhiyun }; 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun mmc2: mmc@1c11000 { 557*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-mmc"; 558*4882a593Smuzhiyun reg = <0x01c11000 0x1000>; 559*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_MMC2>, 560*4882a593Smuzhiyun <&ccu CLK_MMC2>, 561*4882a593Smuzhiyun <&ccu CLK_MMC2_OUTPUT>, 562*4882a593Smuzhiyun <&ccu CLK_MMC2_SAMPLE>; 563*4882a593Smuzhiyun clock-names = "ahb", 564*4882a593Smuzhiyun "mmc", 565*4882a593Smuzhiyun "output", 566*4882a593Smuzhiyun "sample"; 567*4882a593Smuzhiyun interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 568*4882a593Smuzhiyun pinctrl-names = "default"; 569*4882a593Smuzhiyun pinctrl-0 = <&mmc2_pins>; 570*4882a593Smuzhiyun status = "disabled"; 571*4882a593Smuzhiyun #address-cells = <1>; 572*4882a593Smuzhiyun #size-cells = <0>; 573*4882a593Smuzhiyun }; 574*4882a593Smuzhiyun 575*4882a593Smuzhiyun mmc3: mmc@1c12000 { 576*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-mmc"; 577*4882a593Smuzhiyun reg = <0x01c12000 0x1000>; 578*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_MMC3>, 579*4882a593Smuzhiyun <&ccu CLK_MMC3>, 580*4882a593Smuzhiyun <&ccu CLK_MMC3_OUTPUT>, 581*4882a593Smuzhiyun <&ccu CLK_MMC3_SAMPLE>; 582*4882a593Smuzhiyun clock-names = "ahb", 583*4882a593Smuzhiyun "mmc", 584*4882a593Smuzhiyun "output", 585*4882a593Smuzhiyun "sample"; 586*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 587*4882a593Smuzhiyun pinctrl-names = "default"; 588*4882a593Smuzhiyun pinctrl-0 = <&mmc3_pins>; 589*4882a593Smuzhiyun status = "disabled"; 590*4882a593Smuzhiyun #address-cells = <1>; 591*4882a593Smuzhiyun #size-cells = <0>; 592*4882a593Smuzhiyun }; 593*4882a593Smuzhiyun 594*4882a593Smuzhiyun usb_otg: usb@1c13000 { 595*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-musb"; 596*4882a593Smuzhiyun reg = <0x01c13000 0x0400>; 597*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_OTG>; 598*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 599*4882a593Smuzhiyun interrupt-names = "mc"; 600*4882a593Smuzhiyun phys = <&usbphy 0>; 601*4882a593Smuzhiyun phy-names = "usb"; 602*4882a593Smuzhiyun extcon = <&usbphy 0>; 603*4882a593Smuzhiyun allwinner,sram = <&otg_sram 1>; 604*4882a593Smuzhiyun dr_mode = "otg"; 605*4882a593Smuzhiyun status = "disabled"; 606*4882a593Smuzhiyun }; 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun usbphy: phy@1c13400 { 609*4882a593Smuzhiyun #phy-cells = <1>; 610*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-usb-phy"; 611*4882a593Smuzhiyun reg = <0x01c13400 0x10>, <0x01c14800 0x4>, <0x01c1c800 0x4>; 612*4882a593Smuzhiyun reg-names = "phy_ctrl", "pmu1", "pmu2"; 613*4882a593Smuzhiyun clocks = <&ccu CLK_USB_PHY>; 614*4882a593Smuzhiyun clock-names = "usb_phy"; 615*4882a593Smuzhiyun resets = <&ccu RST_USB_PHY0>, 616*4882a593Smuzhiyun <&ccu RST_USB_PHY1>, 617*4882a593Smuzhiyun <&ccu RST_USB_PHY2>; 618*4882a593Smuzhiyun reset-names = "usb0_reset", "usb1_reset", "usb2_reset"; 619*4882a593Smuzhiyun status = "disabled"; 620*4882a593Smuzhiyun }; 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun ehci0: usb@1c14000 { 623*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-ehci", "generic-ehci"; 624*4882a593Smuzhiyun reg = <0x01c14000 0x100>; 625*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 626*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_EHCI0>; 627*4882a593Smuzhiyun phys = <&usbphy 1>; 628*4882a593Smuzhiyun phy-names = "usb"; 629*4882a593Smuzhiyun status = "disabled"; 630*4882a593Smuzhiyun }; 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun ohci0: usb@1c14400 { 633*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-ohci", "generic-ohci"; 634*4882a593Smuzhiyun reg = <0x01c14400 0x100>; 635*4882a593Smuzhiyun interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>; 636*4882a593Smuzhiyun clocks = <&ccu CLK_USB_OHCI0>, <&ccu CLK_AHB_OHCI0>; 637*4882a593Smuzhiyun phys = <&usbphy 1>; 638*4882a593Smuzhiyun phy-names = "usb"; 639*4882a593Smuzhiyun status = "disabled"; 640*4882a593Smuzhiyun }; 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun crypto: crypto-engine@1c15000 { 643*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-crypto", 644*4882a593Smuzhiyun "allwinner,sun4i-a10-crypto"; 645*4882a593Smuzhiyun reg = <0x01c15000 0x1000>; 646*4882a593Smuzhiyun interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 647*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_SS>, <&ccu CLK_SS>; 648*4882a593Smuzhiyun clock-names = "ahb", "mod"; 649*4882a593Smuzhiyun }; 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun hdmi: hdmi@1c16000 { 652*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-hdmi", 653*4882a593Smuzhiyun "allwinner,sun5i-a10s-hdmi"; 654*4882a593Smuzhiyun reg = <0x01c16000 0x1000>; 655*4882a593Smuzhiyun interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>; 656*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_HDMI0>, <&ccu CLK_HDMI>, 657*4882a593Smuzhiyun <&ccu CLK_PLL_VIDEO0_2X>, 658*4882a593Smuzhiyun <&ccu CLK_PLL_VIDEO1_2X>; 659*4882a593Smuzhiyun clock-names = "ahb", "mod", "pll-0", "pll-1"; 660*4882a593Smuzhiyun dmas = <&dma SUN4I_DMA_NORMAL 16>, 661*4882a593Smuzhiyun <&dma SUN4I_DMA_NORMAL 16>, 662*4882a593Smuzhiyun <&dma SUN4I_DMA_DEDICATED 24>; 663*4882a593Smuzhiyun dma-names = "ddc-tx", "ddc-rx", "audio-tx"; 664*4882a593Smuzhiyun status = "disabled"; 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun ports { 667*4882a593Smuzhiyun #address-cells = <1>; 668*4882a593Smuzhiyun #size-cells = <0>; 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun hdmi_in: port@0 { 671*4882a593Smuzhiyun #address-cells = <1>; 672*4882a593Smuzhiyun #size-cells = <0>; 673*4882a593Smuzhiyun reg = <0>; 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun hdmi_in_tcon0: endpoint@0 { 676*4882a593Smuzhiyun reg = <0>; 677*4882a593Smuzhiyun remote-endpoint = <&tcon0_out_hdmi>; 678*4882a593Smuzhiyun }; 679*4882a593Smuzhiyun 680*4882a593Smuzhiyun hdmi_in_tcon1: endpoint@1 { 681*4882a593Smuzhiyun reg = <1>; 682*4882a593Smuzhiyun remote-endpoint = <&tcon1_out_hdmi>; 683*4882a593Smuzhiyun }; 684*4882a593Smuzhiyun }; 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun hdmi_out: port@1 { 687*4882a593Smuzhiyun reg = <1>; 688*4882a593Smuzhiyun }; 689*4882a593Smuzhiyun }; 690*4882a593Smuzhiyun }; 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun spi2: spi@1c17000 { 693*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-spi"; 694*4882a593Smuzhiyun reg = <0x01c17000 0x1000>; 695*4882a593Smuzhiyun interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 696*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_SPI2>, <&ccu CLK_SPI2>; 697*4882a593Smuzhiyun clock-names = "ahb", "mod"; 698*4882a593Smuzhiyun dmas = <&dma SUN4I_DMA_DEDICATED 29>, 699*4882a593Smuzhiyun <&dma SUN4I_DMA_DEDICATED 28>; 700*4882a593Smuzhiyun dma-names = "rx", "tx"; 701*4882a593Smuzhiyun status = "disabled"; 702*4882a593Smuzhiyun #address-cells = <1>; 703*4882a593Smuzhiyun #size-cells = <0>; 704*4882a593Smuzhiyun num-cs = <1>; 705*4882a593Smuzhiyun }; 706*4882a593Smuzhiyun 707*4882a593Smuzhiyun ahci: sata@1c18000 { 708*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-ahci"; 709*4882a593Smuzhiyun reg = <0x01c18000 0x1000>; 710*4882a593Smuzhiyun interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 711*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_SATA>, <&ccu CLK_SATA>; 712*4882a593Smuzhiyun status = "disabled"; 713*4882a593Smuzhiyun }; 714*4882a593Smuzhiyun 715*4882a593Smuzhiyun ehci1: usb@1c1c000 { 716*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-ehci", "generic-ehci"; 717*4882a593Smuzhiyun reg = <0x01c1c000 0x100>; 718*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 719*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_EHCI1>; 720*4882a593Smuzhiyun phys = <&usbphy 2>; 721*4882a593Smuzhiyun phy-names = "usb"; 722*4882a593Smuzhiyun status = "disabled"; 723*4882a593Smuzhiyun }; 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun ohci1: usb@1c1c400 { 726*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-ohci", "generic-ohci"; 727*4882a593Smuzhiyun reg = <0x01c1c400 0x100>; 728*4882a593Smuzhiyun interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 729*4882a593Smuzhiyun clocks = <&ccu CLK_USB_OHCI1>, <&ccu CLK_AHB_OHCI1>; 730*4882a593Smuzhiyun phys = <&usbphy 2>; 731*4882a593Smuzhiyun phy-names = "usb"; 732*4882a593Smuzhiyun status = "disabled"; 733*4882a593Smuzhiyun }; 734*4882a593Smuzhiyun 735*4882a593Smuzhiyun csi1: csi@1c1d000 { 736*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-csi1", 737*4882a593Smuzhiyun "allwinner,sun4i-a10-csi1"; 738*4882a593Smuzhiyun reg = <0x01c1d000 0x1000>; 739*4882a593Smuzhiyun interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 740*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_CSI1>, <&ccu CLK_DRAM_CSI1>; 741*4882a593Smuzhiyun clock-names = "bus", "ram"; 742*4882a593Smuzhiyun resets = <&ccu RST_CSI1>; 743*4882a593Smuzhiyun status = "disabled"; 744*4882a593Smuzhiyun }; 745*4882a593Smuzhiyun 746*4882a593Smuzhiyun spi3: spi@1c1f000 { 747*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-spi"; 748*4882a593Smuzhiyun reg = <0x01c1f000 0x1000>; 749*4882a593Smuzhiyun interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 750*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_SPI3>, <&ccu CLK_SPI3>; 751*4882a593Smuzhiyun clock-names = "ahb", "mod"; 752*4882a593Smuzhiyun dmas = <&dma SUN4I_DMA_DEDICATED 31>, 753*4882a593Smuzhiyun <&dma SUN4I_DMA_DEDICATED 30>; 754*4882a593Smuzhiyun dma-names = "rx", "tx"; 755*4882a593Smuzhiyun status = "disabled"; 756*4882a593Smuzhiyun #address-cells = <1>; 757*4882a593Smuzhiyun #size-cells = <0>; 758*4882a593Smuzhiyun num-cs = <1>; 759*4882a593Smuzhiyun }; 760*4882a593Smuzhiyun 761*4882a593Smuzhiyun ccu: clock@1c20000 { 762*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-ccu"; 763*4882a593Smuzhiyun reg = <0x01c20000 0x400>; 764*4882a593Smuzhiyun clocks = <&osc24M>, <&osc32k>; 765*4882a593Smuzhiyun clock-names = "hosc", "losc"; 766*4882a593Smuzhiyun #clock-cells = <1>; 767*4882a593Smuzhiyun #reset-cells = <1>; 768*4882a593Smuzhiyun }; 769*4882a593Smuzhiyun 770*4882a593Smuzhiyun pio: pinctrl@1c20800 { 771*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-pinctrl"; 772*4882a593Smuzhiyun reg = <0x01c20800 0x400>; 773*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 774*4882a593Smuzhiyun clocks = <&ccu CLK_APB0_PIO>, <&osc24M>, <&osc32k>; 775*4882a593Smuzhiyun clock-names = "apb", "hosc", "losc"; 776*4882a593Smuzhiyun gpio-controller; 777*4882a593Smuzhiyun interrupt-controller; 778*4882a593Smuzhiyun #interrupt-cells = <3>; 779*4882a593Smuzhiyun #gpio-cells = <3>; 780*4882a593Smuzhiyun 781*4882a593Smuzhiyun /omit-if-no-ref/ 782*4882a593Smuzhiyun can_pa_pins: can-pa-pins { 783*4882a593Smuzhiyun pins = "PA16", "PA17"; 784*4882a593Smuzhiyun function = "can"; 785*4882a593Smuzhiyun }; 786*4882a593Smuzhiyun 787*4882a593Smuzhiyun /omit-if-no-ref/ 788*4882a593Smuzhiyun can_ph_pins: can-ph-pins { 789*4882a593Smuzhiyun pins = "PH20", "PH21"; 790*4882a593Smuzhiyun function = "can"; 791*4882a593Smuzhiyun }; 792*4882a593Smuzhiyun 793*4882a593Smuzhiyun /omit-if-no-ref/ 794*4882a593Smuzhiyun clk_out_a_pin: clk-out-a-pin { 795*4882a593Smuzhiyun pins = "PI12"; 796*4882a593Smuzhiyun function = "clk_out_a"; 797*4882a593Smuzhiyun }; 798*4882a593Smuzhiyun 799*4882a593Smuzhiyun /omit-if-no-ref/ 800*4882a593Smuzhiyun clk_out_b_pin: clk-out-b-pin { 801*4882a593Smuzhiyun pins = "PI13"; 802*4882a593Smuzhiyun function = "clk_out_b"; 803*4882a593Smuzhiyun }; 804*4882a593Smuzhiyun 805*4882a593Smuzhiyun /omit-if-no-ref/ 806*4882a593Smuzhiyun csi0_8bits_pins: csi-8bits-pins { 807*4882a593Smuzhiyun pins = "PE0", "PE2", "PE3", "PE4", "PE5", 808*4882a593Smuzhiyun "PE6", "PE7", "PE8", "PE9", "PE10", 809*4882a593Smuzhiyun "PE11"; 810*4882a593Smuzhiyun function = "csi0"; 811*4882a593Smuzhiyun }; 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun /omit-if-no-ref/ 814*4882a593Smuzhiyun csi0_clk_pin: csi-clk-pin { 815*4882a593Smuzhiyun pins = "PE1"; 816*4882a593Smuzhiyun function = "csi0"; 817*4882a593Smuzhiyun }; 818*4882a593Smuzhiyun 819*4882a593Smuzhiyun /omit-if-no-ref/ 820*4882a593Smuzhiyun csi1_8bits_pg_pins: csi1-8bits-pg-pins { 821*4882a593Smuzhiyun pins = "PG0", "PG2", "PG3", "PG4", "PG5", 822*4882a593Smuzhiyun "PG6", "PG7", "PG8", "PG9", "PG10", 823*4882a593Smuzhiyun "PG11"; 824*4882a593Smuzhiyun function = "csi1"; 825*4882a593Smuzhiyun }; 826*4882a593Smuzhiyun 827*4882a593Smuzhiyun /omit-if-no-ref/ 828*4882a593Smuzhiyun csi1_24bits_ph_pins: csi1-24bits-ph-pins { 829*4882a593Smuzhiyun pins = "PH0", "PH1", "PH2", "PH3", "PH4", 830*4882a593Smuzhiyun "PH5", "PH6", "PH7", "PH8", "PH9", 831*4882a593Smuzhiyun "PH10", "PH11", "PH12", "PH13", "PH14", 832*4882a593Smuzhiyun "PH15", "PH16", "PH17", "PH18", "PH19", 833*4882a593Smuzhiyun "PH20", "PH21", "PH22", "PH23", "PH24", 834*4882a593Smuzhiyun "PH25", "PH26", "PH27"; 835*4882a593Smuzhiyun function = "csi1"; 836*4882a593Smuzhiyun }; 837*4882a593Smuzhiyun 838*4882a593Smuzhiyun /omit-if-no-ref/ 839*4882a593Smuzhiyun csi1_clk_pg_pin: csi1-clk-pg-pin { 840*4882a593Smuzhiyun pins = "PG1"; 841*4882a593Smuzhiyun function = "csi1"; 842*4882a593Smuzhiyun }; 843*4882a593Smuzhiyun 844*4882a593Smuzhiyun /omit-if-no-ref/ 845*4882a593Smuzhiyun emac_pa_pins: emac-pa-pins { 846*4882a593Smuzhiyun pins = "PA0", "PA1", "PA2", 847*4882a593Smuzhiyun "PA3", "PA4", "PA5", "PA6", 848*4882a593Smuzhiyun "PA7", "PA8", "PA9", "PA10", 849*4882a593Smuzhiyun "PA11", "PA12", "PA13", "PA14", 850*4882a593Smuzhiyun "PA15", "PA16"; 851*4882a593Smuzhiyun function = "emac"; 852*4882a593Smuzhiyun }; 853*4882a593Smuzhiyun 854*4882a593Smuzhiyun /omit-if-no-ref/ 855*4882a593Smuzhiyun emac_ph_pins: emac-ph-pins { 856*4882a593Smuzhiyun pins = "PH8", "PH9", "PH10", "PH11", 857*4882a593Smuzhiyun "PH14", "PH15", "PH16", "PH17", 858*4882a593Smuzhiyun "PH18", "PH19", "PH20", "PH21", 859*4882a593Smuzhiyun "PH22", "PH23", "PH24", "PH25", 860*4882a593Smuzhiyun "PH26"; 861*4882a593Smuzhiyun function = "emac"; 862*4882a593Smuzhiyun }; 863*4882a593Smuzhiyun 864*4882a593Smuzhiyun /omit-if-no-ref/ 865*4882a593Smuzhiyun gmac_mii_pins: gmac-mii-pins { 866*4882a593Smuzhiyun pins = "PA0", "PA1", "PA2", 867*4882a593Smuzhiyun "PA3", "PA4", "PA5", "PA6", 868*4882a593Smuzhiyun "PA7", "PA8", "PA9", "PA10", 869*4882a593Smuzhiyun "PA11", "PA12", "PA13", "PA14", 870*4882a593Smuzhiyun "PA15", "PA16"; 871*4882a593Smuzhiyun function = "gmac"; 872*4882a593Smuzhiyun }; 873*4882a593Smuzhiyun 874*4882a593Smuzhiyun /omit-if-no-ref/ 875*4882a593Smuzhiyun gmac_rgmii_pins: gmac-rgmii-pins { 876*4882a593Smuzhiyun pins = "PA0", "PA1", "PA2", 877*4882a593Smuzhiyun "PA3", "PA4", "PA5", "PA6", 878*4882a593Smuzhiyun "PA7", "PA8", "PA10", 879*4882a593Smuzhiyun "PA11", "PA12", "PA13", 880*4882a593Smuzhiyun "PA15", "PA16"; 881*4882a593Smuzhiyun function = "gmac"; 882*4882a593Smuzhiyun /* 883*4882a593Smuzhiyun * data lines in RGMII mode use DDR mode 884*4882a593Smuzhiyun * and need a higher signal drive strength 885*4882a593Smuzhiyun */ 886*4882a593Smuzhiyun drive-strength = <40>; 887*4882a593Smuzhiyun }; 888*4882a593Smuzhiyun 889*4882a593Smuzhiyun /omit-if-no-ref/ 890*4882a593Smuzhiyun i2c0_pins: i2c0-pins { 891*4882a593Smuzhiyun pins = "PB0", "PB1"; 892*4882a593Smuzhiyun function = "i2c0"; 893*4882a593Smuzhiyun }; 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun /omit-if-no-ref/ 896*4882a593Smuzhiyun i2c1_pins: i2c1-pins { 897*4882a593Smuzhiyun pins = "PB18", "PB19"; 898*4882a593Smuzhiyun function = "i2c1"; 899*4882a593Smuzhiyun }; 900*4882a593Smuzhiyun 901*4882a593Smuzhiyun /omit-if-no-ref/ 902*4882a593Smuzhiyun i2c2_pins: i2c2-pins { 903*4882a593Smuzhiyun pins = "PB20", "PB21"; 904*4882a593Smuzhiyun function = "i2c2"; 905*4882a593Smuzhiyun }; 906*4882a593Smuzhiyun 907*4882a593Smuzhiyun /omit-if-no-ref/ 908*4882a593Smuzhiyun i2c3_pins: i2c3-pins { 909*4882a593Smuzhiyun pins = "PI0", "PI1"; 910*4882a593Smuzhiyun function = "i2c3"; 911*4882a593Smuzhiyun }; 912*4882a593Smuzhiyun 913*4882a593Smuzhiyun /omit-if-no-ref/ 914*4882a593Smuzhiyun ir0_rx_pin: ir0-rx-pin { 915*4882a593Smuzhiyun pins = "PB4"; 916*4882a593Smuzhiyun function = "ir0"; 917*4882a593Smuzhiyun }; 918*4882a593Smuzhiyun 919*4882a593Smuzhiyun /omit-if-no-ref/ 920*4882a593Smuzhiyun ir0_tx_pin: ir0-tx-pin { 921*4882a593Smuzhiyun pins = "PB3"; 922*4882a593Smuzhiyun function = "ir0"; 923*4882a593Smuzhiyun }; 924*4882a593Smuzhiyun 925*4882a593Smuzhiyun /omit-if-no-ref/ 926*4882a593Smuzhiyun ir1_rx_pin: ir1-rx-pin { 927*4882a593Smuzhiyun pins = "PB23"; 928*4882a593Smuzhiyun function = "ir1"; 929*4882a593Smuzhiyun }; 930*4882a593Smuzhiyun 931*4882a593Smuzhiyun /omit-if-no-ref/ 932*4882a593Smuzhiyun ir1_tx_pin: ir1-tx-pin { 933*4882a593Smuzhiyun pins = "PB22"; 934*4882a593Smuzhiyun function = "ir1"; 935*4882a593Smuzhiyun }; 936*4882a593Smuzhiyun 937*4882a593Smuzhiyun /omit-if-no-ref/ 938*4882a593Smuzhiyun lcd_lvds0_pins: lcd-lvds0-pins { 939*4882a593Smuzhiyun pins = "PD0", "PD1", "PD2", "PD3", "PD4", 940*4882a593Smuzhiyun "PD5", "PD6", "PD7", "PD8", "PD9"; 941*4882a593Smuzhiyun function = "lvds0"; 942*4882a593Smuzhiyun }; 943*4882a593Smuzhiyun 944*4882a593Smuzhiyun /omit-if-no-ref/ 945*4882a593Smuzhiyun lcd_lvds1_pins: lcd-lvds1-pins { 946*4882a593Smuzhiyun pins = "PD10", "PD11", "PD12", "PD13", "PD14", 947*4882a593Smuzhiyun "PD15", "PD16", "PD17", "PD18", "PD19"; 948*4882a593Smuzhiyun function = "lvds1"; 949*4882a593Smuzhiyun }; 950*4882a593Smuzhiyun 951*4882a593Smuzhiyun /omit-if-no-ref/ 952*4882a593Smuzhiyun mmc0_pins: mmc0-pins { 953*4882a593Smuzhiyun pins = "PF0", "PF1", "PF2", 954*4882a593Smuzhiyun "PF3", "PF4", "PF5"; 955*4882a593Smuzhiyun function = "mmc0"; 956*4882a593Smuzhiyun drive-strength = <30>; 957*4882a593Smuzhiyun bias-pull-up; 958*4882a593Smuzhiyun }; 959*4882a593Smuzhiyun 960*4882a593Smuzhiyun /omit-if-no-ref/ 961*4882a593Smuzhiyun mmc2_pins: mmc2-pins { 962*4882a593Smuzhiyun pins = "PC6", "PC7", "PC8", 963*4882a593Smuzhiyun "PC9", "PC10", "PC11"; 964*4882a593Smuzhiyun function = "mmc2"; 965*4882a593Smuzhiyun drive-strength = <30>; 966*4882a593Smuzhiyun bias-pull-up; 967*4882a593Smuzhiyun }; 968*4882a593Smuzhiyun 969*4882a593Smuzhiyun /omit-if-no-ref/ 970*4882a593Smuzhiyun mmc3_pins: mmc3-pins { 971*4882a593Smuzhiyun pins = "PI4", "PI5", "PI6", 972*4882a593Smuzhiyun "PI7", "PI8", "PI9"; 973*4882a593Smuzhiyun function = "mmc3"; 974*4882a593Smuzhiyun drive-strength = <30>; 975*4882a593Smuzhiyun bias-pull-up; 976*4882a593Smuzhiyun }; 977*4882a593Smuzhiyun 978*4882a593Smuzhiyun /omit-if-no-ref/ 979*4882a593Smuzhiyun ps2_0_pins: ps2-0-pins { 980*4882a593Smuzhiyun pins = "PI20", "PI21"; 981*4882a593Smuzhiyun function = "ps2"; 982*4882a593Smuzhiyun }; 983*4882a593Smuzhiyun 984*4882a593Smuzhiyun /omit-if-no-ref/ 985*4882a593Smuzhiyun ps2_1_ph_pins: ps2-1-ph-pins { 986*4882a593Smuzhiyun pins = "PH12", "PH13"; 987*4882a593Smuzhiyun function = "ps2"; 988*4882a593Smuzhiyun }; 989*4882a593Smuzhiyun 990*4882a593Smuzhiyun /omit-if-no-ref/ 991*4882a593Smuzhiyun pwm0_pin: pwm0-pin { 992*4882a593Smuzhiyun pins = "PB2"; 993*4882a593Smuzhiyun function = "pwm"; 994*4882a593Smuzhiyun }; 995*4882a593Smuzhiyun 996*4882a593Smuzhiyun /omit-if-no-ref/ 997*4882a593Smuzhiyun pwm1_pin: pwm1-pin { 998*4882a593Smuzhiyun pins = "PI3"; 999*4882a593Smuzhiyun function = "pwm"; 1000*4882a593Smuzhiyun }; 1001*4882a593Smuzhiyun 1002*4882a593Smuzhiyun /omit-if-no-ref/ 1003*4882a593Smuzhiyun spdif_tx_pin: spdif-tx-pin { 1004*4882a593Smuzhiyun pins = "PB13"; 1005*4882a593Smuzhiyun function = "spdif"; 1006*4882a593Smuzhiyun bias-pull-up; 1007*4882a593Smuzhiyun }; 1008*4882a593Smuzhiyun 1009*4882a593Smuzhiyun /omit-if-no-ref/ 1010*4882a593Smuzhiyun spi0_pi_pins: spi0-pi-pins { 1011*4882a593Smuzhiyun pins = "PI11", "PI12", "PI13"; 1012*4882a593Smuzhiyun function = "spi0"; 1013*4882a593Smuzhiyun }; 1014*4882a593Smuzhiyun 1015*4882a593Smuzhiyun /omit-if-no-ref/ 1016*4882a593Smuzhiyun spi0_cs0_pi_pin: spi0-cs0-pi-pin { 1017*4882a593Smuzhiyun pins = "PI10"; 1018*4882a593Smuzhiyun function = "spi0"; 1019*4882a593Smuzhiyun }; 1020*4882a593Smuzhiyun 1021*4882a593Smuzhiyun /omit-if-no-ref/ 1022*4882a593Smuzhiyun spi0_cs1_pi_pin: spi0-cs1-pi-pin { 1023*4882a593Smuzhiyun pins = "PI14"; 1024*4882a593Smuzhiyun function = "spi0"; 1025*4882a593Smuzhiyun }; 1026*4882a593Smuzhiyun 1027*4882a593Smuzhiyun /omit-if-no-ref/ 1028*4882a593Smuzhiyun spi1_pi_pins: spi1-pi-pins { 1029*4882a593Smuzhiyun pins = "PI17", "PI18", "PI19"; 1030*4882a593Smuzhiyun function = "spi1"; 1031*4882a593Smuzhiyun }; 1032*4882a593Smuzhiyun 1033*4882a593Smuzhiyun /omit-if-no-ref/ 1034*4882a593Smuzhiyun spi1_cs0_pi_pin: spi1-cs0-pi-pin { 1035*4882a593Smuzhiyun pins = "PI16"; 1036*4882a593Smuzhiyun function = "spi1"; 1037*4882a593Smuzhiyun }; 1038*4882a593Smuzhiyun 1039*4882a593Smuzhiyun /omit-if-no-ref/ 1040*4882a593Smuzhiyun spi2_pb_pins: spi2-pb-pins { 1041*4882a593Smuzhiyun pins = "PB15", "PB16", "PB17"; 1042*4882a593Smuzhiyun function = "spi2"; 1043*4882a593Smuzhiyun }; 1044*4882a593Smuzhiyun 1045*4882a593Smuzhiyun /omit-if-no-ref/ 1046*4882a593Smuzhiyun spi2_cs0_pb_pin: spi2-cs0-pb-pin { 1047*4882a593Smuzhiyun pins = "PB14"; 1048*4882a593Smuzhiyun function = "spi2"; 1049*4882a593Smuzhiyun }; 1050*4882a593Smuzhiyun 1051*4882a593Smuzhiyun /omit-if-no-ref/ 1052*4882a593Smuzhiyun spi2_pc_pins: spi2-pc-pins { 1053*4882a593Smuzhiyun pins = "PC20", "PC21", "PC22"; 1054*4882a593Smuzhiyun function = "spi2"; 1055*4882a593Smuzhiyun }; 1056*4882a593Smuzhiyun 1057*4882a593Smuzhiyun /omit-if-no-ref/ 1058*4882a593Smuzhiyun spi2_cs0_pc_pin: spi2-cs0-pc-pin { 1059*4882a593Smuzhiyun pins = "PC19"; 1060*4882a593Smuzhiyun function = "spi2"; 1061*4882a593Smuzhiyun }; 1062*4882a593Smuzhiyun 1063*4882a593Smuzhiyun /omit-if-no-ref/ 1064*4882a593Smuzhiyun uart0_pb_pins: uart0-pb-pins { 1065*4882a593Smuzhiyun pins = "PB22", "PB23"; 1066*4882a593Smuzhiyun function = "uart0"; 1067*4882a593Smuzhiyun }; 1068*4882a593Smuzhiyun 1069*4882a593Smuzhiyun /omit-if-no-ref/ 1070*4882a593Smuzhiyun uart0_pf_pins: uart0-pf-pins { 1071*4882a593Smuzhiyun pins = "PF2", "PF4"; 1072*4882a593Smuzhiyun function = "uart0"; 1073*4882a593Smuzhiyun }; 1074*4882a593Smuzhiyun 1075*4882a593Smuzhiyun /omit-if-no-ref/ 1076*4882a593Smuzhiyun uart1_pa_pins: uart1-pa-pins { 1077*4882a593Smuzhiyun pins = "PA10", "PA11"; 1078*4882a593Smuzhiyun function = "uart1"; 1079*4882a593Smuzhiyun }; 1080*4882a593Smuzhiyun 1081*4882a593Smuzhiyun /omit-if-no-ref/ 1082*4882a593Smuzhiyun uart1_cts_rts_pa_pins: uart1-cts-rts-pa-pins { 1083*4882a593Smuzhiyun pins = "PA12", "PA13"; 1084*4882a593Smuzhiyun function = "uart1"; 1085*4882a593Smuzhiyun }; 1086*4882a593Smuzhiyun 1087*4882a593Smuzhiyun /omit-if-no-ref/ 1088*4882a593Smuzhiyun uart2_pa_pins: uart2-pa-pins { 1089*4882a593Smuzhiyun pins = "PA2", "PA3"; 1090*4882a593Smuzhiyun function = "uart2"; 1091*4882a593Smuzhiyun }; 1092*4882a593Smuzhiyun 1093*4882a593Smuzhiyun /omit-if-no-ref/ 1094*4882a593Smuzhiyun uart2_cts_rts_pa_pins: uart2-cts-rts-pa-pins { 1095*4882a593Smuzhiyun pins = "PA0", "PA1"; 1096*4882a593Smuzhiyun function = "uart2"; 1097*4882a593Smuzhiyun }; 1098*4882a593Smuzhiyun 1099*4882a593Smuzhiyun /omit-if-no-ref/ 1100*4882a593Smuzhiyun uart2_pi_pins: uart2-pi-pins { 1101*4882a593Smuzhiyun pins = "PI18", "PI19"; 1102*4882a593Smuzhiyun function = "uart2"; 1103*4882a593Smuzhiyun }; 1104*4882a593Smuzhiyun 1105*4882a593Smuzhiyun /omit-if-no-ref/ 1106*4882a593Smuzhiyun uart2_cts_rts_pi_pins: uart2-cts-rts-pi-pins { 1107*4882a593Smuzhiyun pins = "PI16", "PI17"; 1108*4882a593Smuzhiyun function = "uart2"; 1109*4882a593Smuzhiyun }; 1110*4882a593Smuzhiyun 1111*4882a593Smuzhiyun /omit-if-no-ref/ 1112*4882a593Smuzhiyun uart3_pg_pins: uart3-pg-pins { 1113*4882a593Smuzhiyun pins = "PG6", "PG7"; 1114*4882a593Smuzhiyun function = "uart3"; 1115*4882a593Smuzhiyun }; 1116*4882a593Smuzhiyun 1117*4882a593Smuzhiyun /omit-if-no-ref/ 1118*4882a593Smuzhiyun uart3_cts_rts_pg_pins: uart3-cts-rts-pg-pins { 1119*4882a593Smuzhiyun pins = "PG8", "PG9"; 1120*4882a593Smuzhiyun function = "uart3"; 1121*4882a593Smuzhiyun }; 1122*4882a593Smuzhiyun 1123*4882a593Smuzhiyun /omit-if-no-ref/ 1124*4882a593Smuzhiyun uart3_ph_pins: uart3-ph-pins { 1125*4882a593Smuzhiyun pins = "PH0", "PH1"; 1126*4882a593Smuzhiyun function = "uart3"; 1127*4882a593Smuzhiyun }; 1128*4882a593Smuzhiyun 1129*4882a593Smuzhiyun /omit-if-no-ref/ 1130*4882a593Smuzhiyun uart3_cts_rts_ph_pins: uart3-cts-rts-ph-pins { 1131*4882a593Smuzhiyun pins = "PH2", "PH3"; 1132*4882a593Smuzhiyun function = "uart3"; 1133*4882a593Smuzhiyun }; 1134*4882a593Smuzhiyun 1135*4882a593Smuzhiyun /omit-if-no-ref/ 1136*4882a593Smuzhiyun uart4_pg_pins: uart4-pg-pins { 1137*4882a593Smuzhiyun pins = "PG10", "PG11"; 1138*4882a593Smuzhiyun function = "uart4"; 1139*4882a593Smuzhiyun }; 1140*4882a593Smuzhiyun 1141*4882a593Smuzhiyun /omit-if-no-ref/ 1142*4882a593Smuzhiyun uart4_ph_pins: uart4-ph-pins { 1143*4882a593Smuzhiyun pins = "PH4", "PH5"; 1144*4882a593Smuzhiyun function = "uart4"; 1145*4882a593Smuzhiyun }; 1146*4882a593Smuzhiyun 1147*4882a593Smuzhiyun /omit-if-no-ref/ 1148*4882a593Smuzhiyun uart5_ph_pins: uart5-ph-pins { 1149*4882a593Smuzhiyun pins = "PH6", "PH7"; 1150*4882a593Smuzhiyun function = "uart5"; 1151*4882a593Smuzhiyun }; 1152*4882a593Smuzhiyun 1153*4882a593Smuzhiyun /omit-if-no-ref/ 1154*4882a593Smuzhiyun uart5_pi_pins: uart5-pi-pins { 1155*4882a593Smuzhiyun pins = "PI10", "PI11"; 1156*4882a593Smuzhiyun function = "uart5"; 1157*4882a593Smuzhiyun }; 1158*4882a593Smuzhiyun 1159*4882a593Smuzhiyun /omit-if-no-ref/ 1160*4882a593Smuzhiyun uart6_pa_pins: uart6-pa-pins { 1161*4882a593Smuzhiyun pins = "PA12", "PA13"; 1162*4882a593Smuzhiyun function = "uart6"; 1163*4882a593Smuzhiyun }; 1164*4882a593Smuzhiyun 1165*4882a593Smuzhiyun /omit-if-no-ref/ 1166*4882a593Smuzhiyun uart6_pi_pins: uart6-pi-pins { 1167*4882a593Smuzhiyun pins = "PI12", "PI13"; 1168*4882a593Smuzhiyun function = "uart6"; 1169*4882a593Smuzhiyun }; 1170*4882a593Smuzhiyun 1171*4882a593Smuzhiyun /omit-if-no-ref/ 1172*4882a593Smuzhiyun uart7_pa_pins: uart7-pa-pins { 1173*4882a593Smuzhiyun pins = "PA14", "PA15"; 1174*4882a593Smuzhiyun function = "uart7"; 1175*4882a593Smuzhiyun }; 1176*4882a593Smuzhiyun 1177*4882a593Smuzhiyun /omit-if-no-ref/ 1178*4882a593Smuzhiyun uart7_pi_pins: uart7-pi-pins { 1179*4882a593Smuzhiyun pins = "PI20", "PI21"; 1180*4882a593Smuzhiyun function = "uart7"; 1181*4882a593Smuzhiyun }; 1182*4882a593Smuzhiyun }; 1183*4882a593Smuzhiyun 1184*4882a593Smuzhiyun timer@1c20c00 { 1185*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-timer"; 1186*4882a593Smuzhiyun reg = <0x01c20c00 0x90>; 1187*4882a593Smuzhiyun interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>, 1188*4882a593Smuzhiyun <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>, 1189*4882a593Smuzhiyun <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>, 1190*4882a593Smuzhiyun <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>, 1191*4882a593Smuzhiyun <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 1192*4882a593Smuzhiyun <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; 1193*4882a593Smuzhiyun clocks = <&osc24M>; 1194*4882a593Smuzhiyun }; 1195*4882a593Smuzhiyun 1196*4882a593Smuzhiyun wdt: watchdog@1c20c90 { 1197*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-wdt"; 1198*4882a593Smuzhiyun reg = <0x01c20c90 0x10>; 1199*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 1200*4882a593Smuzhiyun clocks = <&osc24M>; 1201*4882a593Smuzhiyun }; 1202*4882a593Smuzhiyun 1203*4882a593Smuzhiyun rtc: rtc@1c20d00 { 1204*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-rtc"; 1205*4882a593Smuzhiyun reg = <0x01c20d00 0x20>; 1206*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 1207*4882a593Smuzhiyun }; 1208*4882a593Smuzhiyun 1209*4882a593Smuzhiyun pwm: pwm@1c20e00 { 1210*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-pwm"; 1211*4882a593Smuzhiyun reg = <0x01c20e00 0xc>; 1212*4882a593Smuzhiyun clocks = <&osc24M>; 1213*4882a593Smuzhiyun #pwm-cells = <3>; 1214*4882a593Smuzhiyun status = "disabled"; 1215*4882a593Smuzhiyun }; 1216*4882a593Smuzhiyun 1217*4882a593Smuzhiyun spdif: spdif@1c21000 { 1218*4882a593Smuzhiyun #sound-dai-cells = <0>; 1219*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-spdif"; 1220*4882a593Smuzhiyun reg = <0x01c21000 0x400>; 1221*4882a593Smuzhiyun interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 1222*4882a593Smuzhiyun clocks = <&ccu CLK_APB0_SPDIF>, <&ccu CLK_SPDIF>; 1223*4882a593Smuzhiyun clock-names = "apb", "spdif"; 1224*4882a593Smuzhiyun dmas = <&dma SUN4I_DMA_NORMAL 2>, 1225*4882a593Smuzhiyun <&dma SUN4I_DMA_NORMAL 2>; 1226*4882a593Smuzhiyun dma-names = "rx", "tx"; 1227*4882a593Smuzhiyun status = "disabled"; 1228*4882a593Smuzhiyun }; 1229*4882a593Smuzhiyun 1230*4882a593Smuzhiyun ir0: ir@1c21800 { 1231*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-ir"; 1232*4882a593Smuzhiyun clocks = <&ccu CLK_APB0_IR0>, <&ccu CLK_IR0>; 1233*4882a593Smuzhiyun clock-names = "apb", "ir"; 1234*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 1235*4882a593Smuzhiyun reg = <0x01c21800 0x40>; 1236*4882a593Smuzhiyun status = "disabled"; 1237*4882a593Smuzhiyun }; 1238*4882a593Smuzhiyun 1239*4882a593Smuzhiyun ir1: ir@1c21c00 { 1240*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-ir"; 1241*4882a593Smuzhiyun clocks = <&ccu CLK_APB0_IR1>, <&ccu CLK_IR1>; 1242*4882a593Smuzhiyun clock-names = "apb", "ir"; 1243*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 1244*4882a593Smuzhiyun reg = <0x01c21c00 0x40>; 1245*4882a593Smuzhiyun status = "disabled"; 1246*4882a593Smuzhiyun }; 1247*4882a593Smuzhiyun 1248*4882a593Smuzhiyun i2s1: i2s@1c22000 { 1249*4882a593Smuzhiyun #sound-dai-cells = <0>; 1250*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-i2s"; 1251*4882a593Smuzhiyun reg = <0x01c22000 0x400>; 1252*4882a593Smuzhiyun interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 1253*4882a593Smuzhiyun clocks = <&ccu CLK_APB0_I2S1>, <&ccu CLK_I2S1>; 1254*4882a593Smuzhiyun clock-names = "apb", "mod"; 1255*4882a593Smuzhiyun dmas = <&dma SUN4I_DMA_NORMAL 4>, 1256*4882a593Smuzhiyun <&dma SUN4I_DMA_NORMAL 4>; 1257*4882a593Smuzhiyun dma-names = "rx", "tx"; 1258*4882a593Smuzhiyun status = "disabled"; 1259*4882a593Smuzhiyun }; 1260*4882a593Smuzhiyun 1261*4882a593Smuzhiyun i2s0: i2s@1c22400 { 1262*4882a593Smuzhiyun #sound-dai-cells = <0>; 1263*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-i2s"; 1264*4882a593Smuzhiyun reg = <0x01c22400 0x400>; 1265*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1266*4882a593Smuzhiyun clocks = <&ccu CLK_APB0_I2S0>, <&ccu CLK_I2S0>; 1267*4882a593Smuzhiyun clock-names = "apb", "mod"; 1268*4882a593Smuzhiyun dmas = <&dma SUN4I_DMA_NORMAL 3>, 1269*4882a593Smuzhiyun <&dma SUN4I_DMA_NORMAL 3>; 1270*4882a593Smuzhiyun dma-names = "rx", "tx"; 1271*4882a593Smuzhiyun status = "disabled"; 1272*4882a593Smuzhiyun }; 1273*4882a593Smuzhiyun 1274*4882a593Smuzhiyun lradc: lradc@1c22800 { 1275*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-lradc-keys"; 1276*4882a593Smuzhiyun reg = <0x01c22800 0x100>; 1277*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 1278*4882a593Smuzhiyun status = "disabled"; 1279*4882a593Smuzhiyun }; 1280*4882a593Smuzhiyun 1281*4882a593Smuzhiyun codec: codec@1c22c00 { 1282*4882a593Smuzhiyun #sound-dai-cells = <0>; 1283*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-codec"; 1284*4882a593Smuzhiyun reg = <0x01c22c00 0x40>; 1285*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 1286*4882a593Smuzhiyun clocks = <&ccu CLK_APB0_CODEC>, <&ccu CLK_CODEC>; 1287*4882a593Smuzhiyun clock-names = "apb", "codec"; 1288*4882a593Smuzhiyun dmas = <&dma SUN4I_DMA_NORMAL 19>, 1289*4882a593Smuzhiyun <&dma SUN4I_DMA_NORMAL 19>; 1290*4882a593Smuzhiyun dma-names = "rx", "tx"; 1291*4882a593Smuzhiyun status = "disabled"; 1292*4882a593Smuzhiyun }; 1293*4882a593Smuzhiyun 1294*4882a593Smuzhiyun sid: eeprom@1c23800 { 1295*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-sid"; 1296*4882a593Smuzhiyun reg = <0x01c23800 0x200>; 1297*4882a593Smuzhiyun }; 1298*4882a593Smuzhiyun 1299*4882a593Smuzhiyun i2s2: i2s@1c24400 { 1300*4882a593Smuzhiyun #sound-dai-cells = <0>; 1301*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-i2s"; 1302*4882a593Smuzhiyun reg = <0x01c24400 0x400>; 1303*4882a593Smuzhiyun interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; 1304*4882a593Smuzhiyun clocks = <&ccu CLK_APB0_I2S2>, <&ccu CLK_I2S2>; 1305*4882a593Smuzhiyun clock-names = "apb", "mod"; 1306*4882a593Smuzhiyun dmas = <&dma SUN4I_DMA_NORMAL 6>, 1307*4882a593Smuzhiyun <&dma SUN4I_DMA_NORMAL 6>; 1308*4882a593Smuzhiyun dma-names = "rx", "tx"; 1309*4882a593Smuzhiyun status = "disabled"; 1310*4882a593Smuzhiyun }; 1311*4882a593Smuzhiyun 1312*4882a593Smuzhiyun rtp: rtp@1c25000 { 1313*4882a593Smuzhiyun compatible = "allwinner,sun5i-a13-ts"; 1314*4882a593Smuzhiyun reg = <0x01c25000 0x100>; 1315*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 1316*4882a593Smuzhiyun #thermal-sensor-cells = <0>; 1317*4882a593Smuzhiyun }; 1318*4882a593Smuzhiyun 1319*4882a593Smuzhiyun uart0: serial@1c28000 { 1320*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 1321*4882a593Smuzhiyun reg = <0x01c28000 0x400>; 1322*4882a593Smuzhiyun interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 1323*4882a593Smuzhiyun reg-shift = <2>; 1324*4882a593Smuzhiyun reg-io-width = <4>; 1325*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_UART0>; 1326*4882a593Smuzhiyun status = "disabled"; 1327*4882a593Smuzhiyun }; 1328*4882a593Smuzhiyun 1329*4882a593Smuzhiyun uart1: serial@1c28400 { 1330*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 1331*4882a593Smuzhiyun reg = <0x01c28400 0x400>; 1332*4882a593Smuzhiyun interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 1333*4882a593Smuzhiyun reg-shift = <2>; 1334*4882a593Smuzhiyun reg-io-width = <4>; 1335*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_UART1>; 1336*4882a593Smuzhiyun status = "disabled"; 1337*4882a593Smuzhiyun }; 1338*4882a593Smuzhiyun 1339*4882a593Smuzhiyun uart2: serial@1c28800 { 1340*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 1341*4882a593Smuzhiyun reg = <0x01c28800 0x400>; 1342*4882a593Smuzhiyun interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 1343*4882a593Smuzhiyun reg-shift = <2>; 1344*4882a593Smuzhiyun reg-io-width = <4>; 1345*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_UART2>; 1346*4882a593Smuzhiyun status = "disabled"; 1347*4882a593Smuzhiyun }; 1348*4882a593Smuzhiyun 1349*4882a593Smuzhiyun uart3: serial@1c28c00 { 1350*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 1351*4882a593Smuzhiyun reg = <0x01c28c00 0x400>; 1352*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 1353*4882a593Smuzhiyun reg-shift = <2>; 1354*4882a593Smuzhiyun reg-io-width = <4>; 1355*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_UART3>; 1356*4882a593Smuzhiyun status = "disabled"; 1357*4882a593Smuzhiyun }; 1358*4882a593Smuzhiyun 1359*4882a593Smuzhiyun uart4: serial@1c29000 { 1360*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 1361*4882a593Smuzhiyun reg = <0x01c29000 0x400>; 1362*4882a593Smuzhiyun interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1363*4882a593Smuzhiyun reg-shift = <2>; 1364*4882a593Smuzhiyun reg-io-width = <4>; 1365*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_UART4>; 1366*4882a593Smuzhiyun status = "disabled"; 1367*4882a593Smuzhiyun }; 1368*4882a593Smuzhiyun 1369*4882a593Smuzhiyun uart5: serial@1c29400 { 1370*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 1371*4882a593Smuzhiyun reg = <0x01c29400 0x400>; 1372*4882a593Smuzhiyun interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 1373*4882a593Smuzhiyun reg-shift = <2>; 1374*4882a593Smuzhiyun reg-io-width = <4>; 1375*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_UART5>; 1376*4882a593Smuzhiyun status = "disabled"; 1377*4882a593Smuzhiyun }; 1378*4882a593Smuzhiyun 1379*4882a593Smuzhiyun uart6: serial@1c29800 { 1380*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 1381*4882a593Smuzhiyun reg = <0x01c29800 0x400>; 1382*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 1383*4882a593Smuzhiyun reg-shift = <2>; 1384*4882a593Smuzhiyun reg-io-width = <4>; 1385*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_UART6>; 1386*4882a593Smuzhiyun status = "disabled"; 1387*4882a593Smuzhiyun }; 1388*4882a593Smuzhiyun 1389*4882a593Smuzhiyun uart7: serial@1c29c00 { 1390*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 1391*4882a593Smuzhiyun reg = <0x01c29c00 0x400>; 1392*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 1393*4882a593Smuzhiyun reg-shift = <2>; 1394*4882a593Smuzhiyun reg-io-width = <4>; 1395*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_UART7>; 1396*4882a593Smuzhiyun status = "disabled"; 1397*4882a593Smuzhiyun }; 1398*4882a593Smuzhiyun 1399*4882a593Smuzhiyun ps20: ps2@1c2a000 { 1400*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-ps2"; 1401*4882a593Smuzhiyun reg = <0x01c2a000 0x400>; 1402*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 1403*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_PS20>; 1404*4882a593Smuzhiyun status = "disabled"; 1405*4882a593Smuzhiyun }; 1406*4882a593Smuzhiyun 1407*4882a593Smuzhiyun ps21: ps2@1c2a400 { 1408*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-ps2"; 1409*4882a593Smuzhiyun reg = <0x01c2a400 0x400>; 1410*4882a593Smuzhiyun interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 1411*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_PS21>; 1412*4882a593Smuzhiyun status = "disabled"; 1413*4882a593Smuzhiyun }; 1414*4882a593Smuzhiyun 1415*4882a593Smuzhiyun i2c0: i2c@1c2ac00 { 1416*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-i2c", 1417*4882a593Smuzhiyun "allwinner,sun4i-a10-i2c"; 1418*4882a593Smuzhiyun reg = <0x01c2ac00 0x400>; 1419*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 1420*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_I2C0>; 1421*4882a593Smuzhiyun pinctrl-names = "default"; 1422*4882a593Smuzhiyun pinctrl-0 = <&i2c0_pins>; 1423*4882a593Smuzhiyun status = "disabled"; 1424*4882a593Smuzhiyun #address-cells = <1>; 1425*4882a593Smuzhiyun #size-cells = <0>; 1426*4882a593Smuzhiyun }; 1427*4882a593Smuzhiyun 1428*4882a593Smuzhiyun i2c1: i2c@1c2b000 { 1429*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-i2c", 1430*4882a593Smuzhiyun "allwinner,sun4i-a10-i2c"; 1431*4882a593Smuzhiyun reg = <0x01c2b000 0x400>; 1432*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 1433*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_I2C1>; 1434*4882a593Smuzhiyun pinctrl-names = "default"; 1435*4882a593Smuzhiyun pinctrl-0 = <&i2c1_pins>; 1436*4882a593Smuzhiyun status = "disabled"; 1437*4882a593Smuzhiyun #address-cells = <1>; 1438*4882a593Smuzhiyun #size-cells = <0>; 1439*4882a593Smuzhiyun }; 1440*4882a593Smuzhiyun 1441*4882a593Smuzhiyun i2c2: i2c@1c2b400 { 1442*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-i2c", 1443*4882a593Smuzhiyun "allwinner,sun4i-a10-i2c"; 1444*4882a593Smuzhiyun reg = <0x01c2b400 0x400>; 1445*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 1446*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_I2C2>; 1447*4882a593Smuzhiyun pinctrl-names = "default"; 1448*4882a593Smuzhiyun pinctrl-0 = <&i2c2_pins>; 1449*4882a593Smuzhiyun status = "disabled"; 1450*4882a593Smuzhiyun #address-cells = <1>; 1451*4882a593Smuzhiyun #size-cells = <0>; 1452*4882a593Smuzhiyun }; 1453*4882a593Smuzhiyun 1454*4882a593Smuzhiyun i2c3: i2c@1c2b800 { 1455*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-i2c", 1456*4882a593Smuzhiyun "allwinner,sun4i-a10-i2c"; 1457*4882a593Smuzhiyun reg = <0x01c2b800 0x400>; 1458*4882a593Smuzhiyun interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; 1459*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_I2C3>; 1460*4882a593Smuzhiyun pinctrl-names = "default"; 1461*4882a593Smuzhiyun pinctrl-0 = <&i2c3_pins>; 1462*4882a593Smuzhiyun status = "disabled"; 1463*4882a593Smuzhiyun #address-cells = <1>; 1464*4882a593Smuzhiyun #size-cells = <0>; 1465*4882a593Smuzhiyun }; 1466*4882a593Smuzhiyun 1467*4882a593Smuzhiyun can0: can@1c2bc00 { 1468*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-can", 1469*4882a593Smuzhiyun "allwinner,sun4i-a10-can"; 1470*4882a593Smuzhiyun reg = <0x01c2bc00 0x400>; 1471*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 1472*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_CAN>; 1473*4882a593Smuzhiyun status = "disabled"; 1474*4882a593Smuzhiyun }; 1475*4882a593Smuzhiyun 1476*4882a593Smuzhiyun i2c4: i2c@1c2c000 { 1477*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-i2c", 1478*4882a593Smuzhiyun "allwinner,sun4i-a10-i2c"; 1479*4882a593Smuzhiyun reg = <0x01c2c000 0x400>; 1480*4882a593Smuzhiyun interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 1481*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_I2C4>; 1482*4882a593Smuzhiyun status = "disabled"; 1483*4882a593Smuzhiyun #address-cells = <1>; 1484*4882a593Smuzhiyun #size-cells = <0>; 1485*4882a593Smuzhiyun }; 1486*4882a593Smuzhiyun 1487*4882a593Smuzhiyun mali: gpu@1c40000 { 1488*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-mali", "arm,mali-400"; 1489*4882a593Smuzhiyun reg = <0x01c40000 0x10000>; 1490*4882a593Smuzhiyun interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>, 1491*4882a593Smuzhiyun <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 1492*4882a593Smuzhiyun <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>, 1493*4882a593Smuzhiyun <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 1494*4882a593Smuzhiyun <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>, 1495*4882a593Smuzhiyun <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>, 1496*4882a593Smuzhiyun <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 1497*4882a593Smuzhiyun interrupt-names = "gp", 1498*4882a593Smuzhiyun "gpmmu", 1499*4882a593Smuzhiyun "pp0", 1500*4882a593Smuzhiyun "ppmmu0", 1501*4882a593Smuzhiyun "pp1", 1502*4882a593Smuzhiyun "ppmmu1", 1503*4882a593Smuzhiyun "pmu"; 1504*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_GPU>, <&ccu CLK_GPU>; 1505*4882a593Smuzhiyun clock-names = "bus", "core"; 1506*4882a593Smuzhiyun resets = <&ccu RST_GPU>; 1507*4882a593Smuzhiyun 1508*4882a593Smuzhiyun assigned-clocks = <&ccu CLK_GPU>; 1509*4882a593Smuzhiyun assigned-clock-rates = <384000000>; 1510*4882a593Smuzhiyun }; 1511*4882a593Smuzhiyun 1512*4882a593Smuzhiyun gmac: ethernet@1c50000 { 1513*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-gmac"; 1514*4882a593Smuzhiyun reg = <0x01c50000 0x10000>; 1515*4882a593Smuzhiyun interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 1516*4882a593Smuzhiyun interrupt-names = "macirq"; 1517*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_GMAC>, <&gmac_tx_clk>; 1518*4882a593Smuzhiyun clock-names = "stmmaceth", "allwinner_gmac_tx"; 1519*4882a593Smuzhiyun snps,pbl = <2>; 1520*4882a593Smuzhiyun snps,fixed-burst; 1521*4882a593Smuzhiyun snps,force_sf_dma_mode; 1522*4882a593Smuzhiyun status = "disabled"; 1523*4882a593Smuzhiyun 1524*4882a593Smuzhiyun gmac_mdio: mdio { 1525*4882a593Smuzhiyun compatible = "snps,dwmac-mdio"; 1526*4882a593Smuzhiyun #address-cells = <1>; 1527*4882a593Smuzhiyun #size-cells = <0>; 1528*4882a593Smuzhiyun }; 1529*4882a593Smuzhiyun }; 1530*4882a593Smuzhiyun 1531*4882a593Smuzhiyun hstimer@1c60000 { 1532*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-hstimer"; 1533*4882a593Smuzhiyun reg = <0x01c60000 0x1000>; 1534*4882a593Smuzhiyun interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>, 1535*4882a593Smuzhiyun <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>, 1536*4882a593Smuzhiyun <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>, 1537*4882a593Smuzhiyun <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 1538*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_HSTIMER>; 1539*4882a593Smuzhiyun }; 1540*4882a593Smuzhiyun 1541*4882a593Smuzhiyun gic: interrupt-controller@1c81000 { 1542*4882a593Smuzhiyun compatible = "arm,gic-400"; 1543*4882a593Smuzhiyun reg = <0x01c81000 0x1000>, 1544*4882a593Smuzhiyun <0x01c82000 0x2000>, 1545*4882a593Smuzhiyun <0x01c84000 0x2000>, 1546*4882a593Smuzhiyun <0x01c86000 0x2000>; 1547*4882a593Smuzhiyun interrupt-controller; 1548*4882a593Smuzhiyun #interrupt-cells = <3>; 1549*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 1550*4882a593Smuzhiyun }; 1551*4882a593Smuzhiyun 1552*4882a593Smuzhiyun fe0: display-frontend@1e00000 { 1553*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-display-frontend"; 1554*4882a593Smuzhiyun reg = <0x01e00000 0x20000>; 1555*4882a593Smuzhiyun interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 1556*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_DE_FE0>, <&ccu CLK_DE_FE0>, 1557*4882a593Smuzhiyun <&ccu CLK_DRAM_DE_FE0>; 1558*4882a593Smuzhiyun clock-names = "ahb", "mod", 1559*4882a593Smuzhiyun "ram"; 1560*4882a593Smuzhiyun resets = <&ccu RST_DE_FE0>; 1561*4882a593Smuzhiyun 1562*4882a593Smuzhiyun ports { 1563*4882a593Smuzhiyun #address-cells = <1>; 1564*4882a593Smuzhiyun #size-cells = <0>; 1565*4882a593Smuzhiyun 1566*4882a593Smuzhiyun fe0_out: port@1 { 1567*4882a593Smuzhiyun #address-cells = <1>; 1568*4882a593Smuzhiyun #size-cells = <0>; 1569*4882a593Smuzhiyun reg = <1>; 1570*4882a593Smuzhiyun 1571*4882a593Smuzhiyun fe0_out_be0: endpoint@0 { 1572*4882a593Smuzhiyun reg = <0>; 1573*4882a593Smuzhiyun remote-endpoint = <&be0_in_fe0>; 1574*4882a593Smuzhiyun }; 1575*4882a593Smuzhiyun 1576*4882a593Smuzhiyun fe0_out_be1: endpoint@1 { 1577*4882a593Smuzhiyun reg = <1>; 1578*4882a593Smuzhiyun remote-endpoint = <&be1_in_fe0>; 1579*4882a593Smuzhiyun }; 1580*4882a593Smuzhiyun }; 1581*4882a593Smuzhiyun }; 1582*4882a593Smuzhiyun }; 1583*4882a593Smuzhiyun 1584*4882a593Smuzhiyun fe1: display-frontend@1e20000 { 1585*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-display-frontend"; 1586*4882a593Smuzhiyun reg = <0x01e20000 0x20000>; 1587*4882a593Smuzhiyun interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 1588*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_DE_FE1>, <&ccu CLK_DE_FE1>, 1589*4882a593Smuzhiyun <&ccu CLK_DRAM_DE_FE1>; 1590*4882a593Smuzhiyun clock-names = "ahb", "mod", 1591*4882a593Smuzhiyun "ram"; 1592*4882a593Smuzhiyun resets = <&ccu RST_DE_FE1>; 1593*4882a593Smuzhiyun 1594*4882a593Smuzhiyun ports { 1595*4882a593Smuzhiyun #address-cells = <1>; 1596*4882a593Smuzhiyun #size-cells = <0>; 1597*4882a593Smuzhiyun 1598*4882a593Smuzhiyun fe1_out: port@1 { 1599*4882a593Smuzhiyun #address-cells = <1>; 1600*4882a593Smuzhiyun #size-cells = <0>; 1601*4882a593Smuzhiyun reg = <1>; 1602*4882a593Smuzhiyun 1603*4882a593Smuzhiyun fe1_out_be0: endpoint@0 { 1604*4882a593Smuzhiyun reg = <0>; 1605*4882a593Smuzhiyun remote-endpoint = <&be0_in_fe1>; 1606*4882a593Smuzhiyun }; 1607*4882a593Smuzhiyun 1608*4882a593Smuzhiyun fe1_out_be1: endpoint@1 { 1609*4882a593Smuzhiyun reg = <1>; 1610*4882a593Smuzhiyun remote-endpoint = <&be1_in_fe1>; 1611*4882a593Smuzhiyun }; 1612*4882a593Smuzhiyun }; 1613*4882a593Smuzhiyun }; 1614*4882a593Smuzhiyun }; 1615*4882a593Smuzhiyun 1616*4882a593Smuzhiyun be1: display-backend@1e40000 { 1617*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-display-backend"; 1618*4882a593Smuzhiyun reg = <0x01e40000 0x10000>; 1619*4882a593Smuzhiyun interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 1620*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_DE_BE1>, <&ccu CLK_DE_BE1>, 1621*4882a593Smuzhiyun <&ccu CLK_DRAM_DE_BE1>; 1622*4882a593Smuzhiyun clock-names = "ahb", "mod", 1623*4882a593Smuzhiyun "ram"; 1624*4882a593Smuzhiyun resets = <&ccu RST_DE_BE1>; 1625*4882a593Smuzhiyun 1626*4882a593Smuzhiyun ports { 1627*4882a593Smuzhiyun #address-cells = <1>; 1628*4882a593Smuzhiyun #size-cells = <0>; 1629*4882a593Smuzhiyun 1630*4882a593Smuzhiyun be1_in: port@0 { 1631*4882a593Smuzhiyun #address-cells = <1>; 1632*4882a593Smuzhiyun #size-cells = <0>; 1633*4882a593Smuzhiyun reg = <0>; 1634*4882a593Smuzhiyun 1635*4882a593Smuzhiyun be1_in_fe0: endpoint@0 { 1636*4882a593Smuzhiyun reg = <0>; 1637*4882a593Smuzhiyun remote-endpoint = <&fe0_out_be1>; 1638*4882a593Smuzhiyun }; 1639*4882a593Smuzhiyun 1640*4882a593Smuzhiyun be1_in_fe1: endpoint@1 { 1641*4882a593Smuzhiyun reg = <1>; 1642*4882a593Smuzhiyun remote-endpoint = <&fe1_out_be1>; 1643*4882a593Smuzhiyun }; 1644*4882a593Smuzhiyun }; 1645*4882a593Smuzhiyun 1646*4882a593Smuzhiyun be1_out: port@1 { 1647*4882a593Smuzhiyun #address-cells = <1>; 1648*4882a593Smuzhiyun #size-cells = <0>; 1649*4882a593Smuzhiyun reg = <1>; 1650*4882a593Smuzhiyun 1651*4882a593Smuzhiyun be1_out_tcon0: endpoint@0 { 1652*4882a593Smuzhiyun reg = <0>; 1653*4882a593Smuzhiyun remote-endpoint = <&tcon0_in_be1>; 1654*4882a593Smuzhiyun }; 1655*4882a593Smuzhiyun 1656*4882a593Smuzhiyun be1_out_tcon1: endpoint@1 { 1657*4882a593Smuzhiyun reg = <1>; 1658*4882a593Smuzhiyun remote-endpoint = <&tcon1_in_be1>; 1659*4882a593Smuzhiyun }; 1660*4882a593Smuzhiyun }; 1661*4882a593Smuzhiyun }; 1662*4882a593Smuzhiyun }; 1663*4882a593Smuzhiyun 1664*4882a593Smuzhiyun be0: display-backend@1e60000 { 1665*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-display-backend"; 1666*4882a593Smuzhiyun reg = <0x01e60000 0x10000>; 1667*4882a593Smuzhiyun interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 1668*4882a593Smuzhiyun clocks = <&ccu CLK_AHB_DE_BE0>, <&ccu CLK_DE_BE0>, 1669*4882a593Smuzhiyun <&ccu CLK_DRAM_DE_BE0>; 1670*4882a593Smuzhiyun clock-names = "ahb", "mod", 1671*4882a593Smuzhiyun "ram"; 1672*4882a593Smuzhiyun resets = <&ccu RST_DE_BE0>; 1673*4882a593Smuzhiyun 1674*4882a593Smuzhiyun ports { 1675*4882a593Smuzhiyun #address-cells = <1>; 1676*4882a593Smuzhiyun #size-cells = <0>; 1677*4882a593Smuzhiyun 1678*4882a593Smuzhiyun be0_in: port@0 { 1679*4882a593Smuzhiyun #address-cells = <1>; 1680*4882a593Smuzhiyun #size-cells = <0>; 1681*4882a593Smuzhiyun reg = <0>; 1682*4882a593Smuzhiyun 1683*4882a593Smuzhiyun be0_in_fe0: endpoint@0 { 1684*4882a593Smuzhiyun reg = <0>; 1685*4882a593Smuzhiyun remote-endpoint = <&fe0_out_be0>; 1686*4882a593Smuzhiyun }; 1687*4882a593Smuzhiyun 1688*4882a593Smuzhiyun be0_in_fe1: endpoint@1 { 1689*4882a593Smuzhiyun reg = <1>; 1690*4882a593Smuzhiyun remote-endpoint = <&fe1_out_be0>; 1691*4882a593Smuzhiyun }; 1692*4882a593Smuzhiyun }; 1693*4882a593Smuzhiyun 1694*4882a593Smuzhiyun be0_out: port@1 { 1695*4882a593Smuzhiyun #address-cells = <1>; 1696*4882a593Smuzhiyun #size-cells = <0>; 1697*4882a593Smuzhiyun reg = <1>; 1698*4882a593Smuzhiyun 1699*4882a593Smuzhiyun be0_out_tcon0: endpoint@0 { 1700*4882a593Smuzhiyun reg = <0>; 1701*4882a593Smuzhiyun remote-endpoint = <&tcon0_in_be0>; 1702*4882a593Smuzhiyun }; 1703*4882a593Smuzhiyun 1704*4882a593Smuzhiyun be0_out_tcon1: endpoint@1 { 1705*4882a593Smuzhiyun reg = <1>; 1706*4882a593Smuzhiyun remote-endpoint = <&tcon1_in_be0>; 1707*4882a593Smuzhiyun }; 1708*4882a593Smuzhiyun }; 1709*4882a593Smuzhiyun }; 1710*4882a593Smuzhiyun }; 1711*4882a593Smuzhiyun }; 1712*4882a593Smuzhiyun}; 1713