1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2014 STMicroelectronics R&D Limited 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun#include <dt-bindings/clock/stih410-clks.h> 6*4882a593Smuzhiyun/ { 7*4882a593Smuzhiyun /* 8*4882a593Smuzhiyun * Fixed 30MHz oscillator inputs to SoC 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun clk_sysin: clk-sysin { 11*4882a593Smuzhiyun #clock-cells = <0>; 12*4882a593Smuzhiyun compatible = "fixed-clock"; 13*4882a593Smuzhiyun clock-frequency = <30000000>; 14*4882a593Smuzhiyun clock-output-names = "CLK_SYSIN"; 15*4882a593Smuzhiyun }; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun clk_tmdsout_hdmi: clk-tmdsout-hdmi { 18*4882a593Smuzhiyun #clock-cells = <0>; 19*4882a593Smuzhiyun compatible = "fixed-clock"; 20*4882a593Smuzhiyun clock-frequency = <0>; 21*4882a593Smuzhiyun }; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun clocks { 24*4882a593Smuzhiyun #address-cells = <1>; 25*4882a593Smuzhiyun #size-cells = <1>; 26*4882a593Smuzhiyun ranges; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun compatible = "st,stih410-clk", "simple-bus"; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun /* 31*4882a593Smuzhiyun * A9 PLL. 32*4882a593Smuzhiyun */ 33*4882a593Smuzhiyun clockgen-a9@92b0000 { 34*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 35*4882a593Smuzhiyun reg = <0x92b0000 0xffff>; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun clockgen_a9_pll: clockgen-a9-pll { 38*4882a593Smuzhiyun #clock-cells = <1>; 39*4882a593Smuzhiyun compatible = "st,stih407-clkgen-plla9"; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun clocks = <&clk_sysin>; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun clock-output-names = "clockgen-a9-pll-odf"; 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun /* 48*4882a593Smuzhiyun * ARM CPU related clocks. 49*4882a593Smuzhiyun */ 50*4882a593Smuzhiyun clk_m_a9: clk-m-a9@92b0000 { 51*4882a593Smuzhiyun #clock-cells = <0>; 52*4882a593Smuzhiyun compatible = "st,stih407-clkgen-a9-mux", "st,clkgen-mux"; 53*4882a593Smuzhiyun reg = <0x92b0000 0x10000>; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun clocks = <&clockgen_a9_pll 0>, 56*4882a593Smuzhiyun <&clockgen_a9_pll 0>, 57*4882a593Smuzhiyun <&clk_s_c0_flexgen 13>, 58*4882a593Smuzhiyun <&clk_m_a9_ext2f_div2>; 59*4882a593Smuzhiyun /* 60*4882a593Smuzhiyun * ARM Peripheral clock for timers 61*4882a593Smuzhiyun */ 62*4882a593Smuzhiyun arm_periph_clk: clk-m-a9-periphs { 63*4882a593Smuzhiyun #clock-cells = <0>; 64*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 65*4882a593Smuzhiyun clocks = <&clk_m_a9>; 66*4882a593Smuzhiyun clock-div = <2>; 67*4882a593Smuzhiyun clock-mult = <1>; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun clockgen-a@90ff000 { 72*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 73*4882a593Smuzhiyun reg = <0x90ff000 0x1000>; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun clk_s_a0_pll: clk-s-a0-pll { 76*4882a593Smuzhiyun #clock-cells = <1>; 77*4882a593Smuzhiyun compatible = "st,clkgen-pll0"; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun clocks = <&clk_sysin>; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun clock-output-names = "clk-s-a0-pll-ofd-0"; 82*4882a593Smuzhiyun clock-critical = <0>; /* clk-s-a0-pll-ofd-0 */ 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun clk_s_a0_flexgen: clk-s-a0-flexgen { 86*4882a593Smuzhiyun compatible = "st,flexgen"; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #clock-cells = <1>; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun clocks = <&clk_s_a0_pll 0>, 91*4882a593Smuzhiyun <&clk_sysin>; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun clock-output-names = "clk-ic-lmi0", 94*4882a593Smuzhiyun "clk-ic-lmi1"; 95*4882a593Smuzhiyun clock-critical = <CLK_IC_LMI0>; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun clk_s_c0_quadfs: clk-s-c0-quadfs@9103000 { 100*4882a593Smuzhiyun #clock-cells = <1>; 101*4882a593Smuzhiyun compatible = "st,quadfs-pll"; 102*4882a593Smuzhiyun reg = <0x9103000 0x1000>; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun clocks = <&clk_sysin>; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun clock-output-names = "clk-s-c0-fs0-ch0", 107*4882a593Smuzhiyun "clk-s-c0-fs0-ch1", 108*4882a593Smuzhiyun "clk-s-c0-fs0-ch2", 109*4882a593Smuzhiyun "clk-s-c0-fs0-ch3"; 110*4882a593Smuzhiyun clock-critical = <0>; /* clk-s-c0-fs0-ch0 */ 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun clk_s_c0: clockgen-c@9103000 { 114*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 115*4882a593Smuzhiyun reg = <0x9103000 0x1000>; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun clk_s_c0_pll0: clk-s-c0-pll0 { 118*4882a593Smuzhiyun #clock-cells = <1>; 119*4882a593Smuzhiyun compatible = "st,clkgen-pll0"; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun clocks = <&clk_sysin>; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun clock-output-names = "clk-s-c0-pll0-odf-0"; 124*4882a593Smuzhiyun clock-critical = <0>; /* clk-s-c0-pll0-odf-0 */ 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun clk_s_c0_pll1: clk-s-c0-pll1 { 128*4882a593Smuzhiyun #clock-cells = <1>; 129*4882a593Smuzhiyun compatible = "st,clkgen-pll1"; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun clocks = <&clk_sysin>; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun clock-output-names = "clk-s-c0-pll1-odf-0"; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun clk_s_c0_flexgen: clk-s-c0-flexgen { 137*4882a593Smuzhiyun #clock-cells = <1>; 138*4882a593Smuzhiyun compatible = "st,flexgen"; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun clocks = <&clk_s_c0_pll0 0>, 141*4882a593Smuzhiyun <&clk_s_c0_pll1 0>, 142*4882a593Smuzhiyun <&clk_s_c0_quadfs 0>, 143*4882a593Smuzhiyun <&clk_s_c0_quadfs 1>, 144*4882a593Smuzhiyun <&clk_s_c0_quadfs 2>, 145*4882a593Smuzhiyun <&clk_s_c0_quadfs 3>, 146*4882a593Smuzhiyun <&clk_sysin>; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun clock-output-names = "clk-icn-gpu", 149*4882a593Smuzhiyun "clk-fdma", 150*4882a593Smuzhiyun "clk-nand", 151*4882a593Smuzhiyun "clk-hva", 152*4882a593Smuzhiyun "clk-proc-stfe", 153*4882a593Smuzhiyun "clk-proc-tp", 154*4882a593Smuzhiyun "clk-rx-icn-dmu", 155*4882a593Smuzhiyun "clk-rx-icn-hva", 156*4882a593Smuzhiyun "clk-icn-cpu", 157*4882a593Smuzhiyun "clk-tx-icn-dmu", 158*4882a593Smuzhiyun "clk-mmc-0", 159*4882a593Smuzhiyun "clk-mmc-1", 160*4882a593Smuzhiyun "clk-jpegdec", 161*4882a593Smuzhiyun "clk-ext2fa9", 162*4882a593Smuzhiyun "clk-ic-bdisp-0", 163*4882a593Smuzhiyun "clk-ic-bdisp-1", 164*4882a593Smuzhiyun "clk-pp-dmu", 165*4882a593Smuzhiyun "clk-vid-dmu", 166*4882a593Smuzhiyun "clk-dss-lpc", 167*4882a593Smuzhiyun "clk-st231-aud-0", 168*4882a593Smuzhiyun "clk-st231-gp-1", 169*4882a593Smuzhiyun "clk-st231-dmu", 170*4882a593Smuzhiyun "clk-icn-lmi", 171*4882a593Smuzhiyun "clk-tx-icn-disp-1", 172*4882a593Smuzhiyun "clk-icn-sbc", 173*4882a593Smuzhiyun "clk-stfe-frc2", 174*4882a593Smuzhiyun "clk-eth-phy", 175*4882a593Smuzhiyun "clk-eth-ref-phyclk", 176*4882a593Smuzhiyun "clk-flash-promip", 177*4882a593Smuzhiyun "clk-main-disp", 178*4882a593Smuzhiyun "clk-aux-disp", 179*4882a593Smuzhiyun "clk-compo-dvp", 180*4882a593Smuzhiyun "clk-tx-icn-hades", 181*4882a593Smuzhiyun "clk-rx-icn-hades", 182*4882a593Smuzhiyun "clk-icn-reg-16", 183*4882a593Smuzhiyun "clk-pp-hades", 184*4882a593Smuzhiyun "clk-clust-hades", 185*4882a593Smuzhiyun "clk-hwpe-hades", 186*4882a593Smuzhiyun "clk-fc-hades"; 187*4882a593Smuzhiyun clock-critical = <CLK_PROC_STFE>, 188*4882a593Smuzhiyun <CLK_ICN_CPU>, 189*4882a593Smuzhiyun <CLK_TX_ICN_DMU>, 190*4882a593Smuzhiyun <CLK_EXT2F_A9>, 191*4882a593Smuzhiyun <CLK_ICN_LMI>, 192*4882a593Smuzhiyun <CLK_ICN_SBC>; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* 195*4882a593Smuzhiyun * ARM Peripheral clock for timers 196*4882a593Smuzhiyun */ 197*4882a593Smuzhiyun clk_m_a9_ext2f_div2: clk-m-a9-ext2f-div2s { 198*4882a593Smuzhiyun #clock-cells = <0>; 199*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun clocks = <&clk_s_c0_flexgen 13>; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun clock-output-names = "clk-m-a9-ext2f-div2"; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun clock-div = <2>; 206*4882a593Smuzhiyun clock-mult = <1>; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun clk_s_d0_quadfs: clk-s-d0-quadfs@9104000 { 212*4882a593Smuzhiyun #clock-cells = <1>; 213*4882a593Smuzhiyun compatible = "st,quadfs"; 214*4882a593Smuzhiyun reg = <0x9104000 0x1000>; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun clocks = <&clk_sysin>; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun clock-output-names = "clk-s-d0-fs0-ch0", 219*4882a593Smuzhiyun "clk-s-d0-fs0-ch1", 220*4882a593Smuzhiyun "clk-s-d0-fs0-ch2", 221*4882a593Smuzhiyun "clk-s-d0-fs0-ch3"; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun clockgen-d0@9104000 { 225*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 226*4882a593Smuzhiyun reg = <0x9104000 0x1000>; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun clk_s_d0_flexgen: clk-s-d0-flexgen { 229*4882a593Smuzhiyun #clock-cells = <1>; 230*4882a593Smuzhiyun compatible = "st,flexgen-audio", "st,flexgen"; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun clocks = <&clk_s_d0_quadfs 0>, 233*4882a593Smuzhiyun <&clk_s_d0_quadfs 1>, 234*4882a593Smuzhiyun <&clk_s_d0_quadfs 2>, 235*4882a593Smuzhiyun <&clk_s_d0_quadfs 3>, 236*4882a593Smuzhiyun <&clk_sysin>; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun clock-output-names = "clk-pcm-0", 239*4882a593Smuzhiyun "clk-pcm-1", 240*4882a593Smuzhiyun "clk-pcm-2", 241*4882a593Smuzhiyun "clk-spdiff", 242*4882a593Smuzhiyun "clk-pcmr10-master", 243*4882a593Smuzhiyun "clk-usb2-phy"; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun }; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun clk_s_d2_quadfs: clk-s-d2-quadfs@9106000 { 248*4882a593Smuzhiyun #clock-cells = <1>; 249*4882a593Smuzhiyun compatible = "st,quadfs"; 250*4882a593Smuzhiyun reg = <0x9106000 0x1000>; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun clocks = <&clk_sysin>; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun clock-output-names = "clk-s-d2-fs0-ch0", 255*4882a593Smuzhiyun "clk-s-d2-fs0-ch1", 256*4882a593Smuzhiyun "clk-s-d2-fs0-ch2", 257*4882a593Smuzhiyun "clk-s-d2-fs0-ch3"; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun clockgen-d2@9106000 { 261*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 262*4882a593Smuzhiyun reg = <0x9106000 0x1000>; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun clk_s_d2_flexgen: clk-s-d2-flexgen { 265*4882a593Smuzhiyun #clock-cells = <1>; 266*4882a593Smuzhiyun compatible = "st,flexgen-video", "st,flexgen"; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun clocks = <&clk_s_d2_quadfs 0>, 269*4882a593Smuzhiyun <&clk_s_d2_quadfs 1>, 270*4882a593Smuzhiyun <&clk_s_d2_quadfs 2>, 271*4882a593Smuzhiyun <&clk_s_d2_quadfs 3>, 272*4882a593Smuzhiyun <&clk_sysin>, 273*4882a593Smuzhiyun <&clk_sysin>, 274*4882a593Smuzhiyun <&clk_tmdsout_hdmi>; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun clock-output-names = "clk-pix-main-disp", 277*4882a593Smuzhiyun "clk-pix-pip", 278*4882a593Smuzhiyun "clk-pix-gdp1", 279*4882a593Smuzhiyun "clk-pix-gdp2", 280*4882a593Smuzhiyun "clk-pix-gdp3", 281*4882a593Smuzhiyun "clk-pix-gdp4", 282*4882a593Smuzhiyun "clk-pix-aux-disp", 283*4882a593Smuzhiyun "clk-denc", 284*4882a593Smuzhiyun "clk-pix-hddac", 285*4882a593Smuzhiyun "clk-hddac", 286*4882a593Smuzhiyun "clk-sddac", 287*4882a593Smuzhiyun "clk-pix-dvo", 288*4882a593Smuzhiyun "clk-dvo", 289*4882a593Smuzhiyun "clk-pix-hdmi", 290*4882a593Smuzhiyun "clk-tmds-hdmi", 291*4882a593Smuzhiyun "clk-ref-hdmiphy"; 292*4882a593Smuzhiyun }; 293*4882a593Smuzhiyun }; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun clk_s_d3_quadfs: clk-s-d3-quadfs@9107000 { 296*4882a593Smuzhiyun #clock-cells = <1>; 297*4882a593Smuzhiyun compatible = "st,quadfs"; 298*4882a593Smuzhiyun reg = <0x9107000 0x1000>; 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun clocks = <&clk_sysin>; 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun clock-output-names = "clk-s-d3-fs0-ch0", 303*4882a593Smuzhiyun "clk-s-d3-fs0-ch1", 304*4882a593Smuzhiyun "clk-s-d3-fs0-ch2", 305*4882a593Smuzhiyun "clk-s-d3-fs0-ch3"; 306*4882a593Smuzhiyun }; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun clockgen-d3@9107000 { 309*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 310*4882a593Smuzhiyun reg = <0x9107000 0x1000>; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun clk_s_d3_flexgen: clk-s-d3-flexgen { 313*4882a593Smuzhiyun #clock-cells = <1>; 314*4882a593Smuzhiyun compatible = "st,flexgen"; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun clocks = <&clk_s_d3_quadfs 0>, 317*4882a593Smuzhiyun <&clk_s_d3_quadfs 1>, 318*4882a593Smuzhiyun <&clk_s_d3_quadfs 2>, 319*4882a593Smuzhiyun <&clk_s_d3_quadfs 3>, 320*4882a593Smuzhiyun <&clk_sysin>; 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun clock-output-names = "clk-stfe-frc1", 323*4882a593Smuzhiyun "clk-tsout-0", 324*4882a593Smuzhiyun "clk-tsout-1", 325*4882a593Smuzhiyun "clk-mchi", 326*4882a593Smuzhiyun "clk-vsens-compo", 327*4882a593Smuzhiyun "clk-frc1-remote", 328*4882a593Smuzhiyun "clk-lpc-0", 329*4882a593Smuzhiyun "clk-lpc-1"; 330*4882a593Smuzhiyun }; 331*4882a593Smuzhiyun }; 332*4882a593Smuzhiyun }; 333*4882a593Smuzhiyun}; 334