1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2014 STMicroelectronics Limited. 4*4882a593Smuzhiyun * Author: Giuseppe Cavallaro <peppe.cavallaro@st.com> 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun#include "st-pincfg.h" 7*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 8*4882a593Smuzhiyun/ { 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun aliases { 11*4882a593Smuzhiyun /* 0-5: PIO_SBC */ 12*4882a593Smuzhiyun gpio0 = &pio0; 13*4882a593Smuzhiyun gpio1 = &pio1; 14*4882a593Smuzhiyun gpio2 = &pio2; 15*4882a593Smuzhiyun gpio3 = &pio3; 16*4882a593Smuzhiyun gpio4 = &pio4; 17*4882a593Smuzhiyun gpio5 = &pio5; 18*4882a593Smuzhiyun /* 10-19: PIO_FRONT0 */ 19*4882a593Smuzhiyun gpio6 = &pio10; 20*4882a593Smuzhiyun gpio7 = &pio11; 21*4882a593Smuzhiyun gpio8 = &pio12; 22*4882a593Smuzhiyun gpio9 = &pio13; 23*4882a593Smuzhiyun gpio10 = &pio14; 24*4882a593Smuzhiyun gpio11 = &pio15; 25*4882a593Smuzhiyun gpio12 = &pio16; 26*4882a593Smuzhiyun gpio13 = &pio17; 27*4882a593Smuzhiyun gpio14 = &pio18; 28*4882a593Smuzhiyun gpio15 = &pio19; 29*4882a593Smuzhiyun /* 20: PIO_FRONT1 */ 30*4882a593Smuzhiyun gpio16 = &pio20; 31*4882a593Smuzhiyun /* 30-35: PIO_REAR */ 32*4882a593Smuzhiyun gpio17 = &pio30; 33*4882a593Smuzhiyun gpio18 = &pio31; 34*4882a593Smuzhiyun gpio19 = &pio32; 35*4882a593Smuzhiyun gpio20 = &pio33; 36*4882a593Smuzhiyun gpio21 = &pio34; 37*4882a593Smuzhiyun gpio22 = &pio35; 38*4882a593Smuzhiyun /* 40-42: PIO_FLASH */ 39*4882a593Smuzhiyun gpio23 = &pio40; 40*4882a593Smuzhiyun gpio24 = &pio41; 41*4882a593Smuzhiyun gpio25 = &pio42; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun soc { 45*4882a593Smuzhiyun pin-controller-sbc@961f080 { 46*4882a593Smuzhiyun #address-cells = <1>; 47*4882a593Smuzhiyun #size-cells = <1>; 48*4882a593Smuzhiyun compatible = "st,stih407-sbc-pinctrl"; 49*4882a593Smuzhiyun st,syscfg = <&syscfg_sbc>; 50*4882a593Smuzhiyun reg = <0x0961f080 0x4>; 51*4882a593Smuzhiyun reg-names = "irqmux"; 52*4882a593Smuzhiyun interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; 53*4882a593Smuzhiyun interrupt-names = "irqmux"; 54*4882a593Smuzhiyun ranges = <0 0x09610000 0x6000>; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun pio0: gpio@9610000 { 57*4882a593Smuzhiyun gpio-controller; 58*4882a593Smuzhiyun #gpio-cells = <2>; 59*4882a593Smuzhiyun interrupt-controller; 60*4882a593Smuzhiyun #interrupt-cells = <2>; 61*4882a593Smuzhiyun reg = <0x0 0x100>; 62*4882a593Smuzhiyun st,bank-name = "PIO0"; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun pio1: gpio@9611000 { 65*4882a593Smuzhiyun gpio-controller; 66*4882a593Smuzhiyun #gpio-cells = <2>; 67*4882a593Smuzhiyun interrupt-controller; 68*4882a593Smuzhiyun #interrupt-cells = <2>; 69*4882a593Smuzhiyun reg = <0x1000 0x100>; 70*4882a593Smuzhiyun st,bank-name = "PIO1"; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun pio2: gpio@9612000 { 73*4882a593Smuzhiyun gpio-controller; 74*4882a593Smuzhiyun #gpio-cells = <2>; 75*4882a593Smuzhiyun interrupt-controller; 76*4882a593Smuzhiyun #interrupt-cells = <2>; 77*4882a593Smuzhiyun reg = <0x2000 0x100>; 78*4882a593Smuzhiyun st,bank-name = "PIO2"; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun pio3: gpio@9613000 { 81*4882a593Smuzhiyun gpio-controller; 82*4882a593Smuzhiyun #gpio-cells = <2>; 83*4882a593Smuzhiyun interrupt-controller; 84*4882a593Smuzhiyun #interrupt-cells = <2>; 85*4882a593Smuzhiyun reg = <0x3000 0x100>; 86*4882a593Smuzhiyun st,bank-name = "PIO3"; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun pio4: gpio@9614000 { 89*4882a593Smuzhiyun gpio-controller; 90*4882a593Smuzhiyun #gpio-cells = <2>; 91*4882a593Smuzhiyun interrupt-controller; 92*4882a593Smuzhiyun #interrupt-cells = <2>; 93*4882a593Smuzhiyun reg = <0x4000 0x100>; 94*4882a593Smuzhiyun st,bank-name = "PIO4"; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun pio5: gpio@9615000 { 98*4882a593Smuzhiyun gpio-controller; 99*4882a593Smuzhiyun #gpio-cells = <2>; 100*4882a593Smuzhiyun interrupt-controller; 101*4882a593Smuzhiyun #interrupt-cells = <2>; 102*4882a593Smuzhiyun reg = <0x5000 0x100>; 103*4882a593Smuzhiyun st,bank-name = "PIO5"; 104*4882a593Smuzhiyun st,retime-pin-mask = <0x3f>; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun cec0 { 108*4882a593Smuzhiyun pinctrl_cec0_default: cec0-default { 109*4882a593Smuzhiyun st,pins { 110*4882a593Smuzhiyun hdmi_cec = <&pio2 4 ALT1 BIDIR>; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun rc { 116*4882a593Smuzhiyun pinctrl_ir: ir0 { 117*4882a593Smuzhiyun st,pins { 118*4882a593Smuzhiyun ir = <&pio4 0 ALT2 IN>; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun pinctrl_uhf: uhf0 { 123*4882a593Smuzhiyun st,pins { 124*4882a593Smuzhiyun ir = <&pio4 1 ALT2 IN>; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun pinctrl_tx: tx0 { 129*4882a593Smuzhiyun st,pins { 130*4882a593Smuzhiyun tx = <&pio4 2 ALT2 OUT>; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun pinctrl_tx_od: tx_od0 { 135*4882a593Smuzhiyun st,pins { 136*4882a593Smuzhiyun tx_od = <&pio4 3 ALT2 OUT>; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun /* SBC_ASC0 - UART10 */ 142*4882a593Smuzhiyun sbc_serial0 { 143*4882a593Smuzhiyun pinctrl_sbc_serial0: sbc_serial0-0 { 144*4882a593Smuzhiyun st,pins { 145*4882a593Smuzhiyun tx = <&pio3 4 ALT1 OUT>; 146*4882a593Smuzhiyun rx = <&pio3 5 ALT1 IN>; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun /* SBC_ASC1 - UART11 */ 151*4882a593Smuzhiyun sbc_serial1 { 152*4882a593Smuzhiyun pinctrl_sbc_serial1: sbc_serial1-0 { 153*4882a593Smuzhiyun st,pins { 154*4882a593Smuzhiyun tx = <&pio2 6 ALT3 OUT>; 155*4882a593Smuzhiyun rx = <&pio2 7 ALT3 IN>; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun i2c10 { 161*4882a593Smuzhiyun pinctrl_i2c10_default: i2c10-default { 162*4882a593Smuzhiyun st,pins { 163*4882a593Smuzhiyun sda = <&pio4 6 ALT1 BIDIR>; 164*4882a593Smuzhiyun scl = <&pio4 5 ALT1 BIDIR>; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun }; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun i2c11 { 170*4882a593Smuzhiyun pinctrl_i2c11_default: i2c11-default { 171*4882a593Smuzhiyun st,pins { 172*4882a593Smuzhiyun sda = <&pio5 1 ALT1 BIDIR>; 173*4882a593Smuzhiyun scl = <&pio5 0 ALT1 BIDIR>; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun keyscan { 179*4882a593Smuzhiyun pinctrl_keyscan: keyscan { 180*4882a593Smuzhiyun st,pins { 181*4882a593Smuzhiyun keyin0 = <&pio4 0 ALT6 IN>; 182*4882a593Smuzhiyun keyin1 = <&pio4 5 ALT4 IN>; 183*4882a593Smuzhiyun keyin2 = <&pio0 4 ALT2 IN>; 184*4882a593Smuzhiyun keyin3 = <&pio2 6 ALT2 IN>; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun keyout0 = <&pio4 6 ALT4 OUT>; 187*4882a593Smuzhiyun keyout1 = <&pio1 7 ALT2 OUT>; 188*4882a593Smuzhiyun keyout2 = <&pio0 6 ALT2 OUT>; 189*4882a593Smuzhiyun keyout3 = <&pio2 7 ALT2 OUT>; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun gmac1 { 195*4882a593Smuzhiyun /* 196*4882a593Smuzhiyun * Almost all the boards based on STiH407 SoC have an embedded 197*4882a593Smuzhiyun * switch where the mdio/mdc have been used for managing the SMI 198*4882a593Smuzhiyun * iface via I2C. For this reason these lines can be allocated 199*4882a593Smuzhiyun * by using dedicated configuration (in case of there will be a 200*4882a593Smuzhiyun * standard PHY transceiver on-board). 201*4882a593Smuzhiyun */ 202*4882a593Smuzhiyun pinctrl_rgmii1: rgmii1-0 { 203*4882a593Smuzhiyun st,pins { 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun txd0 = <&pio0 0 ALT1 OUT DE_IO 0 CLK_A>; 206*4882a593Smuzhiyun txd1 = <&pio0 1 ALT1 OUT DE_IO 0 CLK_A>; 207*4882a593Smuzhiyun txd2 = <&pio0 2 ALT1 OUT DE_IO 0 CLK_A>; 208*4882a593Smuzhiyun txd3 = <&pio0 3 ALT1 OUT DE_IO 0 CLK_A>; 209*4882a593Smuzhiyun txen = <&pio0 5 ALT1 OUT DE_IO 0 CLK_A>; 210*4882a593Smuzhiyun txclk = <&pio0 6 ALT1 IN NICLK 0 CLK_A>; 211*4882a593Smuzhiyun rxd0 = <&pio1 4 ALT1 IN DE_IO 0 CLK_A>; 212*4882a593Smuzhiyun rxd1 = <&pio1 5 ALT1 IN DE_IO 0 CLK_A>; 213*4882a593Smuzhiyun rxd2 = <&pio1 6 ALT1 IN DE_IO 0 CLK_A>; 214*4882a593Smuzhiyun rxd3 = <&pio1 7 ALT1 IN DE_IO 0 CLK_A>; 215*4882a593Smuzhiyun rxdv = <&pio2 0 ALT1 IN DE_IO 0 CLK_A>; 216*4882a593Smuzhiyun rxclk = <&pio2 2 ALT1 IN NICLK 0 CLK_A>; 217*4882a593Smuzhiyun clk125 = <&pio3 7 ALT4 IN NICLK 0 CLK_A>; 218*4882a593Smuzhiyun phyclk = <&pio2 3 ALT4 OUT NICLK 1250 CLK_B>; 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun pinctrl_rgmii1_mdio: rgmii1-mdio { 223*4882a593Smuzhiyun st,pins { 224*4882a593Smuzhiyun mdio = <&pio1 0 ALT1 OUT BYPASS 0>; 225*4882a593Smuzhiyun mdc = <&pio1 1 ALT1 OUT NICLK 0 CLK_A>; 226*4882a593Smuzhiyun mdint = <&pio1 3 ALT1 IN BYPASS 0>; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun }; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun pinctrl_rgmii1_mdio_1: rgmii1-mdio-1 { 231*4882a593Smuzhiyun st,pins { 232*4882a593Smuzhiyun mdio = <&pio1 0 ALT1 OUT BYPASS 0>; 233*4882a593Smuzhiyun mdc = <&pio1 1 ALT1 OUT NICLK 0 CLK_A>; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun pinctrl_mii1: mii1 { 238*4882a593Smuzhiyun st,pins { 239*4882a593Smuzhiyun txd0 = <&pio0 0 ALT1 OUT SE_NICLK_IO 0 CLK_A>; 240*4882a593Smuzhiyun txd1 = <&pio0 1 ALT1 OUT SE_NICLK_IO 0 CLK_A>; 241*4882a593Smuzhiyun txd2 = <&pio0 2 ALT1 OUT SE_NICLK_IO 0 CLK_A>; 242*4882a593Smuzhiyun txd3 = <&pio0 3 ALT1 OUT SE_NICLK_IO 0 CLK_A>; 243*4882a593Smuzhiyun txer = <&pio0 4 ALT1 OUT SE_NICLK_IO 0 CLK_A>; 244*4882a593Smuzhiyun txen = <&pio0 5 ALT1 OUT SE_NICLK_IO 0 CLK_A>; 245*4882a593Smuzhiyun txclk = <&pio0 6 ALT1 IN NICLK 0 CLK_A>; 246*4882a593Smuzhiyun col = <&pio0 7 ALT1 IN BYPASS 1000>; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun mdio = <&pio1 0 ALT1 OUT BYPASS 1500>; 249*4882a593Smuzhiyun mdc = <&pio1 1 ALT1 OUT NICLK 0 CLK_A>; 250*4882a593Smuzhiyun crs = <&pio1 2 ALT1 IN BYPASS 1000>; 251*4882a593Smuzhiyun mdint = <&pio1 3 ALT1 IN BYPASS 0>; 252*4882a593Smuzhiyun rxd0 = <&pio1 4 ALT1 IN SE_NICLK_IO 0 CLK_A>; 253*4882a593Smuzhiyun rxd1 = <&pio1 5 ALT1 IN SE_NICLK_IO 0 CLK_A>; 254*4882a593Smuzhiyun rxd2 = <&pio1 6 ALT1 IN SE_NICLK_IO 0 CLK_A>; 255*4882a593Smuzhiyun rxd3 = <&pio1 7 ALT1 IN SE_NICLK_IO 0 CLK_A>; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun rxdv = <&pio2 0 ALT1 IN SE_NICLK_IO 0 CLK_A>; 258*4882a593Smuzhiyun rx_er = <&pio2 1 ALT1 IN SE_NICLK_IO 0 CLK_A>; 259*4882a593Smuzhiyun rxclk = <&pio2 2 ALT1 IN NICLK 0 CLK_A>; 260*4882a593Smuzhiyun phyclk = <&pio2 3 ALT1 OUT NICLK 0 CLK_A>; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun pinctrl_rmii1: rmii1-0 { 265*4882a593Smuzhiyun st,pins { 266*4882a593Smuzhiyun txd0 = <&pio0 0 ALT1 OUT SE_NICLK_IO 0 CLK_A>; 267*4882a593Smuzhiyun txd1 = <&pio0 1 ALT1 OUT SE_NICLK_IO 0 CLK_A>; 268*4882a593Smuzhiyun txen = <&pio0 5 ALT1 OUT SE_NICLK_IO 0 CLK_A>; 269*4882a593Smuzhiyun mdio = <&pio1 0 ALT1 OUT BYPASS 0>; 270*4882a593Smuzhiyun mdc = <&pio1 1 ALT1 OUT NICLK 0 CLK_A>; 271*4882a593Smuzhiyun mdint = <&pio1 3 ALT1 IN BYPASS 0>; 272*4882a593Smuzhiyun rxd0 = <&pio1 4 ALT1 IN SE_NICLK_IO 0 CLK_B>; 273*4882a593Smuzhiyun rxd1 = <&pio1 5 ALT1 IN SE_NICLK_IO 0 CLK_B>; 274*4882a593Smuzhiyun rxdv = <&pio2 0 ALT1 IN SE_NICLK_IO 0 CLK_B>; 275*4882a593Smuzhiyun rx_er = <&pio2 1 ALT1 IN SE_NICLK_IO 0 CLK_A>; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun pinctrl_rmii1_phyclk: rmii1_phyclk { 280*4882a593Smuzhiyun st,pins { 281*4882a593Smuzhiyun phyclk = <&pio2 3 ALT1 OUT NICLK 0 CLK_A>; 282*4882a593Smuzhiyun }; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun pinctrl_rmii1_phyclk_ext: rmii1_phyclk_ext { 286*4882a593Smuzhiyun st,pins { 287*4882a593Smuzhiyun phyclk = <&pio2 3 ALT2 IN NICLK 0 CLK_A>; 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun }; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun pwm1 { 293*4882a593Smuzhiyun pinctrl_pwm1_chan0_default: pwm1-0-default { 294*4882a593Smuzhiyun st,pins { 295*4882a593Smuzhiyun pwm-out = <&pio3 0 ALT1 OUT>; 296*4882a593Smuzhiyun pwm-capturein = <&pio3 2 ALT1 IN>; 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun }; 299*4882a593Smuzhiyun pinctrl_pwm1_chan1_default: pwm1-1-default { 300*4882a593Smuzhiyun st,pins { 301*4882a593Smuzhiyun pwm-capturein = <&pio4 3 ALT1 IN>; 302*4882a593Smuzhiyun pwm-out = <&pio4 4 ALT1 OUT>; 303*4882a593Smuzhiyun }; 304*4882a593Smuzhiyun }; 305*4882a593Smuzhiyun pinctrl_pwm1_chan2_default: pwm1-2-default { 306*4882a593Smuzhiyun st,pins { 307*4882a593Smuzhiyun pwm-out = <&pio4 6 ALT3 OUT>; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun }; 310*4882a593Smuzhiyun pinctrl_pwm1_chan3_default: pwm1-3-default { 311*4882a593Smuzhiyun st,pins { 312*4882a593Smuzhiyun pwm-out = <&pio4 7 ALT3 OUT>; 313*4882a593Smuzhiyun }; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun spi10 { 318*4882a593Smuzhiyun pinctrl_spi10_default: spi10-4w-alt1-0 { 319*4882a593Smuzhiyun st,pins { 320*4882a593Smuzhiyun mtsr = <&pio4 6 ALT1 OUT>; 321*4882a593Smuzhiyun mrst = <&pio4 7 ALT1 IN>; 322*4882a593Smuzhiyun scl = <&pio4 5 ALT1 OUT>; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun }; 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun pinctrl_spi10_3w_alt1_0: spi10-3w-alt1-0 { 327*4882a593Smuzhiyun st,pins { 328*4882a593Smuzhiyun mtsr = <&pio4 6 ALT1 BIDIR_PU>; 329*4882a593Smuzhiyun scl = <&pio4 5 ALT1 OUT>; 330*4882a593Smuzhiyun }; 331*4882a593Smuzhiyun }; 332*4882a593Smuzhiyun }; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun spi11 { 335*4882a593Smuzhiyun pinctrl_spi11_default: spi11-4w-alt2-0 { 336*4882a593Smuzhiyun st,pins { 337*4882a593Smuzhiyun mtsr = <&pio3 1 ALT2 OUT>; 338*4882a593Smuzhiyun mrst = <&pio3 0 ALT2 IN>; 339*4882a593Smuzhiyun scl = <&pio3 2 ALT2 OUT>; 340*4882a593Smuzhiyun }; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun pinctrl_spi11_3w_alt2_0: spi11-3w-alt2-0 { 344*4882a593Smuzhiyun st,pins { 345*4882a593Smuzhiyun mtsr = <&pio3 1 ALT2 BIDIR_PU>; 346*4882a593Smuzhiyun scl = <&pio3 2 ALT2 OUT>; 347*4882a593Smuzhiyun }; 348*4882a593Smuzhiyun }; 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun spi12 { 352*4882a593Smuzhiyun pinctrl_spi12_default: spi12-4w-alt2-0 { 353*4882a593Smuzhiyun st,pins { 354*4882a593Smuzhiyun mtsr = <&pio3 6 ALT2 OUT>; 355*4882a593Smuzhiyun mrst = <&pio3 4 ALT2 IN>; 356*4882a593Smuzhiyun scl = <&pio3 7 ALT2 OUT>; 357*4882a593Smuzhiyun }; 358*4882a593Smuzhiyun }; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun pinctrl_spi12_3w_alt2_0: spi12-3w-alt2-0 { 361*4882a593Smuzhiyun st,pins { 362*4882a593Smuzhiyun mtsr = <&pio3 6 ALT2 BIDIR_PU>; 363*4882a593Smuzhiyun scl = <&pio3 7 ALT2 OUT>; 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun }; 366*4882a593Smuzhiyun }; 367*4882a593Smuzhiyun }; 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun pin-controller-front0@920f080 { 370*4882a593Smuzhiyun #address-cells = <1>; 371*4882a593Smuzhiyun #size-cells = <1>; 372*4882a593Smuzhiyun compatible = "st,stih407-front-pinctrl"; 373*4882a593Smuzhiyun st,syscfg = <&syscfg_front>; 374*4882a593Smuzhiyun reg = <0x0920f080 0x4>; 375*4882a593Smuzhiyun reg-names = "irqmux"; 376*4882a593Smuzhiyun interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>; 377*4882a593Smuzhiyun interrupt-names = "irqmux"; 378*4882a593Smuzhiyun ranges = <0 0x09200000 0x10000>; 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun pio10: pio@9200000 { 381*4882a593Smuzhiyun gpio-controller; 382*4882a593Smuzhiyun #gpio-cells = <2>; 383*4882a593Smuzhiyun interrupt-controller; 384*4882a593Smuzhiyun #interrupt-cells = <2>; 385*4882a593Smuzhiyun reg = <0x0 0x100>; 386*4882a593Smuzhiyun st,bank-name = "PIO10"; 387*4882a593Smuzhiyun }; 388*4882a593Smuzhiyun pio11: pio@9201000 { 389*4882a593Smuzhiyun gpio-controller; 390*4882a593Smuzhiyun #gpio-cells = <2>; 391*4882a593Smuzhiyun interrupt-controller; 392*4882a593Smuzhiyun #interrupt-cells = <2>; 393*4882a593Smuzhiyun reg = <0x1000 0x100>; 394*4882a593Smuzhiyun st,bank-name = "PIO11"; 395*4882a593Smuzhiyun }; 396*4882a593Smuzhiyun pio12: pio@9202000 { 397*4882a593Smuzhiyun gpio-controller; 398*4882a593Smuzhiyun #gpio-cells = <2>; 399*4882a593Smuzhiyun interrupt-controller; 400*4882a593Smuzhiyun #interrupt-cells = <2>; 401*4882a593Smuzhiyun reg = <0x2000 0x100>; 402*4882a593Smuzhiyun st,bank-name = "PIO12"; 403*4882a593Smuzhiyun }; 404*4882a593Smuzhiyun pio13: pio@9203000 { 405*4882a593Smuzhiyun gpio-controller; 406*4882a593Smuzhiyun #gpio-cells = <2>; 407*4882a593Smuzhiyun interrupt-controller; 408*4882a593Smuzhiyun #interrupt-cells = <2>; 409*4882a593Smuzhiyun reg = <0x3000 0x100>; 410*4882a593Smuzhiyun st,bank-name = "PIO13"; 411*4882a593Smuzhiyun }; 412*4882a593Smuzhiyun pio14: pio@9204000 { 413*4882a593Smuzhiyun gpio-controller; 414*4882a593Smuzhiyun #gpio-cells = <2>; 415*4882a593Smuzhiyun interrupt-controller; 416*4882a593Smuzhiyun #interrupt-cells = <2>; 417*4882a593Smuzhiyun reg = <0x4000 0x100>; 418*4882a593Smuzhiyun st,bank-name = "PIO14"; 419*4882a593Smuzhiyun }; 420*4882a593Smuzhiyun pio15: pio@9205000 { 421*4882a593Smuzhiyun gpio-controller; 422*4882a593Smuzhiyun #gpio-cells = <2>; 423*4882a593Smuzhiyun interrupt-controller; 424*4882a593Smuzhiyun #interrupt-cells = <2>; 425*4882a593Smuzhiyun reg = <0x5000 0x100>; 426*4882a593Smuzhiyun st,bank-name = "PIO15"; 427*4882a593Smuzhiyun }; 428*4882a593Smuzhiyun pio16: pio@9206000 { 429*4882a593Smuzhiyun gpio-controller; 430*4882a593Smuzhiyun #gpio-cells = <2>; 431*4882a593Smuzhiyun interrupt-controller; 432*4882a593Smuzhiyun #interrupt-cells = <2>; 433*4882a593Smuzhiyun reg = <0x6000 0x100>; 434*4882a593Smuzhiyun st,bank-name = "PIO16"; 435*4882a593Smuzhiyun }; 436*4882a593Smuzhiyun pio17: pio@9207000 { 437*4882a593Smuzhiyun gpio-controller; 438*4882a593Smuzhiyun #gpio-cells = <2>; 439*4882a593Smuzhiyun interrupt-controller; 440*4882a593Smuzhiyun #interrupt-cells = <2>; 441*4882a593Smuzhiyun reg = <0x7000 0x100>; 442*4882a593Smuzhiyun st,bank-name = "PIO17"; 443*4882a593Smuzhiyun }; 444*4882a593Smuzhiyun pio18: pio@9208000 { 445*4882a593Smuzhiyun gpio-controller; 446*4882a593Smuzhiyun #gpio-cells = <2>; 447*4882a593Smuzhiyun interrupt-controller; 448*4882a593Smuzhiyun #interrupt-cells = <2>; 449*4882a593Smuzhiyun reg = <0x8000 0x100>; 450*4882a593Smuzhiyun st,bank-name = "PIO18"; 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun pio19: pio@9209000 { 453*4882a593Smuzhiyun gpio-controller; 454*4882a593Smuzhiyun #gpio-cells = <2>; 455*4882a593Smuzhiyun interrupt-controller; 456*4882a593Smuzhiyun #interrupt-cells = <2>; 457*4882a593Smuzhiyun reg = <0x9000 0x100>; 458*4882a593Smuzhiyun st,bank-name = "PIO19"; 459*4882a593Smuzhiyun }; 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun /* Comms */ 462*4882a593Smuzhiyun serial0 { 463*4882a593Smuzhiyun pinctrl_serial0: serial0-0 { 464*4882a593Smuzhiyun st,pins { 465*4882a593Smuzhiyun tx = <&pio17 0 ALT1 OUT>; 466*4882a593Smuzhiyun rx = <&pio17 1 ALT1 IN>; 467*4882a593Smuzhiyun }; 468*4882a593Smuzhiyun }; 469*4882a593Smuzhiyun pinctrl_serial0_hw_flowctrl: serial0-0_hw_flowctrl { 470*4882a593Smuzhiyun st,pins { 471*4882a593Smuzhiyun tx = <&pio17 0 ALT1 OUT>; 472*4882a593Smuzhiyun rx = <&pio17 1 ALT1 IN>; 473*4882a593Smuzhiyun cts = <&pio17 2 ALT1 IN>; 474*4882a593Smuzhiyun rts = <&pio17 3 ALT1 OUT>; 475*4882a593Smuzhiyun }; 476*4882a593Smuzhiyun }; 477*4882a593Smuzhiyun }; 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun serial1 { 480*4882a593Smuzhiyun pinctrl_serial1: serial1-0 { 481*4882a593Smuzhiyun st,pins { 482*4882a593Smuzhiyun tx = <&pio16 0 ALT1 OUT>; 483*4882a593Smuzhiyun rx = <&pio16 1 ALT1 IN>; 484*4882a593Smuzhiyun }; 485*4882a593Smuzhiyun }; 486*4882a593Smuzhiyun }; 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun serial2 { 489*4882a593Smuzhiyun pinctrl_serial2: serial2-0 { 490*4882a593Smuzhiyun st,pins { 491*4882a593Smuzhiyun tx = <&pio15 0 ALT1 OUT>; 492*4882a593Smuzhiyun rx = <&pio15 1 ALT1 IN>; 493*4882a593Smuzhiyun }; 494*4882a593Smuzhiyun }; 495*4882a593Smuzhiyun }; 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun mmc1 { 498*4882a593Smuzhiyun pinctrl_sd1: sd1-0 { 499*4882a593Smuzhiyun st,pins { 500*4882a593Smuzhiyun sd_clk = <&pio19 3 ALT5 BIDIR NICLK 0 CLK_B>; 501*4882a593Smuzhiyun sd_cmd = <&pio19 2 ALT5 BIDIR_PU BYPASS 0>; 502*4882a593Smuzhiyun sd_dat0 = <&pio19 4 ALT5 BIDIR_PU BYPASS 0>; 503*4882a593Smuzhiyun sd_dat1 = <&pio19 5 ALT5 BIDIR_PU BYPASS 0>; 504*4882a593Smuzhiyun sd_dat2 = <&pio19 6 ALT5 BIDIR_PU BYPASS 0>; 505*4882a593Smuzhiyun sd_dat3 = <&pio19 7 ALT5 BIDIR_PU BYPASS 0>; 506*4882a593Smuzhiyun sd_led = <&pio16 6 ALT6 OUT>; 507*4882a593Smuzhiyun sd_pwren = <&pio16 7 ALT6 OUT>; 508*4882a593Smuzhiyun sd_cd = <&pio19 0 ALT6 IN>; 509*4882a593Smuzhiyun sd_wp = <&pio19 1 ALT6 IN>; 510*4882a593Smuzhiyun }; 511*4882a593Smuzhiyun }; 512*4882a593Smuzhiyun }; 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun i2c0 { 516*4882a593Smuzhiyun pinctrl_i2c0_default: i2c0-default { 517*4882a593Smuzhiyun st,pins { 518*4882a593Smuzhiyun sda = <&pio10 6 ALT2 BIDIR>; 519*4882a593Smuzhiyun scl = <&pio10 5 ALT2 BIDIR>; 520*4882a593Smuzhiyun }; 521*4882a593Smuzhiyun }; 522*4882a593Smuzhiyun }; 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun i2c1 { 525*4882a593Smuzhiyun pinctrl_i2c1_default: i2c1-default { 526*4882a593Smuzhiyun st,pins { 527*4882a593Smuzhiyun sda = <&pio11 1 ALT2 BIDIR>; 528*4882a593Smuzhiyun scl = <&pio11 0 ALT2 BIDIR>; 529*4882a593Smuzhiyun }; 530*4882a593Smuzhiyun }; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun i2c2 { 534*4882a593Smuzhiyun pinctrl_i2c2_default: i2c2-default { 535*4882a593Smuzhiyun st,pins { 536*4882a593Smuzhiyun sda = <&pio15 6 ALT2 BIDIR>; 537*4882a593Smuzhiyun scl = <&pio15 5 ALT2 BIDIR>; 538*4882a593Smuzhiyun }; 539*4882a593Smuzhiyun }; 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun pinctrl_i2c2_alt2_1: i2c2-alt2-1 { 542*4882a593Smuzhiyun st,pins { 543*4882a593Smuzhiyun sda = <&pio12 6 ALT2 BIDIR>; 544*4882a593Smuzhiyun scl = <&pio12 5 ALT2 BIDIR>; 545*4882a593Smuzhiyun }; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun }; 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun i2c3 { 550*4882a593Smuzhiyun pinctrl_i2c3_default: i2c3-alt1-0 { 551*4882a593Smuzhiyun st,pins { 552*4882a593Smuzhiyun sda = <&pio18 6 ALT1 BIDIR>; 553*4882a593Smuzhiyun scl = <&pio18 5 ALT1 BIDIR>; 554*4882a593Smuzhiyun }; 555*4882a593Smuzhiyun }; 556*4882a593Smuzhiyun pinctrl_i2c3_alt1_1: i2c3-alt1-1 { 557*4882a593Smuzhiyun st,pins { 558*4882a593Smuzhiyun sda = <&pio17 7 ALT1 BIDIR>; 559*4882a593Smuzhiyun scl = <&pio17 6 ALT1 BIDIR>; 560*4882a593Smuzhiyun }; 561*4882a593Smuzhiyun }; 562*4882a593Smuzhiyun pinctrl_i2c3_alt3_0: i2c3-alt3-0 { 563*4882a593Smuzhiyun st,pins { 564*4882a593Smuzhiyun sda = <&pio13 6 ALT3 BIDIR>; 565*4882a593Smuzhiyun scl = <&pio13 5 ALT3 BIDIR>; 566*4882a593Smuzhiyun }; 567*4882a593Smuzhiyun }; 568*4882a593Smuzhiyun }; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun spi0 { 571*4882a593Smuzhiyun pinctrl_spi0_default: spi0-4w-alt2-0 { 572*4882a593Smuzhiyun st,pins { 573*4882a593Smuzhiyun mtsr = <&pio10 6 ALT2 OUT>; 574*4882a593Smuzhiyun mrst = <&pio10 7 ALT2 IN>; 575*4882a593Smuzhiyun scl = <&pio10 5 ALT2 OUT>; 576*4882a593Smuzhiyun }; 577*4882a593Smuzhiyun }; 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun pinctrl_spi0_3w_alt2_0: spi0-3w-alt2-0 { 580*4882a593Smuzhiyun st,pins { 581*4882a593Smuzhiyun mtsr = <&pio10 6 ALT2 BIDIR_PU>; 582*4882a593Smuzhiyun scl = <&pio10 5 ALT2 OUT>; 583*4882a593Smuzhiyun }; 584*4882a593Smuzhiyun }; 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun pinctrl_spi0_4w_alt1_0: spi0-4w-alt1-0 { 587*4882a593Smuzhiyun st,pins { 588*4882a593Smuzhiyun mtsr = <&pio19 7 ALT1 OUT>; 589*4882a593Smuzhiyun mrst = <&pio19 5 ALT1 IN>; 590*4882a593Smuzhiyun scl = <&pio19 6 ALT1 OUT>; 591*4882a593Smuzhiyun }; 592*4882a593Smuzhiyun }; 593*4882a593Smuzhiyun 594*4882a593Smuzhiyun pinctrl_spi0_3w_alt1_0: spi0-3w-alt1-0 { 595*4882a593Smuzhiyun st,pins { 596*4882a593Smuzhiyun mtsr = <&pio19 7 ALT1 BIDIR_PU>; 597*4882a593Smuzhiyun scl = <&pio19 6 ALT1 OUT>; 598*4882a593Smuzhiyun }; 599*4882a593Smuzhiyun }; 600*4882a593Smuzhiyun }; 601*4882a593Smuzhiyun 602*4882a593Smuzhiyun spi1 { 603*4882a593Smuzhiyun pinctrl_spi1_default: spi1-4w-alt2-0 { 604*4882a593Smuzhiyun st,pins { 605*4882a593Smuzhiyun mtsr = <&pio11 1 ALT2 OUT>; 606*4882a593Smuzhiyun mrst = <&pio11 2 ALT2 IN>; 607*4882a593Smuzhiyun scl = <&pio11 0 ALT2 OUT>; 608*4882a593Smuzhiyun }; 609*4882a593Smuzhiyun }; 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun pinctrl_spi1_3w_alt2_0: spi1-3w-alt2-0 { 612*4882a593Smuzhiyun st,pins { 613*4882a593Smuzhiyun mtsr = <&pio11 1 ALT2 BIDIR_PU>; 614*4882a593Smuzhiyun scl = <&pio11 0 ALT2 OUT>; 615*4882a593Smuzhiyun }; 616*4882a593Smuzhiyun }; 617*4882a593Smuzhiyun 618*4882a593Smuzhiyun pinctrl_spi1_4w_alt1_0: spi1-4w-alt1-0 { 619*4882a593Smuzhiyun st,pins { 620*4882a593Smuzhiyun mtsr = <&pio14 3 ALT1 OUT>; 621*4882a593Smuzhiyun mrst = <&pio14 4 ALT1 IN>; 622*4882a593Smuzhiyun scl = <&pio14 2 ALT1 OUT>; 623*4882a593Smuzhiyun }; 624*4882a593Smuzhiyun }; 625*4882a593Smuzhiyun 626*4882a593Smuzhiyun pinctrl_spi1_3w_alt1_0: spi1-3w-alt1-0 { 627*4882a593Smuzhiyun st,pins { 628*4882a593Smuzhiyun mtsr = <&pio14 3 ALT1 BIDIR_PU>; 629*4882a593Smuzhiyun scl = <&pio14 2 ALT1 OUT>; 630*4882a593Smuzhiyun }; 631*4882a593Smuzhiyun }; 632*4882a593Smuzhiyun }; 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun spi2 { 635*4882a593Smuzhiyun pinctrl_spi2_default: spi2-4w-alt2-0 { 636*4882a593Smuzhiyun st,pins { 637*4882a593Smuzhiyun mtsr = <&pio12 6 ALT2 OUT>; 638*4882a593Smuzhiyun mrst = <&pio12 7 ALT2 IN>; 639*4882a593Smuzhiyun scl = <&pio12 5 ALT2 OUT>; 640*4882a593Smuzhiyun }; 641*4882a593Smuzhiyun }; 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun pinctrl_spi2_3w_alt2_0: spi2-3w-alt2-0 { 644*4882a593Smuzhiyun st,pins { 645*4882a593Smuzhiyun mtsr = <&pio12 6 ALT2 BIDIR_PU>; 646*4882a593Smuzhiyun scl = <&pio12 5 ALT2 OUT>; 647*4882a593Smuzhiyun }; 648*4882a593Smuzhiyun }; 649*4882a593Smuzhiyun 650*4882a593Smuzhiyun pinctrl_spi2_4w_alt1_0: spi2-4w-alt1-0 { 651*4882a593Smuzhiyun st,pins { 652*4882a593Smuzhiyun mtsr = <&pio14 6 ALT1 OUT>; 653*4882a593Smuzhiyun mrst = <&pio14 7 ALT1 IN>; 654*4882a593Smuzhiyun scl = <&pio14 5 ALT1 OUT>; 655*4882a593Smuzhiyun }; 656*4882a593Smuzhiyun }; 657*4882a593Smuzhiyun 658*4882a593Smuzhiyun pinctrl_spi2_3w_alt1_0: spi2-3w-alt1-0 { 659*4882a593Smuzhiyun st,pins { 660*4882a593Smuzhiyun mtsr = <&pio14 6 ALT1 BIDIR_PU>; 661*4882a593Smuzhiyun scl = <&pio14 5 ALT1 OUT>; 662*4882a593Smuzhiyun }; 663*4882a593Smuzhiyun }; 664*4882a593Smuzhiyun 665*4882a593Smuzhiyun pinctrl_spi2_4w_alt2_1: spi2-4w-alt2-1 { 666*4882a593Smuzhiyun st,pins { 667*4882a593Smuzhiyun mtsr = <&pio15 6 ALT2 OUT>; 668*4882a593Smuzhiyun mrst = <&pio15 7 ALT2 IN>; 669*4882a593Smuzhiyun scl = <&pio15 5 ALT2 OUT>; 670*4882a593Smuzhiyun }; 671*4882a593Smuzhiyun }; 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun pinctrl_spi2_3w_alt2_1: spi2-3w-alt2-1 { 674*4882a593Smuzhiyun st,pins { 675*4882a593Smuzhiyun mtsr = <&pio15 6 ALT2 BIDIR_PU>; 676*4882a593Smuzhiyun scl = <&pio15 5 ALT2 OUT>; 677*4882a593Smuzhiyun }; 678*4882a593Smuzhiyun }; 679*4882a593Smuzhiyun }; 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun spi3 { 682*4882a593Smuzhiyun pinctrl_spi3_default: spi3-4w-alt3-0 { 683*4882a593Smuzhiyun st,pins { 684*4882a593Smuzhiyun mtsr = <&pio13 6 ALT3 OUT>; 685*4882a593Smuzhiyun mrst = <&pio13 7 ALT3 IN>; 686*4882a593Smuzhiyun scl = <&pio13 5 ALT3 OUT>; 687*4882a593Smuzhiyun }; 688*4882a593Smuzhiyun }; 689*4882a593Smuzhiyun 690*4882a593Smuzhiyun pinctrl_spi3_3w_alt3_0: spi3-3w-alt3-0 { 691*4882a593Smuzhiyun st,pins { 692*4882a593Smuzhiyun mtsr = <&pio13 6 ALT3 BIDIR_PU>; 693*4882a593Smuzhiyun scl = <&pio13 5 ALT3 OUT>; 694*4882a593Smuzhiyun }; 695*4882a593Smuzhiyun }; 696*4882a593Smuzhiyun 697*4882a593Smuzhiyun pinctrl_spi3_4w_alt1_0: spi3-4w-alt1-0 { 698*4882a593Smuzhiyun st,pins { 699*4882a593Smuzhiyun mtsr = <&pio17 7 ALT1 OUT>; 700*4882a593Smuzhiyun mrst = <&pio17 5 ALT1 IN>; 701*4882a593Smuzhiyun scl = <&pio17 6 ALT1 OUT>; 702*4882a593Smuzhiyun }; 703*4882a593Smuzhiyun }; 704*4882a593Smuzhiyun 705*4882a593Smuzhiyun pinctrl_spi3_3w_alt1_0: spi3-3w-alt1-0 { 706*4882a593Smuzhiyun st,pins { 707*4882a593Smuzhiyun mtsr = <&pio17 7 ALT1 BIDIR_PU>; 708*4882a593Smuzhiyun scl = <&pio17 6 ALT1 OUT>; 709*4882a593Smuzhiyun }; 710*4882a593Smuzhiyun }; 711*4882a593Smuzhiyun 712*4882a593Smuzhiyun pinctrl_spi3_4w_alt1_1: spi3-4w-alt1-1 { 713*4882a593Smuzhiyun st,pins { 714*4882a593Smuzhiyun mtsr = <&pio18 6 ALT1 OUT>; 715*4882a593Smuzhiyun mrst = <&pio18 7 ALT1 IN>; 716*4882a593Smuzhiyun scl = <&pio18 5 ALT1 OUT>; 717*4882a593Smuzhiyun }; 718*4882a593Smuzhiyun }; 719*4882a593Smuzhiyun 720*4882a593Smuzhiyun pinctrl_spi3_3w_alt1_1: spi3-3w-alt1-1 { 721*4882a593Smuzhiyun st,pins { 722*4882a593Smuzhiyun mtsr = <&pio18 6 ALT1 BIDIR_PU>; 723*4882a593Smuzhiyun scl = <&pio18 5 ALT1 OUT>; 724*4882a593Smuzhiyun }; 725*4882a593Smuzhiyun }; 726*4882a593Smuzhiyun }; 727*4882a593Smuzhiyun 728*4882a593Smuzhiyun tsin0 { 729*4882a593Smuzhiyun pinctrl_tsin0_parallel: tsin0_parallel { 730*4882a593Smuzhiyun st,pins { 731*4882a593Smuzhiyun DATA7 = <&pio10 4 ALT1 IN SE_NICLK_IO 0 CLK_A>; 732*4882a593Smuzhiyun DATA6 = <&pio10 5 ALT1 IN SE_NICLK_IO 0 CLK_A>; 733*4882a593Smuzhiyun DATA5 = <&pio10 6 ALT1 IN SE_NICLK_IO 0 CLK_A>; 734*4882a593Smuzhiyun DATA4 = <&pio10 7 ALT1 IN SE_NICLK_IO 0 CLK_A>; 735*4882a593Smuzhiyun DATA3 = <&pio11 0 ALT1 IN SE_NICLK_IO 0 CLK_A>; 736*4882a593Smuzhiyun DATA2 = <&pio11 1 ALT1 IN SE_NICLK_IO 0 CLK_A>; 737*4882a593Smuzhiyun DATA1 = <&pio11 2 ALT1 IN SE_NICLK_IO 0 CLK_A>; 738*4882a593Smuzhiyun DATA0 = <&pio11 3 ALT1 IN SE_NICLK_IO 0 CLK_A>; 739*4882a593Smuzhiyun CLKIN = <&pio10 3 ALT1 IN CLKNOTDATA 0 CLK_A>; 740*4882a593Smuzhiyun VALID = <&pio10 1 ALT1 IN SE_NICLK_IO 0 CLK_A>; 741*4882a593Smuzhiyun ERROR = <&pio10 0 ALT1 IN SE_NICLK_IO 0 CLK_A>; 742*4882a593Smuzhiyun PKCLK = <&pio10 2 ALT1 IN SE_NICLK_IO 0 CLK_A>; 743*4882a593Smuzhiyun }; 744*4882a593Smuzhiyun }; 745*4882a593Smuzhiyun pinctrl_tsin0_serial: tsin0_serial { 746*4882a593Smuzhiyun st,pins { 747*4882a593Smuzhiyun DATA7 = <&pio10 4 ALT1 IN SE_NICLK_IO 0 CLK_A>; 748*4882a593Smuzhiyun CLKIN = <&pio10 3 ALT1 IN CLKNOTDATA 0 CLK_A>; 749*4882a593Smuzhiyun VALID = <&pio10 1 ALT1 IN SE_NICLK_IO 0 CLK_A>; 750*4882a593Smuzhiyun ERROR = <&pio10 0 ALT1 IN SE_NICLK_IO 0 CLK_A>; 751*4882a593Smuzhiyun PKCLK = <&pio10 2 ALT1 IN SE_NICLK_IO 0 CLK_A>; 752*4882a593Smuzhiyun }; 753*4882a593Smuzhiyun }; 754*4882a593Smuzhiyun }; 755*4882a593Smuzhiyun 756*4882a593Smuzhiyun tsin1 { 757*4882a593Smuzhiyun pinctrl_tsin1_parallel: tsin1_parallel { 758*4882a593Smuzhiyun st,pins { 759*4882a593Smuzhiyun DATA7 = <&pio12 0 ALT1 IN SE_NICLK_IO 0 CLK_A>; 760*4882a593Smuzhiyun DATA6 = <&pio12 1 ALT1 IN SE_NICLK_IO 0 CLK_A>; 761*4882a593Smuzhiyun DATA5 = <&pio12 2 ALT1 IN SE_NICLK_IO 0 CLK_A>; 762*4882a593Smuzhiyun DATA4 = <&pio12 3 ALT1 IN SE_NICLK_IO 0 CLK_A>; 763*4882a593Smuzhiyun DATA3 = <&pio12 4 ALT1 IN SE_NICLK_IO 0 CLK_A>; 764*4882a593Smuzhiyun DATA2 = <&pio12 5 ALT1 IN SE_NICLK_IO 0 CLK_A>; 765*4882a593Smuzhiyun DATA1 = <&pio12 6 ALT1 IN SE_NICLK_IO 0 CLK_A>; 766*4882a593Smuzhiyun DATA0 = <&pio12 7 ALT1 IN SE_NICLK_IO 0 CLK_A>; 767*4882a593Smuzhiyun CLKIN = <&pio11 7 ALT1 IN CLKNOTDATA 0 CLK_A>; 768*4882a593Smuzhiyun VALID = <&pio11 5 ALT1 IN SE_NICLK_IO 0 CLK_A>; 769*4882a593Smuzhiyun ERROR = <&pio11 4 ALT1 IN SE_NICLK_IO 0 CLK_A>; 770*4882a593Smuzhiyun PKCLK = <&pio11 6 ALT1 IN SE_NICLK_IO 0 CLK_A>; 771*4882a593Smuzhiyun }; 772*4882a593Smuzhiyun }; 773*4882a593Smuzhiyun pinctrl_tsin1_serial: tsin1_serial { 774*4882a593Smuzhiyun st,pins { 775*4882a593Smuzhiyun DATA7 = <&pio12 0 ALT1 IN SE_NICLK_IO 0 CLK_A>; 776*4882a593Smuzhiyun CLKIN = <&pio11 7 ALT1 IN CLKNOTDATA 0 CLK_A>; 777*4882a593Smuzhiyun VALID = <&pio11 5 ALT1 IN SE_NICLK_IO 0 CLK_A>; 778*4882a593Smuzhiyun ERROR = <&pio11 4 ALT1 IN SE_NICLK_IO 0 CLK_A>; 779*4882a593Smuzhiyun PKCLK = <&pio11 6 ALT1 IN SE_NICLK_IO 0 CLK_A>; 780*4882a593Smuzhiyun }; 781*4882a593Smuzhiyun }; 782*4882a593Smuzhiyun }; 783*4882a593Smuzhiyun 784*4882a593Smuzhiyun tsin2 { 785*4882a593Smuzhiyun pinctrl_tsin2_parallel: tsin2_parallel { 786*4882a593Smuzhiyun st,pins { 787*4882a593Smuzhiyun DATA7 = <&pio13 4 ALT1 IN SE_NICLK_IO 0 CLK_A>; 788*4882a593Smuzhiyun DATA6 = <&pio13 5 ALT2 IN SE_NICLK_IO 0 CLK_B>; 789*4882a593Smuzhiyun DATA5 = <&pio13 6 ALT2 IN SE_NICLK_IO 0 CLK_B>; 790*4882a593Smuzhiyun DATA4 = <&pio13 7 ALT2 IN SE_NICLK_IO 0 CLK_B>; 791*4882a593Smuzhiyun DATA3 = <&pio14 0 ALT2 IN SE_NICLK_IO 0 CLK_A>; 792*4882a593Smuzhiyun DATA2 = <&pio14 1 ALT2 IN SE_NICLK_IO 0 CLK_B>; 793*4882a593Smuzhiyun DATA1 = <&pio14 2 ALT2 IN SE_NICLK_IO 0 CLK_A>; 794*4882a593Smuzhiyun DATA0 = <&pio14 3 ALT2 IN SE_NICLK_IO 0 CLK_A>; 795*4882a593Smuzhiyun CLKIN = <&pio13 3 ALT1 IN CLKNOTDATA 0 CLK_A>; 796*4882a593Smuzhiyun VALID = <&pio13 1 ALT1 IN SE_NICLK_IO 0 CLK_A>; 797*4882a593Smuzhiyun ERROR = <&pio13 0 ALT1 IN SE_NICLK_IO 0 CLK_A>; 798*4882a593Smuzhiyun PKCLK = <&pio13 2 ALT1 IN SE_NICLK_IO 0 CLK_A>; 799*4882a593Smuzhiyun }; 800*4882a593Smuzhiyun }; 801*4882a593Smuzhiyun pinctrl_tsin2_serial: tsin2_serial { 802*4882a593Smuzhiyun st,pins { 803*4882a593Smuzhiyun DATA7 = <&pio13 4 ALT1 IN SE_NICLK_IO 0 CLK_A>; 804*4882a593Smuzhiyun CLKIN = <&pio13 3 ALT1 IN CLKNOTDATA 0 CLK_A>; 805*4882a593Smuzhiyun VALID = <&pio13 1 ALT1 IN SE_NICLK_IO 0 CLK_A>; 806*4882a593Smuzhiyun ERROR = <&pio13 0 ALT1 IN SE_NICLK_IO 0 CLK_A>; 807*4882a593Smuzhiyun PKCLK = <&pio13 2 ALT1 IN SE_NICLK_IO 0 CLK_A>; 808*4882a593Smuzhiyun }; 809*4882a593Smuzhiyun }; 810*4882a593Smuzhiyun }; 811*4882a593Smuzhiyun 812*4882a593Smuzhiyun tsin3 { 813*4882a593Smuzhiyun pinctrl_tsin3_serial: tsin3_serial { 814*4882a593Smuzhiyun st,pins { 815*4882a593Smuzhiyun DATA7 = <&pio14 1 ALT1 IN SE_NICLK_IO 0 CLK_A>; 816*4882a593Smuzhiyun CLKIN = <&pio14 0 ALT1 IN CLKNOTDATA 0 CLK_A>; 817*4882a593Smuzhiyun VALID = <&pio13 6 ALT1 IN SE_NICLK_IO 0 CLK_A>; 818*4882a593Smuzhiyun ERROR = <&pio13 5 ALT1 IN SE_NICLK_IO 0 CLK_A>; 819*4882a593Smuzhiyun PKCLK = <&pio13 7 ALT1 IN SE_NICLK_IO 0 CLK_A>; 820*4882a593Smuzhiyun }; 821*4882a593Smuzhiyun }; 822*4882a593Smuzhiyun }; 823*4882a593Smuzhiyun 824*4882a593Smuzhiyun tsin4 { 825*4882a593Smuzhiyun pinctrl_tsin4_serial_alt3: tsin4_serial_alt3 { 826*4882a593Smuzhiyun st,pins { 827*4882a593Smuzhiyun DATA7 = <&pio14 6 ALT3 IN SE_NICLK_IO 0 CLK_A>; 828*4882a593Smuzhiyun CLKIN = <&pio14 5 ALT3 IN CLKNOTDATA 0 CLK_A>; 829*4882a593Smuzhiyun VALID = <&pio14 3 ALT3 IN SE_NICLK_IO 0 CLK_B>; 830*4882a593Smuzhiyun ERROR = <&pio14 2 ALT3 IN SE_NICLK_IO 0 CLK_B>; 831*4882a593Smuzhiyun PKCLK = <&pio14 4 ALT3 IN SE_NICLK_IO 0 CLK_A>; 832*4882a593Smuzhiyun }; 833*4882a593Smuzhiyun }; 834*4882a593Smuzhiyun }; 835*4882a593Smuzhiyun 836*4882a593Smuzhiyun tsin5 { 837*4882a593Smuzhiyun pinctrl_tsin5_serial_alt1: tsin5_serial_alt1 { 838*4882a593Smuzhiyun st,pins { 839*4882a593Smuzhiyun DATA7 = <&pio18 4 ALT1 IN SE_NICLK_IO 0 CLK_A>; 840*4882a593Smuzhiyun CLKIN = <&pio18 3 ALT1 IN CLKNOTDATA 0 CLK_A>; 841*4882a593Smuzhiyun VALID = <&pio18 1 ALT1 IN SE_NICLK_IO 0 CLK_A>; 842*4882a593Smuzhiyun ERROR = <&pio18 0 ALT1 IN SE_NICLK_IO 0 CLK_A>; 843*4882a593Smuzhiyun PKCLK = <&pio18 2 ALT1 IN SE_NICLK_IO 0 CLK_A>; 844*4882a593Smuzhiyun }; 845*4882a593Smuzhiyun }; 846*4882a593Smuzhiyun pinctrl_tsin5_serial_alt2: tsin5_serial_alt2 { 847*4882a593Smuzhiyun st,pins { 848*4882a593Smuzhiyun DATA7 = <&pio19 4 ALT2 IN SE_NICLK_IO 0 CLK_A>; 849*4882a593Smuzhiyun CLKIN = <&pio19 3 ALT2 IN CLKNOTDATA 0 CLK_A>; 850*4882a593Smuzhiyun VALID = <&pio19 1 ALT2 IN SE_NICLK_IO 0 CLK_A>; 851*4882a593Smuzhiyun ERROR = <&pio19 0 ALT2 IN SE_NICLK_IO 0 CLK_A>; 852*4882a593Smuzhiyun PKCLK = <&pio19 2 ALT2 IN SE_NICLK_IO 0 CLK_A>; 853*4882a593Smuzhiyun }; 854*4882a593Smuzhiyun }; 855*4882a593Smuzhiyun }; 856*4882a593Smuzhiyun 857*4882a593Smuzhiyun tsout0 { 858*4882a593Smuzhiyun pinctrl_tsout0_parallel: tsout0_parallel { 859*4882a593Smuzhiyun st,pins { 860*4882a593Smuzhiyun DATA7 = <&pio12 0 ALT3 OUT SE_NICLK_IO 0 CLK_A>; 861*4882a593Smuzhiyun DATA6 = <&pio12 1 ALT3 OUT SE_NICLK_IO 0 CLK_A>; 862*4882a593Smuzhiyun DATA5 = <&pio12 2 ALT3 OUT SE_NICLK_IO 0 CLK_A>; 863*4882a593Smuzhiyun DATA4 = <&pio12 3 ALT3 OUT SE_NICLK_IO 0 CLK_A>; 864*4882a593Smuzhiyun DATA3 = <&pio12 4 ALT3 OUT SE_NICLK_IO 0 CLK_A>; 865*4882a593Smuzhiyun DATA2 = <&pio12 5 ALT3 OUT SE_NICLK_IO 0 CLK_A>; 866*4882a593Smuzhiyun DATA1 = <&pio12 6 ALT3 OUT SE_NICLK_IO 0 CLK_A>; 867*4882a593Smuzhiyun DATA0 = <&pio12 7 ALT3 OUT SE_NICLK_IO 0 CLK_A>; 868*4882a593Smuzhiyun CLKIN = <&pio11 7 ALT3 OUT NICLK 0 CLK_A>; 869*4882a593Smuzhiyun VALID = <&pio11 5 ALT3 OUT SE_NICLK_IO 0 CLK_A>; 870*4882a593Smuzhiyun ERROR = <&pio11 4 ALT3 OUT SE_NICLK_IO 0 CLK_A>; 871*4882a593Smuzhiyun PKCLK = <&pio11 6 ALT3 OUT SE_NICLK_IO 0 CLK_A>; 872*4882a593Smuzhiyun }; 873*4882a593Smuzhiyun }; 874*4882a593Smuzhiyun pinctrl_tsout0_serial: tsout0_serial { 875*4882a593Smuzhiyun st,pins { 876*4882a593Smuzhiyun DATA7 = <&pio12 0 ALT3 OUT SE_NICLK_IO 0 CLK_A>; 877*4882a593Smuzhiyun CLKIN = <&pio11 7 ALT3 OUT NICLK 0 CLK_A>; 878*4882a593Smuzhiyun VALID = <&pio11 5 ALT3 OUT SE_NICLK_IO 0 CLK_A>; 879*4882a593Smuzhiyun ERROR = <&pio11 4 ALT3 OUT SE_NICLK_IO 0 CLK_A>; 880*4882a593Smuzhiyun PKCLK = <&pio11 6 ALT3 OUT SE_NICLK_IO 0 CLK_A>; 881*4882a593Smuzhiyun }; 882*4882a593Smuzhiyun }; 883*4882a593Smuzhiyun }; 884*4882a593Smuzhiyun 885*4882a593Smuzhiyun tsout1 { 886*4882a593Smuzhiyun pinctrl_tsout1_serial: tsout1_serial { 887*4882a593Smuzhiyun st,pins { 888*4882a593Smuzhiyun DATA7 = <&pio19 4 ALT1 OUT SE_NICLK_IO 0 CLK_A>; 889*4882a593Smuzhiyun CLKIN = <&pio19 3 ALT1 OUT NICLK 0 CLK_A>; 890*4882a593Smuzhiyun VALID = <&pio19 1 ALT1 OUT SE_NICLK_IO 0 CLK_A>; 891*4882a593Smuzhiyun ERROR = <&pio19 0 ALT1 OUT SE_NICLK_IO 0 CLK_A>; 892*4882a593Smuzhiyun PKCLK = <&pio19 2 ALT1 OUT SE_NICLK_IO 0 CLK_A>; 893*4882a593Smuzhiyun }; 894*4882a593Smuzhiyun }; 895*4882a593Smuzhiyun }; 896*4882a593Smuzhiyun 897*4882a593Smuzhiyun mtsin0 { 898*4882a593Smuzhiyun pinctrl_mtsin0_parallel: mtsin0_parallel { 899*4882a593Smuzhiyun st,pins { 900*4882a593Smuzhiyun DATA7 = <&pio10 4 ALT3 IN SE_NICLK_IO 0 CLK_A>; 901*4882a593Smuzhiyun DATA6 = <&pio10 5 ALT3 IN SE_NICLK_IO 0 CLK_A>; 902*4882a593Smuzhiyun DATA5 = <&pio10 6 ALT3 IN SE_NICLK_IO 0 CLK_A>; 903*4882a593Smuzhiyun DATA4 = <&pio10 7 ALT3 IN SE_NICLK_IO 0 CLK_A>; 904*4882a593Smuzhiyun DATA3 = <&pio11 0 ALT3 IN SE_NICLK_IO 0 CLK_A>; 905*4882a593Smuzhiyun DATA2 = <&pio11 1 ALT3 IN SE_NICLK_IO 0 CLK_A>; 906*4882a593Smuzhiyun DATA1 = <&pio11 2 ALT3 IN SE_NICLK_IO 0 CLK_A>; 907*4882a593Smuzhiyun DATA0 = <&pio11 3 ALT3 IN SE_NICLK_IO 0 CLK_A>; 908*4882a593Smuzhiyun CLKIN = <&pio10 3 ALT3 IN CLKNOTDATA 0 CLK_A>; 909*4882a593Smuzhiyun VALID = <&pio10 1 ALT3 IN SE_NICLK_IO 0 CLK_A>; 910*4882a593Smuzhiyun ERROR = <&pio10 0 ALT3 IN SE_NICLK_IO 0 CLK_A>; 911*4882a593Smuzhiyun PKCLK = <&pio10 2 ALT3 IN SE_NICLK_IO 0 CLK_A>; 912*4882a593Smuzhiyun }; 913*4882a593Smuzhiyun }; 914*4882a593Smuzhiyun }; 915*4882a593Smuzhiyun 916*4882a593Smuzhiyun systrace { 917*4882a593Smuzhiyun pinctrl_systrace_default: systrace-default { 918*4882a593Smuzhiyun st,pins { 919*4882a593Smuzhiyun trc_data0 = <&pio11 3 ALT5 OUT>; 920*4882a593Smuzhiyun trc_data1 = <&pio11 4 ALT5 OUT>; 921*4882a593Smuzhiyun trc_data2 = <&pio11 5 ALT5 OUT>; 922*4882a593Smuzhiyun trc_data3 = <&pio11 6 ALT5 OUT>; 923*4882a593Smuzhiyun trc_clk = <&pio11 7 ALT5 OUT>; 924*4882a593Smuzhiyun }; 925*4882a593Smuzhiyun }; 926*4882a593Smuzhiyun }; 927*4882a593Smuzhiyun }; 928*4882a593Smuzhiyun 929*4882a593Smuzhiyun pin-controller-front1@921f080 { 930*4882a593Smuzhiyun #address-cells = <1>; 931*4882a593Smuzhiyun #size-cells = <1>; 932*4882a593Smuzhiyun compatible = "st,stih407-front-pinctrl"; 933*4882a593Smuzhiyun st,syscfg = <&syscfg_front>; 934*4882a593Smuzhiyun reg = <0x0921f080 0x4>; 935*4882a593Smuzhiyun reg-names = "irqmux"; 936*4882a593Smuzhiyun interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>; 937*4882a593Smuzhiyun interrupt-names = "irqmux"; 938*4882a593Smuzhiyun ranges = <0 0x09210000 0x10000>; 939*4882a593Smuzhiyun 940*4882a593Smuzhiyun pio20: pio@9210000 { 941*4882a593Smuzhiyun gpio-controller; 942*4882a593Smuzhiyun #gpio-cells = <2>; 943*4882a593Smuzhiyun interrupt-controller; 944*4882a593Smuzhiyun #interrupt-cells = <2>; 945*4882a593Smuzhiyun reg = <0x0 0x100>; 946*4882a593Smuzhiyun st,bank-name = "PIO20"; 947*4882a593Smuzhiyun }; 948*4882a593Smuzhiyun 949*4882a593Smuzhiyun tsin4 { 950*4882a593Smuzhiyun pinctrl_tsin4_serial_alt1: tsin4_serial_alt1 { 951*4882a593Smuzhiyun st,pins { 952*4882a593Smuzhiyun DATA7 = <&pio20 4 ALT1 IN SE_NICLK_IO 0 CLK_A>; 953*4882a593Smuzhiyun CLKIN = <&pio20 3 ALT1 IN CLKNOTDATA 0 CLK_A>; 954*4882a593Smuzhiyun VALID = <&pio20 1 ALT1 IN SE_NICLK_IO 0 CLK_A>; 955*4882a593Smuzhiyun ERROR = <&pio20 0 ALT1 IN SE_NICLK_IO 0 CLK_A>; 956*4882a593Smuzhiyun PKCLK = <&pio20 2 ALT1 IN SE_NICLK_IO 0 CLK_A>; 957*4882a593Smuzhiyun }; 958*4882a593Smuzhiyun }; 959*4882a593Smuzhiyun }; 960*4882a593Smuzhiyun }; 961*4882a593Smuzhiyun 962*4882a593Smuzhiyun pin-controller-rear@922f080 { 963*4882a593Smuzhiyun #address-cells = <1>; 964*4882a593Smuzhiyun #size-cells = <1>; 965*4882a593Smuzhiyun compatible = "st,stih407-rear-pinctrl"; 966*4882a593Smuzhiyun st,syscfg = <&syscfg_rear>; 967*4882a593Smuzhiyun reg = <0x0922f080 0x4>; 968*4882a593Smuzhiyun reg-names = "irqmux"; 969*4882a593Smuzhiyun interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>; 970*4882a593Smuzhiyun interrupt-names = "irqmux"; 971*4882a593Smuzhiyun ranges = <0 0x09220000 0x6000>; 972*4882a593Smuzhiyun 973*4882a593Smuzhiyun pio30: gpio@9220000 { 974*4882a593Smuzhiyun gpio-controller; 975*4882a593Smuzhiyun #gpio-cells = <2>; 976*4882a593Smuzhiyun interrupt-controller; 977*4882a593Smuzhiyun #interrupt-cells = <2>; 978*4882a593Smuzhiyun reg = <0x0 0x100>; 979*4882a593Smuzhiyun st,bank-name = "PIO30"; 980*4882a593Smuzhiyun }; 981*4882a593Smuzhiyun pio31: gpio@9221000 { 982*4882a593Smuzhiyun gpio-controller; 983*4882a593Smuzhiyun #gpio-cells = <2>; 984*4882a593Smuzhiyun interrupt-controller; 985*4882a593Smuzhiyun #interrupt-cells = <2>; 986*4882a593Smuzhiyun reg = <0x1000 0x100>; 987*4882a593Smuzhiyun st,bank-name = "PIO31"; 988*4882a593Smuzhiyun }; 989*4882a593Smuzhiyun pio32: gpio@9222000 { 990*4882a593Smuzhiyun gpio-controller; 991*4882a593Smuzhiyun #gpio-cells = <2>; 992*4882a593Smuzhiyun interrupt-controller; 993*4882a593Smuzhiyun #interrupt-cells = <2>; 994*4882a593Smuzhiyun reg = <0x2000 0x100>; 995*4882a593Smuzhiyun st,bank-name = "PIO32"; 996*4882a593Smuzhiyun }; 997*4882a593Smuzhiyun pio33: gpio@9223000 { 998*4882a593Smuzhiyun gpio-controller; 999*4882a593Smuzhiyun #gpio-cells = <2>; 1000*4882a593Smuzhiyun interrupt-controller; 1001*4882a593Smuzhiyun #interrupt-cells = <2>; 1002*4882a593Smuzhiyun reg = <0x3000 0x100>; 1003*4882a593Smuzhiyun st,bank-name = "PIO33"; 1004*4882a593Smuzhiyun }; 1005*4882a593Smuzhiyun pio34: gpio@9224000 { 1006*4882a593Smuzhiyun gpio-controller; 1007*4882a593Smuzhiyun #gpio-cells = <2>; 1008*4882a593Smuzhiyun interrupt-controller; 1009*4882a593Smuzhiyun #interrupt-cells = <2>; 1010*4882a593Smuzhiyun reg = <0x4000 0x100>; 1011*4882a593Smuzhiyun st,bank-name = "PIO34"; 1012*4882a593Smuzhiyun }; 1013*4882a593Smuzhiyun pio35: gpio@9225000 { 1014*4882a593Smuzhiyun gpio-controller; 1015*4882a593Smuzhiyun #gpio-cells = <2>; 1016*4882a593Smuzhiyun interrupt-controller; 1017*4882a593Smuzhiyun #interrupt-cells = <2>; 1018*4882a593Smuzhiyun reg = <0x5000 0x100>; 1019*4882a593Smuzhiyun st,bank-name = "PIO35"; 1020*4882a593Smuzhiyun st,retime-pin-mask = <0x7f>; 1021*4882a593Smuzhiyun }; 1022*4882a593Smuzhiyun 1023*4882a593Smuzhiyun i2c4 { 1024*4882a593Smuzhiyun pinctrl_i2c4_default: i2c4-default { 1025*4882a593Smuzhiyun st,pins { 1026*4882a593Smuzhiyun sda = <&pio30 1 ALT1 BIDIR>; 1027*4882a593Smuzhiyun scl = <&pio30 0 ALT1 BIDIR>; 1028*4882a593Smuzhiyun }; 1029*4882a593Smuzhiyun }; 1030*4882a593Smuzhiyun }; 1031*4882a593Smuzhiyun 1032*4882a593Smuzhiyun i2c5 { 1033*4882a593Smuzhiyun pinctrl_i2c5_default: i2c5-default { 1034*4882a593Smuzhiyun st,pins { 1035*4882a593Smuzhiyun sda = <&pio34 4 ALT1 BIDIR>; 1036*4882a593Smuzhiyun scl = <&pio34 3 ALT1 BIDIR>; 1037*4882a593Smuzhiyun }; 1038*4882a593Smuzhiyun }; 1039*4882a593Smuzhiyun }; 1040*4882a593Smuzhiyun 1041*4882a593Smuzhiyun usb3 { 1042*4882a593Smuzhiyun pinctrl_usb3: usb3-2 { 1043*4882a593Smuzhiyun st,pins { 1044*4882a593Smuzhiyun usb-oc-detect = <&pio35 4 ALT1 IN>; 1045*4882a593Smuzhiyun usb-pwr-enable = <&pio35 5 ALT1 OUT>; 1046*4882a593Smuzhiyun usb-vbus-valid = <&pio35 6 ALT1 IN>; 1047*4882a593Smuzhiyun }; 1048*4882a593Smuzhiyun }; 1049*4882a593Smuzhiyun }; 1050*4882a593Smuzhiyun 1051*4882a593Smuzhiyun pwm0 { 1052*4882a593Smuzhiyun pinctrl_pwm0_chan0_default: pwm0-0-default { 1053*4882a593Smuzhiyun st,pins { 1054*4882a593Smuzhiyun pwm-capturein = <&pio31 0 ALT1 IN>; 1055*4882a593Smuzhiyun pwm-out = <&pio31 1 ALT1 OUT>; 1056*4882a593Smuzhiyun }; 1057*4882a593Smuzhiyun }; 1058*4882a593Smuzhiyun }; 1059*4882a593Smuzhiyun 1060*4882a593Smuzhiyun spi4 { 1061*4882a593Smuzhiyun pinctrl_spi4_default: spi4-4w-alt1-0 { 1062*4882a593Smuzhiyun st,pins { 1063*4882a593Smuzhiyun mtsr = <&pio30 1 ALT1 OUT>; 1064*4882a593Smuzhiyun mrst = <&pio30 2 ALT1 IN>; 1065*4882a593Smuzhiyun scl = <&pio30 0 ALT1 OUT>; 1066*4882a593Smuzhiyun }; 1067*4882a593Smuzhiyun }; 1068*4882a593Smuzhiyun 1069*4882a593Smuzhiyun pinctrl_spi4_3w_alt1_0: spi4-3w-alt1-0 { 1070*4882a593Smuzhiyun st,pins { 1071*4882a593Smuzhiyun mtsr = <&pio30 1 ALT1 BIDIR_PU>; 1072*4882a593Smuzhiyun scl = <&pio30 0 ALT1 OUT>; 1073*4882a593Smuzhiyun }; 1074*4882a593Smuzhiyun }; 1075*4882a593Smuzhiyun 1076*4882a593Smuzhiyun pinctrl_spi4_4w_alt3_0: spi4-4w-alt3-0 { 1077*4882a593Smuzhiyun st,pins { 1078*4882a593Smuzhiyun mtsr = <&pio34 1 ALT3 OUT>; 1079*4882a593Smuzhiyun mrst = <&pio34 2 ALT3 IN>; 1080*4882a593Smuzhiyun scl = <&pio34 0 ALT3 OUT>; 1081*4882a593Smuzhiyun }; 1082*4882a593Smuzhiyun }; 1083*4882a593Smuzhiyun 1084*4882a593Smuzhiyun pinctrl_spi4_3w_alt3_0: spi4-3w-alt3-0 { 1085*4882a593Smuzhiyun st,pins { 1086*4882a593Smuzhiyun mtsr = <&pio34 1 ALT3 BIDIR_PU>; 1087*4882a593Smuzhiyun scl = <&pio34 0 ALT3 OUT>; 1088*4882a593Smuzhiyun }; 1089*4882a593Smuzhiyun }; 1090*4882a593Smuzhiyun }; 1091*4882a593Smuzhiyun 1092*4882a593Smuzhiyun i2s_out { 1093*4882a593Smuzhiyun pinctrl_i2s_8ch_out: i2s_8ch_out{ 1094*4882a593Smuzhiyun st,pins { 1095*4882a593Smuzhiyun mclk = <&pio33 5 ALT1 OUT>; 1096*4882a593Smuzhiyun lrclk = <&pio33 7 ALT1 OUT>; 1097*4882a593Smuzhiyun sclk = <&pio33 6 ALT1 OUT>; 1098*4882a593Smuzhiyun data0 = <&pio33 4 ALT1 OUT>; 1099*4882a593Smuzhiyun data1 = <&pio34 0 ALT1 OUT>; 1100*4882a593Smuzhiyun data2 = <&pio34 1 ALT1 OUT>; 1101*4882a593Smuzhiyun data3 = <&pio34 2 ALT1 OUT>; 1102*4882a593Smuzhiyun }; 1103*4882a593Smuzhiyun }; 1104*4882a593Smuzhiyun 1105*4882a593Smuzhiyun pinctrl_i2s_2ch_out: i2s_2ch_out{ 1106*4882a593Smuzhiyun st,pins { 1107*4882a593Smuzhiyun mclk = <&pio33 5 ALT1 OUT>; 1108*4882a593Smuzhiyun lrclk = <&pio33 7 ALT1 OUT>; 1109*4882a593Smuzhiyun sclk = <&pio33 6 ALT1 OUT>; 1110*4882a593Smuzhiyun data0 = <&pio33 4 ALT1 OUT>; 1111*4882a593Smuzhiyun }; 1112*4882a593Smuzhiyun }; 1113*4882a593Smuzhiyun }; 1114*4882a593Smuzhiyun 1115*4882a593Smuzhiyun i2s_in { 1116*4882a593Smuzhiyun pinctrl_i2s_8ch_in: i2s_8ch_in{ 1117*4882a593Smuzhiyun st,pins { 1118*4882a593Smuzhiyun mclk = <&pio32 5 ALT1 IN>; 1119*4882a593Smuzhiyun lrclk = <&pio32 7 ALT1 IN>; 1120*4882a593Smuzhiyun sclk = <&pio32 6 ALT1 IN>; 1121*4882a593Smuzhiyun data0 = <&pio32 4 ALT1 IN>; 1122*4882a593Smuzhiyun data1 = <&pio33 0 ALT1 IN>; 1123*4882a593Smuzhiyun data2 = <&pio33 1 ALT1 IN>; 1124*4882a593Smuzhiyun data3 = <&pio33 2 ALT1 IN>; 1125*4882a593Smuzhiyun data4 = <&pio33 3 ALT1 IN>; 1126*4882a593Smuzhiyun }; 1127*4882a593Smuzhiyun }; 1128*4882a593Smuzhiyun 1129*4882a593Smuzhiyun pinctrl_i2s_2ch_in: i2s_2ch_in{ 1130*4882a593Smuzhiyun st,pins { 1131*4882a593Smuzhiyun mclk = <&pio32 5 ALT1 IN>; 1132*4882a593Smuzhiyun lrclk = <&pio32 7 ALT1 IN>; 1133*4882a593Smuzhiyun sclk = <&pio32 6 ALT1 IN>; 1134*4882a593Smuzhiyun data0 = <&pio32 4 ALT1 IN>; 1135*4882a593Smuzhiyun }; 1136*4882a593Smuzhiyun }; 1137*4882a593Smuzhiyun }; 1138*4882a593Smuzhiyun 1139*4882a593Smuzhiyun spdif_out { 1140*4882a593Smuzhiyun pinctrl_spdif_out: spdif_out{ 1141*4882a593Smuzhiyun st,pins { 1142*4882a593Smuzhiyun spdif_out = <&pio34 7 ALT1 OUT>; 1143*4882a593Smuzhiyun }; 1144*4882a593Smuzhiyun }; 1145*4882a593Smuzhiyun }; 1146*4882a593Smuzhiyun 1147*4882a593Smuzhiyun serial3 { 1148*4882a593Smuzhiyun pinctrl_serial3: serial3-0 { 1149*4882a593Smuzhiyun st,pins { 1150*4882a593Smuzhiyun tx = <&pio31 3 ALT1 OUT>; 1151*4882a593Smuzhiyun rx = <&pio31 4 ALT1 IN>; 1152*4882a593Smuzhiyun }; 1153*4882a593Smuzhiyun }; 1154*4882a593Smuzhiyun }; 1155*4882a593Smuzhiyun }; 1156*4882a593Smuzhiyun 1157*4882a593Smuzhiyun pin-controller-flash@923f080 { 1158*4882a593Smuzhiyun #address-cells = <1>; 1159*4882a593Smuzhiyun #size-cells = <1>; 1160*4882a593Smuzhiyun compatible = "st,stih407-flash-pinctrl"; 1161*4882a593Smuzhiyun st,syscfg = <&syscfg_flash>; 1162*4882a593Smuzhiyun reg = <0x0923f080 0x4>; 1163*4882a593Smuzhiyun reg-names = "irqmux"; 1164*4882a593Smuzhiyun interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>; 1165*4882a593Smuzhiyun interrupt-names = "irqmux"; 1166*4882a593Smuzhiyun ranges = <0 0x09230000 0x3000>; 1167*4882a593Smuzhiyun 1168*4882a593Smuzhiyun pio40: gpio@9230000 { 1169*4882a593Smuzhiyun gpio-controller; 1170*4882a593Smuzhiyun #gpio-cells = <2>; 1171*4882a593Smuzhiyun interrupt-controller; 1172*4882a593Smuzhiyun #interrupt-cells = <2>; 1173*4882a593Smuzhiyun reg = <0 0x100>; 1174*4882a593Smuzhiyun st,bank-name = "PIO40"; 1175*4882a593Smuzhiyun }; 1176*4882a593Smuzhiyun pio41: gpio@9231000 { 1177*4882a593Smuzhiyun gpio-controller; 1178*4882a593Smuzhiyun #gpio-cells = <2>; 1179*4882a593Smuzhiyun interrupt-controller; 1180*4882a593Smuzhiyun #interrupt-cells = <2>; 1181*4882a593Smuzhiyun reg = <0x1000 0x100>; 1182*4882a593Smuzhiyun st,bank-name = "PIO41"; 1183*4882a593Smuzhiyun }; 1184*4882a593Smuzhiyun pio42: gpio@9232000 { 1185*4882a593Smuzhiyun gpio-controller; 1186*4882a593Smuzhiyun #gpio-cells = <2>; 1187*4882a593Smuzhiyun interrupt-controller; 1188*4882a593Smuzhiyun #interrupt-cells = <2>; 1189*4882a593Smuzhiyun reg = <0x2000 0x100>; 1190*4882a593Smuzhiyun st,bank-name = "PIO42"; 1191*4882a593Smuzhiyun }; 1192*4882a593Smuzhiyun 1193*4882a593Smuzhiyun mmc0 { 1194*4882a593Smuzhiyun pinctrl_mmc0: mmc0-0 { 1195*4882a593Smuzhiyun st,pins { 1196*4882a593Smuzhiyun emmc_clk = <&pio40 6 ALT1 BIDIR>; 1197*4882a593Smuzhiyun emmc_cmd = <&pio40 7 ALT1 BIDIR_PU>; 1198*4882a593Smuzhiyun emmc_d0 = <&pio41 0 ALT1 BIDIR_PU>; 1199*4882a593Smuzhiyun emmc_d1 = <&pio41 1 ALT1 BIDIR_PU>; 1200*4882a593Smuzhiyun emmc_d2 = <&pio41 2 ALT1 BIDIR_PU>; 1201*4882a593Smuzhiyun emmc_d3 = <&pio41 3 ALT1 BIDIR_PU>; 1202*4882a593Smuzhiyun emmc_d4 = <&pio41 4 ALT1 BIDIR_PU>; 1203*4882a593Smuzhiyun emmc_d5 = <&pio41 5 ALT1 BIDIR_PU>; 1204*4882a593Smuzhiyun emmc_d6 = <&pio41 6 ALT1 BIDIR_PU>; 1205*4882a593Smuzhiyun emmc_d7 = <&pio41 7 ALT1 BIDIR_PU>; 1206*4882a593Smuzhiyun }; 1207*4882a593Smuzhiyun }; 1208*4882a593Smuzhiyun pinctrl_sd0: sd0-0 { 1209*4882a593Smuzhiyun st,pins { 1210*4882a593Smuzhiyun sd_clk = <&pio40 6 ALT1 BIDIR>; 1211*4882a593Smuzhiyun sd_cmd = <&pio40 7 ALT1 BIDIR_PU>; 1212*4882a593Smuzhiyun sd_dat0 = <&pio41 0 ALT1 BIDIR_PU>; 1213*4882a593Smuzhiyun sd_dat1 = <&pio41 1 ALT1 BIDIR_PU>; 1214*4882a593Smuzhiyun sd_dat2 = <&pio41 2 ALT1 BIDIR_PU>; 1215*4882a593Smuzhiyun sd_dat3 = <&pio41 3 ALT1 BIDIR_PU>; 1216*4882a593Smuzhiyun sd_led = <&pio42 0 ALT2 OUT>; 1217*4882a593Smuzhiyun sd_pwren = <&pio42 2 ALT2 OUT>; 1218*4882a593Smuzhiyun sd_vsel = <&pio42 3 ALT2 OUT>; 1219*4882a593Smuzhiyun sd_cd = <&pio42 4 ALT2 IN>; 1220*4882a593Smuzhiyun sd_wp = <&pio42 5 ALT2 IN>; 1221*4882a593Smuzhiyun }; 1222*4882a593Smuzhiyun }; 1223*4882a593Smuzhiyun }; 1224*4882a593Smuzhiyun 1225*4882a593Smuzhiyun fsm { 1226*4882a593Smuzhiyun pinctrl_fsm: fsm { 1227*4882a593Smuzhiyun st,pins { 1228*4882a593Smuzhiyun spi-fsm-clk = <&pio40 1 ALT1 OUT>; 1229*4882a593Smuzhiyun spi-fsm-cs = <&pio40 0 ALT1 OUT>; 1230*4882a593Smuzhiyun spi-fsm-mosi = <&pio40 2 ALT1 OUT>; 1231*4882a593Smuzhiyun spi-fsm-miso = <&pio40 3 ALT1 IN>; 1232*4882a593Smuzhiyun spi-fsm-hol = <&pio40 5 ALT1 OUT>; 1233*4882a593Smuzhiyun spi-fsm-wp = <&pio40 4 ALT1 OUT>; 1234*4882a593Smuzhiyun }; 1235*4882a593Smuzhiyun }; 1236*4882a593Smuzhiyun }; 1237*4882a593Smuzhiyun 1238*4882a593Smuzhiyun nand { 1239*4882a593Smuzhiyun pinctrl_nand: nand { 1240*4882a593Smuzhiyun st,pins { 1241*4882a593Smuzhiyun nand_cs1 = <&pio40 6 ALT3 OUT>; 1242*4882a593Smuzhiyun nand_cs0 = <&pio40 7 ALT3 OUT>; 1243*4882a593Smuzhiyun nand_d0 = <&pio41 0 ALT3 BIDIR>; 1244*4882a593Smuzhiyun nand_d1 = <&pio41 1 ALT3 BIDIR>; 1245*4882a593Smuzhiyun nand_d2 = <&pio41 2 ALT3 BIDIR>; 1246*4882a593Smuzhiyun nand_d3 = <&pio41 3 ALT3 BIDIR>; 1247*4882a593Smuzhiyun nand_d4 = <&pio41 4 ALT3 BIDIR>; 1248*4882a593Smuzhiyun nand_d5 = <&pio41 5 ALT3 BIDIR>; 1249*4882a593Smuzhiyun nand_d6 = <&pio41 6 ALT3 BIDIR>; 1250*4882a593Smuzhiyun nand_d7 = <&pio41 7 ALT3 BIDIR>; 1251*4882a593Smuzhiyun nand_we = <&pio42 0 ALT3 OUT>; 1252*4882a593Smuzhiyun nand_dqs = <&pio42 1 ALT3 OUT>; 1253*4882a593Smuzhiyun nand_ale = <&pio42 2 ALT3 OUT>; 1254*4882a593Smuzhiyun nand_cle = <&pio42 3 ALT3 OUT>; 1255*4882a593Smuzhiyun nand_rnb = <&pio42 4 ALT3 IN>; 1256*4882a593Smuzhiyun nand_oe = <&pio42 5 ALT3 OUT>; 1257*4882a593Smuzhiyun }; 1258*4882a593Smuzhiyun }; 1259*4882a593Smuzhiyun }; 1260*4882a593Smuzhiyun }; 1261*4882a593Smuzhiyun }; 1262*4882a593Smuzhiyun}; 1263