1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0+ 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2012 Altera <www.altera.com> 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include <dt-bindings/reset/altr,rst-mgr.h> 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/ { 9*4882a593Smuzhiyun #address-cells = <1>; 10*4882a593Smuzhiyun #size-cells = <1>; 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun aliases { 13*4882a593Smuzhiyun serial0 = &uart0; 14*4882a593Smuzhiyun serial1 = &uart1; 15*4882a593Smuzhiyun timer0 = &timer0; 16*4882a593Smuzhiyun timer1 = &timer1; 17*4882a593Smuzhiyun timer2 = &timer2; 18*4882a593Smuzhiyun timer3 = &timer3; 19*4882a593Smuzhiyun }; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun cpus { 22*4882a593Smuzhiyun #address-cells = <1>; 23*4882a593Smuzhiyun #size-cells = <0>; 24*4882a593Smuzhiyun enable-method = "altr,socfpga-smp"; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun cpu0: cpu@0 { 27*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 28*4882a593Smuzhiyun device_type = "cpu"; 29*4882a593Smuzhiyun reg = <0>; 30*4882a593Smuzhiyun next-level-cache = <&L2>; 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun cpu1: cpu@1 { 33*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 34*4882a593Smuzhiyun device_type = "cpu"; 35*4882a593Smuzhiyun reg = <1>; 36*4882a593Smuzhiyun next-level-cache = <&L2>; 37*4882a593Smuzhiyun }; 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun pmu: pmu@ff111000 { 41*4882a593Smuzhiyun compatible = "arm,cortex-a9-pmu"; 42*4882a593Smuzhiyun interrupt-parent = <&intc>; 43*4882a593Smuzhiyun interrupts = <0 176 4>, <0 177 4>; 44*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>; 45*4882a593Smuzhiyun reg = <0xff111000 0x1000>, 46*4882a593Smuzhiyun <0xff113000 0x1000>; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun intc: intc@fffed000 { 50*4882a593Smuzhiyun compatible = "arm,cortex-a9-gic"; 51*4882a593Smuzhiyun #interrupt-cells = <3>; 52*4882a593Smuzhiyun interrupt-controller; 53*4882a593Smuzhiyun reg = <0xfffed000 0x1000>, 54*4882a593Smuzhiyun <0xfffec100 0x100>; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun soc { 58*4882a593Smuzhiyun #address-cells = <1>; 59*4882a593Smuzhiyun #size-cells = <1>; 60*4882a593Smuzhiyun compatible = "simple-bus"; 61*4882a593Smuzhiyun device_type = "soc"; 62*4882a593Smuzhiyun interrupt-parent = <&intc>; 63*4882a593Smuzhiyun ranges; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun amba { 66*4882a593Smuzhiyun compatible = "simple-bus"; 67*4882a593Smuzhiyun #address-cells = <1>; 68*4882a593Smuzhiyun #size-cells = <1>; 69*4882a593Smuzhiyun ranges; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun pdma: pdma@ffe01000 { 72*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 73*4882a593Smuzhiyun reg = <0xffe01000 0x1000>; 74*4882a593Smuzhiyun interrupts = <0 104 4>, 75*4882a593Smuzhiyun <0 105 4>, 76*4882a593Smuzhiyun <0 106 4>, 77*4882a593Smuzhiyun <0 107 4>, 78*4882a593Smuzhiyun <0 108 4>, 79*4882a593Smuzhiyun <0 109 4>, 80*4882a593Smuzhiyun <0 110 4>, 81*4882a593Smuzhiyun <0 111 4>; 82*4882a593Smuzhiyun #dma-cells = <1>; 83*4882a593Smuzhiyun #dma-channels = <8>; 84*4882a593Smuzhiyun #dma-requests = <32>; 85*4882a593Smuzhiyun clocks = <&l4_main_clk>; 86*4882a593Smuzhiyun clock-names = "apb_pclk"; 87*4882a593Smuzhiyun resets = <&rst DMA_RESET>; 88*4882a593Smuzhiyun reset-names = "dma"; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun base_fpga_region { 93*4882a593Smuzhiyun compatible = "fpga-region"; 94*4882a593Smuzhiyun fpga-mgr = <&fpgamgr0>; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #address-cells = <0x1>; 97*4882a593Smuzhiyun #size-cells = <0x1>; 98*4882a593Smuzhiyun }; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun can0: can@ffc00000 { 101*4882a593Smuzhiyun compatible = "bosch,d_can"; 102*4882a593Smuzhiyun reg = <0xffc00000 0x1000>; 103*4882a593Smuzhiyun interrupts = <0 131 4>, <0 132 4>, <0 133 4>, <0 134 4>; 104*4882a593Smuzhiyun clocks = <&can0_clk>; 105*4882a593Smuzhiyun resets = <&rst CAN0_RESET>; 106*4882a593Smuzhiyun status = "disabled"; 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun can1: can@ffc01000 { 110*4882a593Smuzhiyun compatible = "bosch,d_can"; 111*4882a593Smuzhiyun reg = <0xffc01000 0x1000>; 112*4882a593Smuzhiyun interrupts = <0 135 4>, <0 136 4>, <0 137 4>, <0 138 4>; 113*4882a593Smuzhiyun clocks = <&can1_clk>; 114*4882a593Smuzhiyun resets = <&rst CAN1_RESET>; 115*4882a593Smuzhiyun status = "disabled"; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun clkmgr@ffd04000 { 119*4882a593Smuzhiyun compatible = "altr,clk-mgr"; 120*4882a593Smuzhiyun reg = <0xffd04000 0x1000>; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun clocks { 123*4882a593Smuzhiyun #address-cells = <1>; 124*4882a593Smuzhiyun #size-cells = <0>; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun osc1: osc1 { 127*4882a593Smuzhiyun #clock-cells = <0>; 128*4882a593Smuzhiyun compatible = "fixed-clock"; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun osc2: osc2 { 132*4882a593Smuzhiyun #clock-cells = <0>; 133*4882a593Smuzhiyun compatible = "fixed-clock"; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun f2s_periph_ref_clk: f2s_periph_ref_clk { 137*4882a593Smuzhiyun #clock-cells = <0>; 138*4882a593Smuzhiyun compatible = "fixed-clock"; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun f2s_sdram_ref_clk: f2s_sdram_ref_clk { 142*4882a593Smuzhiyun #clock-cells = <0>; 143*4882a593Smuzhiyun compatible = "fixed-clock"; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun main_pll: main_pll@40 { 147*4882a593Smuzhiyun #address-cells = <1>; 148*4882a593Smuzhiyun #size-cells = <0>; 149*4882a593Smuzhiyun #clock-cells = <0>; 150*4882a593Smuzhiyun compatible = "altr,socfpga-pll-clock"; 151*4882a593Smuzhiyun clocks = <&osc1>; 152*4882a593Smuzhiyun reg = <0x40>; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun mpuclk: mpuclk@48 { 155*4882a593Smuzhiyun #clock-cells = <0>; 156*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 157*4882a593Smuzhiyun clocks = <&main_pll>; 158*4882a593Smuzhiyun div-reg = <0xe0 0 9>; 159*4882a593Smuzhiyun reg = <0x48>; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun mainclk: mainclk@4c { 163*4882a593Smuzhiyun #clock-cells = <0>; 164*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 165*4882a593Smuzhiyun clocks = <&main_pll>; 166*4882a593Smuzhiyun div-reg = <0xe4 0 9>; 167*4882a593Smuzhiyun reg = <0x4C>; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun dbg_base_clk: dbg_base_clk@50 { 171*4882a593Smuzhiyun #clock-cells = <0>; 172*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 173*4882a593Smuzhiyun clocks = <&main_pll>, <&osc1>; 174*4882a593Smuzhiyun div-reg = <0xe8 0 9>; 175*4882a593Smuzhiyun reg = <0x50>; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun main_qspi_clk: main_qspi_clk@54 { 179*4882a593Smuzhiyun #clock-cells = <0>; 180*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 181*4882a593Smuzhiyun clocks = <&main_pll>; 182*4882a593Smuzhiyun reg = <0x54>; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun main_nand_sdmmc_clk: main_nand_sdmmc_clk@58 { 186*4882a593Smuzhiyun #clock-cells = <0>; 187*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 188*4882a593Smuzhiyun clocks = <&main_pll>; 189*4882a593Smuzhiyun reg = <0x58>; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun cfg_h2f_usr0_clk: cfg_h2f_usr0_clk@5c { 193*4882a593Smuzhiyun #clock-cells = <0>; 194*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 195*4882a593Smuzhiyun clocks = <&main_pll>; 196*4882a593Smuzhiyun reg = <0x5C>; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun periph_pll: periph_pll@80 { 201*4882a593Smuzhiyun #address-cells = <1>; 202*4882a593Smuzhiyun #size-cells = <0>; 203*4882a593Smuzhiyun #clock-cells = <0>; 204*4882a593Smuzhiyun compatible = "altr,socfpga-pll-clock"; 205*4882a593Smuzhiyun clocks = <&osc1>, <&osc2>, <&f2s_periph_ref_clk>; 206*4882a593Smuzhiyun reg = <0x80>; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun emac0_clk: emac0_clk@88 { 209*4882a593Smuzhiyun #clock-cells = <0>; 210*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 211*4882a593Smuzhiyun clocks = <&periph_pll>; 212*4882a593Smuzhiyun reg = <0x88>; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun emac1_clk: emac1_clk@8c { 216*4882a593Smuzhiyun #clock-cells = <0>; 217*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 218*4882a593Smuzhiyun clocks = <&periph_pll>; 219*4882a593Smuzhiyun reg = <0x8C>; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun per_qspi_clk: per_qsi_clk@90 { 223*4882a593Smuzhiyun #clock-cells = <0>; 224*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 225*4882a593Smuzhiyun clocks = <&periph_pll>; 226*4882a593Smuzhiyun reg = <0x90>; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun per_nand_mmc_clk: per_nand_mmc_clk@94 { 230*4882a593Smuzhiyun #clock-cells = <0>; 231*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 232*4882a593Smuzhiyun clocks = <&periph_pll>; 233*4882a593Smuzhiyun reg = <0x94>; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun per_base_clk: per_base_clk@98 { 237*4882a593Smuzhiyun #clock-cells = <0>; 238*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 239*4882a593Smuzhiyun clocks = <&periph_pll>; 240*4882a593Smuzhiyun reg = <0x98>; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun h2f_usr1_clk: h2f_usr1_clk@9c { 244*4882a593Smuzhiyun #clock-cells = <0>; 245*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 246*4882a593Smuzhiyun clocks = <&periph_pll>; 247*4882a593Smuzhiyun reg = <0x9C>; 248*4882a593Smuzhiyun }; 249*4882a593Smuzhiyun }; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun sdram_pll: sdram_pll@c0 { 252*4882a593Smuzhiyun #address-cells = <1>; 253*4882a593Smuzhiyun #size-cells = <0>; 254*4882a593Smuzhiyun #clock-cells = <0>; 255*4882a593Smuzhiyun compatible = "altr,socfpga-pll-clock"; 256*4882a593Smuzhiyun clocks = <&osc1>, <&osc2>, <&f2s_sdram_ref_clk>; 257*4882a593Smuzhiyun reg = <0xC0>; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun ddr_dqs_clk: ddr_dqs_clk@c8 { 260*4882a593Smuzhiyun #clock-cells = <0>; 261*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 262*4882a593Smuzhiyun clocks = <&sdram_pll>; 263*4882a593Smuzhiyun reg = <0xC8>; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun ddr_2x_dqs_clk: ddr_2x_dqs_clk@cc { 267*4882a593Smuzhiyun #clock-cells = <0>; 268*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 269*4882a593Smuzhiyun clocks = <&sdram_pll>; 270*4882a593Smuzhiyun reg = <0xCC>; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun ddr_dq_clk: ddr_dq_clk@d0 { 274*4882a593Smuzhiyun #clock-cells = <0>; 275*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 276*4882a593Smuzhiyun clocks = <&sdram_pll>; 277*4882a593Smuzhiyun reg = <0xD0>; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun h2f_usr2_clk: h2f_usr2_clk@d4 { 281*4882a593Smuzhiyun #clock-cells = <0>; 282*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 283*4882a593Smuzhiyun clocks = <&sdram_pll>; 284*4882a593Smuzhiyun reg = <0xD4>; 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun mpu_periph_clk: mpu_periph_clk { 289*4882a593Smuzhiyun #clock-cells = <0>; 290*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 291*4882a593Smuzhiyun clocks = <&mpuclk>; 292*4882a593Smuzhiyun fixed-divider = <4>; 293*4882a593Smuzhiyun }; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun mpu_l2_ram_clk: mpu_l2_ram_clk { 296*4882a593Smuzhiyun #clock-cells = <0>; 297*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 298*4882a593Smuzhiyun clocks = <&mpuclk>; 299*4882a593Smuzhiyun fixed-divider = <2>; 300*4882a593Smuzhiyun }; 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun l4_main_clk: l4_main_clk { 303*4882a593Smuzhiyun #clock-cells = <0>; 304*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 305*4882a593Smuzhiyun clocks = <&mainclk>; 306*4882a593Smuzhiyun clk-gate = <0x60 0>; 307*4882a593Smuzhiyun }; 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun l3_main_clk: l3_main_clk { 310*4882a593Smuzhiyun #clock-cells = <0>; 311*4882a593Smuzhiyun compatible = "altr,socfpga-perip-clk"; 312*4882a593Smuzhiyun clocks = <&mainclk>; 313*4882a593Smuzhiyun fixed-divider = <1>; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun l3_mp_clk: l3_mp_clk { 317*4882a593Smuzhiyun #clock-cells = <0>; 318*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 319*4882a593Smuzhiyun clocks = <&mainclk>; 320*4882a593Smuzhiyun div-reg = <0x64 0 2>; 321*4882a593Smuzhiyun clk-gate = <0x60 1>; 322*4882a593Smuzhiyun }; 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun l3_sp_clk: l3_sp_clk { 325*4882a593Smuzhiyun #clock-cells = <0>; 326*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 327*4882a593Smuzhiyun clocks = <&l3_mp_clk>; 328*4882a593Smuzhiyun div-reg = <0x64 2 2>; 329*4882a593Smuzhiyun }; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun l4_mp_clk: l4_mp_clk { 332*4882a593Smuzhiyun #clock-cells = <0>; 333*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 334*4882a593Smuzhiyun clocks = <&mainclk>, <&per_base_clk>; 335*4882a593Smuzhiyun div-reg = <0x64 4 3>; 336*4882a593Smuzhiyun clk-gate = <0x60 2>; 337*4882a593Smuzhiyun }; 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun l4_sp_clk: l4_sp_clk { 340*4882a593Smuzhiyun #clock-cells = <0>; 341*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 342*4882a593Smuzhiyun clocks = <&mainclk>, <&per_base_clk>; 343*4882a593Smuzhiyun div-reg = <0x64 7 3>; 344*4882a593Smuzhiyun clk-gate = <0x60 3>; 345*4882a593Smuzhiyun }; 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun dbg_at_clk: dbg_at_clk { 348*4882a593Smuzhiyun #clock-cells = <0>; 349*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 350*4882a593Smuzhiyun clocks = <&dbg_base_clk>; 351*4882a593Smuzhiyun div-reg = <0x68 0 2>; 352*4882a593Smuzhiyun clk-gate = <0x60 4>; 353*4882a593Smuzhiyun }; 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun dbg_clk: dbg_clk { 356*4882a593Smuzhiyun #clock-cells = <0>; 357*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 358*4882a593Smuzhiyun clocks = <&dbg_at_clk>; 359*4882a593Smuzhiyun div-reg = <0x68 2 2>; 360*4882a593Smuzhiyun clk-gate = <0x60 5>; 361*4882a593Smuzhiyun }; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun dbg_trace_clk: dbg_trace_clk { 364*4882a593Smuzhiyun #clock-cells = <0>; 365*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 366*4882a593Smuzhiyun clocks = <&dbg_base_clk>; 367*4882a593Smuzhiyun div-reg = <0x6C 0 3>; 368*4882a593Smuzhiyun clk-gate = <0x60 6>; 369*4882a593Smuzhiyun }; 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun dbg_timer_clk: dbg_timer_clk { 372*4882a593Smuzhiyun #clock-cells = <0>; 373*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 374*4882a593Smuzhiyun clocks = <&dbg_base_clk>; 375*4882a593Smuzhiyun clk-gate = <0x60 7>; 376*4882a593Smuzhiyun }; 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun cfg_clk: cfg_clk { 379*4882a593Smuzhiyun #clock-cells = <0>; 380*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 381*4882a593Smuzhiyun clocks = <&cfg_h2f_usr0_clk>; 382*4882a593Smuzhiyun clk-gate = <0x60 8>; 383*4882a593Smuzhiyun }; 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun h2f_user0_clk: h2f_user0_clk { 386*4882a593Smuzhiyun #clock-cells = <0>; 387*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 388*4882a593Smuzhiyun clocks = <&cfg_h2f_usr0_clk>; 389*4882a593Smuzhiyun clk-gate = <0x60 9>; 390*4882a593Smuzhiyun }; 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun emac_0_clk: emac_0_clk { 393*4882a593Smuzhiyun #clock-cells = <0>; 394*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 395*4882a593Smuzhiyun clocks = <&emac0_clk>; 396*4882a593Smuzhiyun clk-gate = <0xa0 0>; 397*4882a593Smuzhiyun }; 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun emac_1_clk: emac_1_clk { 400*4882a593Smuzhiyun #clock-cells = <0>; 401*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 402*4882a593Smuzhiyun clocks = <&emac1_clk>; 403*4882a593Smuzhiyun clk-gate = <0xa0 1>; 404*4882a593Smuzhiyun }; 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun usb_mp_clk: usb_mp_clk { 407*4882a593Smuzhiyun #clock-cells = <0>; 408*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 409*4882a593Smuzhiyun clocks = <&per_base_clk>; 410*4882a593Smuzhiyun clk-gate = <0xa0 2>; 411*4882a593Smuzhiyun div-reg = <0xa4 0 3>; 412*4882a593Smuzhiyun }; 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun spi_m_clk: spi_m_clk { 415*4882a593Smuzhiyun #clock-cells = <0>; 416*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 417*4882a593Smuzhiyun clocks = <&per_base_clk>; 418*4882a593Smuzhiyun clk-gate = <0xa0 3>; 419*4882a593Smuzhiyun div-reg = <0xa4 3 3>; 420*4882a593Smuzhiyun }; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun can0_clk: can0_clk { 423*4882a593Smuzhiyun #clock-cells = <0>; 424*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 425*4882a593Smuzhiyun clocks = <&per_base_clk>; 426*4882a593Smuzhiyun clk-gate = <0xa0 4>; 427*4882a593Smuzhiyun div-reg = <0xa4 6 3>; 428*4882a593Smuzhiyun }; 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun can1_clk: can1_clk { 431*4882a593Smuzhiyun #clock-cells = <0>; 432*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 433*4882a593Smuzhiyun clocks = <&per_base_clk>; 434*4882a593Smuzhiyun clk-gate = <0xa0 5>; 435*4882a593Smuzhiyun div-reg = <0xa4 9 3>; 436*4882a593Smuzhiyun }; 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun gpio_db_clk: gpio_db_clk { 439*4882a593Smuzhiyun #clock-cells = <0>; 440*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 441*4882a593Smuzhiyun clocks = <&per_base_clk>; 442*4882a593Smuzhiyun clk-gate = <0xa0 6>; 443*4882a593Smuzhiyun div-reg = <0xa8 0 24>; 444*4882a593Smuzhiyun }; 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun h2f_user1_clk: h2f_user1_clk { 447*4882a593Smuzhiyun #clock-cells = <0>; 448*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 449*4882a593Smuzhiyun clocks = <&h2f_usr1_clk>; 450*4882a593Smuzhiyun clk-gate = <0xa0 7>; 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun sdmmc_clk: sdmmc_clk { 454*4882a593Smuzhiyun #clock-cells = <0>; 455*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 456*4882a593Smuzhiyun clocks = <&f2s_periph_ref_clk>, <&main_nand_sdmmc_clk>, <&per_nand_mmc_clk>; 457*4882a593Smuzhiyun clk-gate = <0xa0 8>; 458*4882a593Smuzhiyun clk-phase = <0 135>; 459*4882a593Smuzhiyun }; 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun sdmmc_clk_divided: sdmmc_clk_divided { 462*4882a593Smuzhiyun #clock-cells = <0>; 463*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 464*4882a593Smuzhiyun clocks = <&sdmmc_clk>; 465*4882a593Smuzhiyun clk-gate = <0xa0 8>; 466*4882a593Smuzhiyun fixed-divider = <4>; 467*4882a593Smuzhiyun }; 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun nand_x_clk: nand_x_clk { 470*4882a593Smuzhiyun #clock-cells = <0>; 471*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 472*4882a593Smuzhiyun clocks = <&f2s_periph_ref_clk>, <&main_nand_sdmmc_clk>, <&per_nand_mmc_clk>; 473*4882a593Smuzhiyun clk-gate = <0xa0 9>; 474*4882a593Smuzhiyun }; 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun nand_ecc_clk: nand_ecc_clk { 477*4882a593Smuzhiyun #clock-cells = <0>; 478*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 479*4882a593Smuzhiyun clocks = <&nand_x_clk>; 480*4882a593Smuzhiyun clk-gate = <0xa0 9>; 481*4882a593Smuzhiyun }; 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun nand_clk: nand_clk { 484*4882a593Smuzhiyun #clock-cells = <0>; 485*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 486*4882a593Smuzhiyun clocks = <&nand_x_clk>; 487*4882a593Smuzhiyun clk-gate = <0xa0 10>; 488*4882a593Smuzhiyun fixed-divider = <4>; 489*4882a593Smuzhiyun }; 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun qspi_clk: qspi_clk { 492*4882a593Smuzhiyun #clock-cells = <0>; 493*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 494*4882a593Smuzhiyun clocks = <&f2s_periph_ref_clk>, <&main_qspi_clk>, <&per_qspi_clk>; 495*4882a593Smuzhiyun clk-gate = <0xa0 11>; 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun ddr_dqs_clk_gate: ddr_dqs_clk_gate { 499*4882a593Smuzhiyun #clock-cells = <0>; 500*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 501*4882a593Smuzhiyun clocks = <&ddr_dqs_clk>; 502*4882a593Smuzhiyun clk-gate = <0xd8 0>; 503*4882a593Smuzhiyun }; 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun ddr_2x_dqs_clk_gate: ddr_2x_dqs_clk_gate { 506*4882a593Smuzhiyun #clock-cells = <0>; 507*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 508*4882a593Smuzhiyun clocks = <&ddr_2x_dqs_clk>; 509*4882a593Smuzhiyun clk-gate = <0xd8 1>; 510*4882a593Smuzhiyun }; 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun ddr_dq_clk_gate: ddr_dq_clk_gate { 513*4882a593Smuzhiyun #clock-cells = <0>; 514*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 515*4882a593Smuzhiyun clocks = <&ddr_dq_clk>; 516*4882a593Smuzhiyun clk-gate = <0xd8 2>; 517*4882a593Smuzhiyun }; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun h2f_user2_clk: h2f_user2_clk { 520*4882a593Smuzhiyun #clock-cells = <0>; 521*4882a593Smuzhiyun compatible = "altr,socfpga-gate-clk"; 522*4882a593Smuzhiyun clocks = <&h2f_usr2_clk>; 523*4882a593Smuzhiyun clk-gate = <0xd8 3>; 524*4882a593Smuzhiyun }; 525*4882a593Smuzhiyun 526*4882a593Smuzhiyun }; 527*4882a593Smuzhiyun }; 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun fpga_bridge0: fpga_bridge@ff400000 { 530*4882a593Smuzhiyun compatible = "altr,socfpga-lwhps2fpga-bridge"; 531*4882a593Smuzhiyun reg = <0xff400000 0x100000>; 532*4882a593Smuzhiyun resets = <&rst LWHPS2FPGA_RESET>; 533*4882a593Smuzhiyun clocks = <&l4_main_clk>; 534*4882a593Smuzhiyun status = "disabled"; 535*4882a593Smuzhiyun }; 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun fpga_bridge1: fpga_bridge@ff500000 { 538*4882a593Smuzhiyun compatible = "altr,socfpga-hps2fpga-bridge"; 539*4882a593Smuzhiyun reg = <0xff500000 0x10000>; 540*4882a593Smuzhiyun resets = <&rst HPS2FPGA_RESET>; 541*4882a593Smuzhiyun clocks = <&l4_main_clk>; 542*4882a593Smuzhiyun status = "disabled"; 543*4882a593Smuzhiyun }; 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun fpga_bridge2: fpga-bridge@ff600000 { 546*4882a593Smuzhiyun compatible = "altr,socfpga-fpga2hps-bridge"; 547*4882a593Smuzhiyun reg = <0xff600000 0x100000>; 548*4882a593Smuzhiyun resets = <&rst FPGA2HPS_RESET>; 549*4882a593Smuzhiyun clocks = <&l4_main_clk>; 550*4882a593Smuzhiyun status = "disabled"; 551*4882a593Smuzhiyun }; 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun fpga_bridge3: fpga-bridge@ffc25080 { 554*4882a593Smuzhiyun compatible = "altr,socfpga-fpga2sdram-bridge"; 555*4882a593Smuzhiyun reg = <0xffc25080 0x4>; 556*4882a593Smuzhiyun status = "disabled"; 557*4882a593Smuzhiyun }; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun fpgamgr0: fpgamgr@ff706000 { 560*4882a593Smuzhiyun compatible = "altr,socfpga-fpga-mgr"; 561*4882a593Smuzhiyun reg = <0xff706000 0x1000 562*4882a593Smuzhiyun 0xffb90000 0x4>; 563*4882a593Smuzhiyun interrupts = <0 175 4>; 564*4882a593Smuzhiyun }; 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun gmac0: ethernet@ff700000 { 567*4882a593Smuzhiyun compatible = "altr,socfpga-stmmac", "snps,dwmac-3.70a", "snps,dwmac"; 568*4882a593Smuzhiyun altr,sysmgr-syscon = <&sysmgr 0x60 0>; 569*4882a593Smuzhiyun reg = <0xff700000 0x2000>; 570*4882a593Smuzhiyun interrupts = <0 115 4>; 571*4882a593Smuzhiyun interrupt-names = "macirq"; 572*4882a593Smuzhiyun mac-address = [00 00 00 00 00 00];/* Filled in by U-Boot */ 573*4882a593Smuzhiyun clocks = <&emac_0_clk>; 574*4882a593Smuzhiyun clock-names = "stmmaceth"; 575*4882a593Smuzhiyun resets = <&rst EMAC0_RESET>; 576*4882a593Smuzhiyun reset-names = "stmmaceth"; 577*4882a593Smuzhiyun snps,multicast-filter-bins = <256>; 578*4882a593Smuzhiyun snps,perfect-filter-entries = <128>; 579*4882a593Smuzhiyun tx-fifo-depth = <4096>; 580*4882a593Smuzhiyun rx-fifo-depth = <4096>; 581*4882a593Smuzhiyun status = "disabled"; 582*4882a593Smuzhiyun }; 583*4882a593Smuzhiyun 584*4882a593Smuzhiyun gmac1: ethernet@ff702000 { 585*4882a593Smuzhiyun compatible = "altr,socfpga-stmmac", "snps,dwmac-3.70a", "snps,dwmac"; 586*4882a593Smuzhiyun altr,sysmgr-syscon = <&sysmgr 0x60 2>; 587*4882a593Smuzhiyun reg = <0xff702000 0x2000>; 588*4882a593Smuzhiyun interrupts = <0 120 4>; 589*4882a593Smuzhiyun interrupt-names = "macirq"; 590*4882a593Smuzhiyun mac-address = [00 00 00 00 00 00];/* Filled in by U-Boot */ 591*4882a593Smuzhiyun clocks = <&emac_1_clk>; 592*4882a593Smuzhiyun clock-names = "stmmaceth"; 593*4882a593Smuzhiyun resets = <&rst EMAC1_RESET>; 594*4882a593Smuzhiyun reset-names = "stmmaceth"; 595*4882a593Smuzhiyun snps,multicast-filter-bins = <256>; 596*4882a593Smuzhiyun snps,perfect-filter-entries = <128>; 597*4882a593Smuzhiyun tx-fifo-depth = <4096>; 598*4882a593Smuzhiyun rx-fifo-depth = <4096>; 599*4882a593Smuzhiyun status = "disabled"; 600*4882a593Smuzhiyun }; 601*4882a593Smuzhiyun 602*4882a593Smuzhiyun gpio0: gpio@ff708000 { 603*4882a593Smuzhiyun #address-cells = <1>; 604*4882a593Smuzhiyun #size-cells = <0>; 605*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio"; 606*4882a593Smuzhiyun reg = <0xff708000 0x1000>; 607*4882a593Smuzhiyun clocks = <&l4_mp_clk>; 608*4882a593Smuzhiyun resets = <&rst GPIO0_RESET>; 609*4882a593Smuzhiyun status = "disabled"; 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun porta: gpio-controller@0 { 612*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio-port"; 613*4882a593Smuzhiyun gpio-controller; 614*4882a593Smuzhiyun #gpio-cells = <2>; 615*4882a593Smuzhiyun snps,nr-gpios = <29>; 616*4882a593Smuzhiyun reg = <0>; 617*4882a593Smuzhiyun interrupt-controller; 618*4882a593Smuzhiyun #interrupt-cells = <2>; 619*4882a593Smuzhiyun interrupts = <0 164 4>; 620*4882a593Smuzhiyun }; 621*4882a593Smuzhiyun }; 622*4882a593Smuzhiyun 623*4882a593Smuzhiyun gpio1: gpio@ff709000 { 624*4882a593Smuzhiyun #address-cells = <1>; 625*4882a593Smuzhiyun #size-cells = <0>; 626*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio"; 627*4882a593Smuzhiyun reg = <0xff709000 0x1000>; 628*4882a593Smuzhiyun clocks = <&l4_mp_clk>; 629*4882a593Smuzhiyun resets = <&rst GPIO1_RESET>; 630*4882a593Smuzhiyun status = "disabled"; 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun portb: gpio-controller@0 { 633*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio-port"; 634*4882a593Smuzhiyun gpio-controller; 635*4882a593Smuzhiyun #gpio-cells = <2>; 636*4882a593Smuzhiyun snps,nr-gpios = <29>; 637*4882a593Smuzhiyun reg = <0>; 638*4882a593Smuzhiyun interrupt-controller; 639*4882a593Smuzhiyun #interrupt-cells = <2>; 640*4882a593Smuzhiyun interrupts = <0 165 4>; 641*4882a593Smuzhiyun }; 642*4882a593Smuzhiyun }; 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun gpio2: gpio@ff70a000 { 645*4882a593Smuzhiyun #address-cells = <1>; 646*4882a593Smuzhiyun #size-cells = <0>; 647*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio"; 648*4882a593Smuzhiyun reg = <0xff70a000 0x1000>; 649*4882a593Smuzhiyun clocks = <&l4_mp_clk>; 650*4882a593Smuzhiyun resets = <&rst GPIO2_RESET>; 651*4882a593Smuzhiyun status = "disabled"; 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun portc: gpio-controller@0 { 654*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio-port"; 655*4882a593Smuzhiyun gpio-controller; 656*4882a593Smuzhiyun #gpio-cells = <2>; 657*4882a593Smuzhiyun snps,nr-gpios = <27>; 658*4882a593Smuzhiyun reg = <0>; 659*4882a593Smuzhiyun interrupt-controller; 660*4882a593Smuzhiyun #interrupt-cells = <2>; 661*4882a593Smuzhiyun interrupts = <0 166 4>; 662*4882a593Smuzhiyun }; 663*4882a593Smuzhiyun }; 664*4882a593Smuzhiyun 665*4882a593Smuzhiyun i2c0: i2c@ffc04000 { 666*4882a593Smuzhiyun #address-cells = <1>; 667*4882a593Smuzhiyun #size-cells = <0>; 668*4882a593Smuzhiyun compatible = "snps,designware-i2c"; 669*4882a593Smuzhiyun reg = <0xffc04000 0x1000>; 670*4882a593Smuzhiyun resets = <&rst I2C0_RESET>; 671*4882a593Smuzhiyun clocks = <&l4_sp_clk>; 672*4882a593Smuzhiyun interrupts = <0 158 0x4>; 673*4882a593Smuzhiyun status = "disabled"; 674*4882a593Smuzhiyun }; 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun i2c1: i2c@ffc05000 { 677*4882a593Smuzhiyun #address-cells = <1>; 678*4882a593Smuzhiyun #size-cells = <0>; 679*4882a593Smuzhiyun compatible = "snps,designware-i2c"; 680*4882a593Smuzhiyun reg = <0xffc05000 0x1000>; 681*4882a593Smuzhiyun resets = <&rst I2C1_RESET>; 682*4882a593Smuzhiyun clocks = <&l4_sp_clk>; 683*4882a593Smuzhiyun interrupts = <0 159 0x4>; 684*4882a593Smuzhiyun status = "disabled"; 685*4882a593Smuzhiyun }; 686*4882a593Smuzhiyun 687*4882a593Smuzhiyun i2c2: i2c@ffc06000 { 688*4882a593Smuzhiyun #address-cells = <1>; 689*4882a593Smuzhiyun #size-cells = <0>; 690*4882a593Smuzhiyun compatible = "snps,designware-i2c"; 691*4882a593Smuzhiyun reg = <0xffc06000 0x1000>; 692*4882a593Smuzhiyun resets = <&rst I2C2_RESET>; 693*4882a593Smuzhiyun clocks = <&l4_sp_clk>; 694*4882a593Smuzhiyun interrupts = <0 160 0x4>; 695*4882a593Smuzhiyun status = "disabled"; 696*4882a593Smuzhiyun }; 697*4882a593Smuzhiyun 698*4882a593Smuzhiyun i2c3: i2c@ffc07000 { 699*4882a593Smuzhiyun #address-cells = <1>; 700*4882a593Smuzhiyun #size-cells = <0>; 701*4882a593Smuzhiyun compatible = "snps,designware-i2c"; 702*4882a593Smuzhiyun reg = <0xffc07000 0x1000>; 703*4882a593Smuzhiyun resets = <&rst I2C3_RESET>; 704*4882a593Smuzhiyun clocks = <&l4_sp_clk>; 705*4882a593Smuzhiyun interrupts = <0 161 0x4>; 706*4882a593Smuzhiyun status = "disabled"; 707*4882a593Smuzhiyun }; 708*4882a593Smuzhiyun 709*4882a593Smuzhiyun eccmgr: eccmgr { 710*4882a593Smuzhiyun compatible = "altr,socfpga-ecc-manager"; 711*4882a593Smuzhiyun #address-cells = <1>; 712*4882a593Smuzhiyun #size-cells = <1>; 713*4882a593Smuzhiyun ranges; 714*4882a593Smuzhiyun 715*4882a593Smuzhiyun l2-ecc@ffd08140 { 716*4882a593Smuzhiyun compatible = "altr,socfpga-l2-ecc"; 717*4882a593Smuzhiyun reg = <0xffd08140 0x4>; 718*4882a593Smuzhiyun interrupts = <0 36 1>, <0 37 1>; 719*4882a593Smuzhiyun }; 720*4882a593Smuzhiyun 721*4882a593Smuzhiyun ocram-ecc@ffd08144 { 722*4882a593Smuzhiyun compatible = "altr,socfpga-ocram-ecc"; 723*4882a593Smuzhiyun reg = <0xffd08144 0x4>; 724*4882a593Smuzhiyun iram = <&ocram>; 725*4882a593Smuzhiyun interrupts = <0 178 1>, <0 179 1>; 726*4882a593Smuzhiyun }; 727*4882a593Smuzhiyun }; 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun L2: cache-controller@fffef000 { 730*4882a593Smuzhiyun compatible = "arm,pl310-cache"; 731*4882a593Smuzhiyun reg = <0xfffef000 0x1000>; 732*4882a593Smuzhiyun interrupts = <0 38 0x04>; 733*4882a593Smuzhiyun cache-unified; 734*4882a593Smuzhiyun cache-level = <2>; 735*4882a593Smuzhiyun arm,tag-latency = <1 1 1>; 736*4882a593Smuzhiyun arm,data-latency = <2 1 1>; 737*4882a593Smuzhiyun prefetch-data = <1>; 738*4882a593Smuzhiyun prefetch-instr = <1>; 739*4882a593Smuzhiyun arm,shared-override; 740*4882a593Smuzhiyun arm,double-linefill = <1>; 741*4882a593Smuzhiyun arm,double-linefill-incr = <0>; 742*4882a593Smuzhiyun arm,double-linefill-wrap = <1>; 743*4882a593Smuzhiyun arm,prefetch-drop = <0>; 744*4882a593Smuzhiyun arm,prefetch-offset = <7>; 745*4882a593Smuzhiyun }; 746*4882a593Smuzhiyun 747*4882a593Smuzhiyun l3regs@0xff800000 { 748*4882a593Smuzhiyun compatible = "altr,l3regs", "syscon"; 749*4882a593Smuzhiyun reg = <0xff800000 0x1000>; 750*4882a593Smuzhiyun }; 751*4882a593Smuzhiyun 752*4882a593Smuzhiyun mmc: dwmmc0@ff704000 { 753*4882a593Smuzhiyun compatible = "altr,socfpga-dw-mshc"; 754*4882a593Smuzhiyun reg = <0xff704000 0x1000>; 755*4882a593Smuzhiyun interrupts = <0 139 4>; 756*4882a593Smuzhiyun fifo-depth = <0x400>; 757*4882a593Smuzhiyun #address-cells = <1>; 758*4882a593Smuzhiyun #size-cells = <0>; 759*4882a593Smuzhiyun clocks = <&l4_mp_clk>, <&sdmmc_clk_divided>; 760*4882a593Smuzhiyun clock-names = "biu", "ciu"; 761*4882a593Smuzhiyun resets = <&rst SDMMC_RESET>; 762*4882a593Smuzhiyun status = "disabled"; 763*4882a593Smuzhiyun }; 764*4882a593Smuzhiyun 765*4882a593Smuzhiyun nand0: nand@ff900000 { 766*4882a593Smuzhiyun #address-cells = <0x1>; 767*4882a593Smuzhiyun #size-cells = <0x0>; 768*4882a593Smuzhiyun compatible = "altr,socfpga-denali-nand"; 769*4882a593Smuzhiyun reg = <0xff900000 0x100000>, 770*4882a593Smuzhiyun <0xffb80000 0x10000>; 771*4882a593Smuzhiyun reg-names = "nand_data", "denali_reg"; 772*4882a593Smuzhiyun interrupts = <0x0 0x90 0x4>; 773*4882a593Smuzhiyun clocks = <&nand_clk>, <&nand_x_clk>, <&nand_ecc_clk>; 774*4882a593Smuzhiyun clock-names = "nand", "nand_x", "ecc"; 775*4882a593Smuzhiyun resets = <&rst NAND_RESET>; 776*4882a593Smuzhiyun status = "disabled"; 777*4882a593Smuzhiyun }; 778*4882a593Smuzhiyun 779*4882a593Smuzhiyun ocram: sram@ffff0000 { 780*4882a593Smuzhiyun compatible = "mmio-sram"; 781*4882a593Smuzhiyun reg = <0xffff0000 0x10000>; 782*4882a593Smuzhiyun }; 783*4882a593Smuzhiyun 784*4882a593Smuzhiyun qspi: spi@ff705000 { 785*4882a593Smuzhiyun compatible = "cdns,qspi-nor"; 786*4882a593Smuzhiyun #address-cells = <1>; 787*4882a593Smuzhiyun #size-cells = <0>; 788*4882a593Smuzhiyun reg = <0xff705000 0x1000>, 789*4882a593Smuzhiyun <0xffa00000 0x1000>; 790*4882a593Smuzhiyun interrupts = <0 151 4>; 791*4882a593Smuzhiyun cdns,fifo-depth = <128>; 792*4882a593Smuzhiyun cdns,fifo-width = <4>; 793*4882a593Smuzhiyun cdns,trigger-address = <0x00000000>; 794*4882a593Smuzhiyun clocks = <&qspi_clk>; 795*4882a593Smuzhiyun resets = <&rst QSPI_RESET>; 796*4882a593Smuzhiyun status = "disabled"; 797*4882a593Smuzhiyun }; 798*4882a593Smuzhiyun 799*4882a593Smuzhiyun rst: rstmgr@ffd05000 { 800*4882a593Smuzhiyun #reset-cells = <1>; 801*4882a593Smuzhiyun compatible = "altr,rst-mgr"; 802*4882a593Smuzhiyun reg = <0xffd05000 0x1000>; 803*4882a593Smuzhiyun altr,modrst-offset = <0x10>; 804*4882a593Smuzhiyun }; 805*4882a593Smuzhiyun 806*4882a593Smuzhiyun scu: snoop-control-unit@fffec000 { 807*4882a593Smuzhiyun compatible = "arm,cortex-a9-scu"; 808*4882a593Smuzhiyun reg = <0xfffec000 0x100>; 809*4882a593Smuzhiyun }; 810*4882a593Smuzhiyun 811*4882a593Smuzhiyun sdr: sdr@ffc25000 { 812*4882a593Smuzhiyun compatible = "altr,sdr-ctl", "syscon"; 813*4882a593Smuzhiyun reg = <0xffc25000 0x1000>; 814*4882a593Smuzhiyun resets = <&rst SDR_RESET>; 815*4882a593Smuzhiyun }; 816*4882a593Smuzhiyun 817*4882a593Smuzhiyun sdramedac { 818*4882a593Smuzhiyun compatible = "altr,sdram-edac"; 819*4882a593Smuzhiyun altr,sdr-syscon = <&sdr>; 820*4882a593Smuzhiyun interrupts = <0 39 4>; 821*4882a593Smuzhiyun }; 822*4882a593Smuzhiyun 823*4882a593Smuzhiyun spi0: spi@fff00000 { 824*4882a593Smuzhiyun compatible = "snps,dw-apb-ssi"; 825*4882a593Smuzhiyun #address-cells = <1>; 826*4882a593Smuzhiyun #size-cells = <0>; 827*4882a593Smuzhiyun reg = <0xfff00000 0x1000>; 828*4882a593Smuzhiyun interrupts = <0 154 4>; 829*4882a593Smuzhiyun num-cs = <4>; 830*4882a593Smuzhiyun clocks = <&spi_m_clk>; 831*4882a593Smuzhiyun resets = <&rst SPIM0_RESET>; 832*4882a593Smuzhiyun reset-names = "spi"; 833*4882a593Smuzhiyun status = "disabled"; 834*4882a593Smuzhiyun }; 835*4882a593Smuzhiyun 836*4882a593Smuzhiyun spi1: spi@fff01000 { 837*4882a593Smuzhiyun compatible = "snps,dw-apb-ssi"; 838*4882a593Smuzhiyun #address-cells = <1>; 839*4882a593Smuzhiyun #size-cells = <0>; 840*4882a593Smuzhiyun reg = <0xfff01000 0x1000>; 841*4882a593Smuzhiyun interrupts = <0 155 4>; 842*4882a593Smuzhiyun num-cs = <4>; 843*4882a593Smuzhiyun clocks = <&spi_m_clk>; 844*4882a593Smuzhiyun resets = <&rst SPIM1_RESET>; 845*4882a593Smuzhiyun reset-names = "spi"; 846*4882a593Smuzhiyun status = "disabled"; 847*4882a593Smuzhiyun }; 848*4882a593Smuzhiyun 849*4882a593Smuzhiyun sysmgr: sysmgr@ffd08000 { 850*4882a593Smuzhiyun compatible = "altr,sys-mgr", "syscon"; 851*4882a593Smuzhiyun reg = <0xffd08000 0x4000>; 852*4882a593Smuzhiyun }; 853*4882a593Smuzhiyun 854*4882a593Smuzhiyun /* Local timer */ 855*4882a593Smuzhiyun timer@fffec600 { 856*4882a593Smuzhiyun compatible = "arm,cortex-a9-twd-timer"; 857*4882a593Smuzhiyun reg = <0xfffec600 0x100>; 858*4882a593Smuzhiyun interrupts = <1 13 0xf01>; 859*4882a593Smuzhiyun clocks = <&mpu_periph_clk>; 860*4882a593Smuzhiyun }; 861*4882a593Smuzhiyun 862*4882a593Smuzhiyun timer0: timer0@ffc08000 { 863*4882a593Smuzhiyun compatible = "snps,dw-apb-timer"; 864*4882a593Smuzhiyun interrupts = <0 167 4>; 865*4882a593Smuzhiyun reg = <0xffc08000 0x1000>; 866*4882a593Smuzhiyun clocks = <&l4_sp_clk>; 867*4882a593Smuzhiyun clock-names = "timer"; 868*4882a593Smuzhiyun resets = <&rst SPTIMER0_RESET>; 869*4882a593Smuzhiyun reset-names = "timer"; 870*4882a593Smuzhiyun }; 871*4882a593Smuzhiyun 872*4882a593Smuzhiyun timer1: timer1@ffc09000 { 873*4882a593Smuzhiyun compatible = "snps,dw-apb-timer"; 874*4882a593Smuzhiyun interrupts = <0 168 4>; 875*4882a593Smuzhiyun reg = <0xffc09000 0x1000>; 876*4882a593Smuzhiyun clocks = <&l4_sp_clk>; 877*4882a593Smuzhiyun clock-names = "timer"; 878*4882a593Smuzhiyun resets = <&rst SPTIMER1_RESET>; 879*4882a593Smuzhiyun reset-names = "timer"; 880*4882a593Smuzhiyun }; 881*4882a593Smuzhiyun 882*4882a593Smuzhiyun timer2: timer2@ffd00000 { 883*4882a593Smuzhiyun compatible = "snps,dw-apb-timer"; 884*4882a593Smuzhiyun interrupts = <0 169 4>; 885*4882a593Smuzhiyun reg = <0xffd00000 0x1000>; 886*4882a593Smuzhiyun clocks = <&osc1>; 887*4882a593Smuzhiyun clock-names = "timer"; 888*4882a593Smuzhiyun resets = <&rst OSC1TIMER0_RESET>; 889*4882a593Smuzhiyun reset-names = "timer"; 890*4882a593Smuzhiyun }; 891*4882a593Smuzhiyun 892*4882a593Smuzhiyun timer3: timer3@ffd01000 { 893*4882a593Smuzhiyun compatible = "snps,dw-apb-timer"; 894*4882a593Smuzhiyun interrupts = <0 170 4>; 895*4882a593Smuzhiyun reg = <0xffd01000 0x1000>; 896*4882a593Smuzhiyun clocks = <&osc1>; 897*4882a593Smuzhiyun clock-names = "timer"; 898*4882a593Smuzhiyun resets = <&rst OSC1TIMER1_RESET>; 899*4882a593Smuzhiyun reset-names = "timer"; 900*4882a593Smuzhiyun }; 901*4882a593Smuzhiyun 902*4882a593Smuzhiyun uart0: serial0@ffc02000 { 903*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 904*4882a593Smuzhiyun reg = <0xffc02000 0x1000>; 905*4882a593Smuzhiyun interrupts = <0 162 4>; 906*4882a593Smuzhiyun reg-shift = <2>; 907*4882a593Smuzhiyun reg-io-width = <4>; 908*4882a593Smuzhiyun clocks = <&l4_sp_clk>; 909*4882a593Smuzhiyun dmas = <&pdma 28>, 910*4882a593Smuzhiyun <&pdma 29>; 911*4882a593Smuzhiyun dma-names = "tx", "rx"; 912*4882a593Smuzhiyun resets = <&rst UART0_RESET>; 913*4882a593Smuzhiyun }; 914*4882a593Smuzhiyun 915*4882a593Smuzhiyun uart1: serial1@ffc03000 { 916*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 917*4882a593Smuzhiyun reg = <0xffc03000 0x1000>; 918*4882a593Smuzhiyun interrupts = <0 163 4>; 919*4882a593Smuzhiyun reg-shift = <2>; 920*4882a593Smuzhiyun reg-io-width = <4>; 921*4882a593Smuzhiyun clocks = <&l4_sp_clk>; 922*4882a593Smuzhiyun dmas = <&pdma 30>, 923*4882a593Smuzhiyun <&pdma 31>; 924*4882a593Smuzhiyun dma-names = "tx", "rx"; 925*4882a593Smuzhiyun resets = <&rst UART1_RESET>; 926*4882a593Smuzhiyun }; 927*4882a593Smuzhiyun 928*4882a593Smuzhiyun usbphy0: usbphy { 929*4882a593Smuzhiyun #phy-cells = <0>; 930*4882a593Smuzhiyun compatible = "usb-nop-xceiv"; 931*4882a593Smuzhiyun status = "okay"; 932*4882a593Smuzhiyun }; 933*4882a593Smuzhiyun 934*4882a593Smuzhiyun usb0: usb@ffb00000 { 935*4882a593Smuzhiyun compatible = "snps,dwc2"; 936*4882a593Smuzhiyun reg = <0xffb00000 0xffff>; 937*4882a593Smuzhiyun interrupts = <0 125 4>; 938*4882a593Smuzhiyun clocks = <&usb_mp_clk>; 939*4882a593Smuzhiyun clock-names = "otg"; 940*4882a593Smuzhiyun resets = <&rst USB0_RESET>; 941*4882a593Smuzhiyun reset-names = "dwc2"; 942*4882a593Smuzhiyun phys = <&usbphy0>; 943*4882a593Smuzhiyun phy-names = "usb2-phy"; 944*4882a593Smuzhiyun status = "disabled"; 945*4882a593Smuzhiyun }; 946*4882a593Smuzhiyun 947*4882a593Smuzhiyun usb1: usb@ffb40000 { 948*4882a593Smuzhiyun compatible = "snps,dwc2"; 949*4882a593Smuzhiyun reg = <0xffb40000 0xffff>; 950*4882a593Smuzhiyun interrupts = <0 128 4>; 951*4882a593Smuzhiyun clocks = <&usb_mp_clk>; 952*4882a593Smuzhiyun clock-names = "otg"; 953*4882a593Smuzhiyun resets = <&rst USB1_RESET>; 954*4882a593Smuzhiyun reset-names = "dwc2"; 955*4882a593Smuzhiyun phys = <&usbphy0>; 956*4882a593Smuzhiyun phy-names = "usb2-phy"; 957*4882a593Smuzhiyun status = "disabled"; 958*4882a593Smuzhiyun }; 959*4882a593Smuzhiyun 960*4882a593Smuzhiyun watchdog0: watchdog@ffd02000 { 961*4882a593Smuzhiyun compatible = "snps,dw-wdt"; 962*4882a593Smuzhiyun reg = <0xffd02000 0x1000>; 963*4882a593Smuzhiyun interrupts = <0 171 4>; 964*4882a593Smuzhiyun clocks = <&osc1>; 965*4882a593Smuzhiyun resets = <&rst L4WD0_RESET>; 966*4882a593Smuzhiyun status = "disabled"; 967*4882a593Smuzhiyun }; 968*4882a593Smuzhiyun 969*4882a593Smuzhiyun watchdog1: watchdog@ffd03000 { 970*4882a593Smuzhiyun compatible = "snps,dw-wdt"; 971*4882a593Smuzhiyun reg = <0xffd03000 0x1000>; 972*4882a593Smuzhiyun interrupts = <0 172 4>; 973*4882a593Smuzhiyun clocks = <&osc1>; 974*4882a593Smuzhiyun resets = <&rst L4WD1_RESET>; 975*4882a593Smuzhiyun status = "disabled"; 976*4882a593Smuzhiyun }; 977*4882a593Smuzhiyun }; 978*4882a593Smuzhiyun}; 979