xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm/sh73a0.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Source for the SH-Mobile AG5 (R8A73A00/SH73A0) SoC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012 Renesas Solutions Corp.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include <dt-bindings/clock/sh73a0-clock.h>
9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun/ {
13*4882a593Smuzhiyun	compatible = "renesas,sh73a0";
14*4882a593Smuzhiyun	interrupt-parent = <&gic>;
15*4882a593Smuzhiyun	#address-cells = <1>;
16*4882a593Smuzhiyun	#size-cells = <1>;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun	cpus {
19*4882a593Smuzhiyun		#address-cells = <1>;
20*4882a593Smuzhiyun		#size-cells = <0>;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun		cpu0: cpu@0 {
23*4882a593Smuzhiyun			device_type = "cpu";
24*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
25*4882a593Smuzhiyun			reg = <0>;
26*4882a593Smuzhiyun			clock-frequency = <1196000000>;
27*4882a593Smuzhiyun			clocks = <&cpg_clocks SH73A0_CLK_Z>;
28*4882a593Smuzhiyun			power-domains = <&pd_a2sl>;
29*4882a593Smuzhiyun			next-level-cache = <&L2>;
30*4882a593Smuzhiyun		};
31*4882a593Smuzhiyun		cpu1: cpu@1 {
32*4882a593Smuzhiyun			device_type = "cpu";
33*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
34*4882a593Smuzhiyun			reg = <1>;
35*4882a593Smuzhiyun			clock-frequency = <1196000000>;
36*4882a593Smuzhiyun			clocks = <&cpg_clocks SH73A0_CLK_Z>;
37*4882a593Smuzhiyun			power-domains = <&pd_a2sl>;
38*4882a593Smuzhiyun			next-level-cache = <&L2>;
39*4882a593Smuzhiyun		};
40*4882a593Smuzhiyun	};
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun	timer@f0000200 {
43*4882a593Smuzhiyun		compatible = "arm,cortex-a9-global-timer";
44*4882a593Smuzhiyun		reg = <0xf0000200 0x100>;
45*4882a593Smuzhiyun		interrupts = <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_EDGE_RISING)>;
46*4882a593Smuzhiyun		clocks = <&periph_clk>;
47*4882a593Smuzhiyun	};
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun	timer@f0000600 {
50*4882a593Smuzhiyun		compatible = "arm,cortex-a9-twd-timer";
51*4882a593Smuzhiyun		reg = <0xf0000600 0x20>;
52*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_EDGE_RISING)>;
53*4882a593Smuzhiyun		clocks = <&periph_clk>;
54*4882a593Smuzhiyun	};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun	gic: interrupt-controller@f0001000 {
57*4882a593Smuzhiyun		compatible = "arm,cortex-a9-gic";
58*4882a593Smuzhiyun		#interrupt-cells = <3>;
59*4882a593Smuzhiyun		interrupt-controller;
60*4882a593Smuzhiyun		reg = <0xf0001000 0x1000>,
61*4882a593Smuzhiyun		      <0xf0000100 0x100>;
62*4882a593Smuzhiyun	};
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun	L2: cache-controller@f0100000 {
65*4882a593Smuzhiyun		compatible = "arm,pl310-cache";
66*4882a593Smuzhiyun		reg = <0xf0100000 0x1000>;
67*4882a593Smuzhiyun		interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
68*4882a593Smuzhiyun		power-domains = <&pd_a3sm>;
69*4882a593Smuzhiyun		arm,data-latency = <3 3 3>;
70*4882a593Smuzhiyun		arm,tag-latency = <2 2 2>;
71*4882a593Smuzhiyun		arm,shared-override;
72*4882a593Smuzhiyun		cache-unified;
73*4882a593Smuzhiyun		cache-level = <2>;
74*4882a593Smuzhiyun	};
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun	sbsc2: memory-controller@fb400000 {
77*4882a593Smuzhiyun		compatible = "renesas,sbsc-sh73a0";
78*4882a593Smuzhiyun		reg = <0xfb400000 0x400>;
79*4882a593Smuzhiyun		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
80*4882a593Smuzhiyun			     <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
81*4882a593Smuzhiyun		interrupt-names = "sec", "temp";
82*4882a593Smuzhiyun		power-domains = <&pd_a4bc1>;
83*4882a593Smuzhiyun	};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun	sbsc1: memory-controller@fe400000 {
86*4882a593Smuzhiyun		compatible = "renesas,sbsc-sh73a0";
87*4882a593Smuzhiyun		reg = <0xfe400000 0x400>;
88*4882a593Smuzhiyun		interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
89*4882a593Smuzhiyun			     <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
90*4882a593Smuzhiyun		interrupt-names = "sec", "temp";
91*4882a593Smuzhiyun		power-domains = <&pd_a4bc0>;
92*4882a593Smuzhiyun	};
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun	pmu {
95*4882a593Smuzhiyun		compatible = "arm,cortex-a9-pmu";
96*4882a593Smuzhiyun		interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
97*4882a593Smuzhiyun			     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
98*4882a593Smuzhiyun		interrupt-affinity = <&cpu0>, <&cpu1>;
99*4882a593Smuzhiyun	};
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun	cmt1: timer@e6138000 {
102*4882a593Smuzhiyun		compatible = "renesas,sh73a0-cmt1";
103*4882a593Smuzhiyun		reg = <0xe6138000 0x200>;
104*4882a593Smuzhiyun		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
105*4882a593Smuzhiyun		clocks = <&mstp3_clks SH73A0_CLK_CMT1>;
106*4882a593Smuzhiyun		clock-names = "fck";
107*4882a593Smuzhiyun		power-domains = <&pd_c5>;
108*4882a593Smuzhiyun		status = "disabled";
109*4882a593Smuzhiyun	};
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun	irqpin0: interrupt-controller@e6900000 {
112*4882a593Smuzhiyun		compatible = "renesas,intc-irqpin-sh73a0", "renesas,intc-irqpin";
113*4882a593Smuzhiyun		#interrupt-cells = <2>;
114*4882a593Smuzhiyun		interrupt-controller;
115*4882a593Smuzhiyun		reg = <0xe6900000 4>,
116*4882a593Smuzhiyun			<0xe6900010 4>,
117*4882a593Smuzhiyun			<0xe6900020 1>,
118*4882a593Smuzhiyun			<0xe6900040 1>,
119*4882a593Smuzhiyun			<0xe6900060 1>;
120*4882a593Smuzhiyun		interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
121*4882a593Smuzhiyun			     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
122*4882a593Smuzhiyun			     <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
123*4882a593Smuzhiyun			     <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
124*4882a593Smuzhiyun			     <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
125*4882a593Smuzhiyun			     <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
126*4882a593Smuzhiyun			     <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
127*4882a593Smuzhiyun			     <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
128*4882a593Smuzhiyun		clocks = <&mstp5_clks SH73A0_CLK_INTCA0>;
129*4882a593Smuzhiyun		power-domains = <&pd_a4s>;
130*4882a593Smuzhiyun		control-parent;
131*4882a593Smuzhiyun	};
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun	irqpin1: interrupt-controller@e6900004 {
134*4882a593Smuzhiyun		compatible = "renesas,intc-irqpin-sh73a0", "renesas,intc-irqpin";
135*4882a593Smuzhiyun		#interrupt-cells = <2>;
136*4882a593Smuzhiyun		interrupt-controller;
137*4882a593Smuzhiyun		reg = <0xe6900004 4>,
138*4882a593Smuzhiyun			<0xe6900014 4>,
139*4882a593Smuzhiyun			<0xe6900024 1>,
140*4882a593Smuzhiyun			<0xe6900044 1>,
141*4882a593Smuzhiyun			<0xe6900064 1>;
142*4882a593Smuzhiyun		interrupts = <GIC_SPI  9 IRQ_TYPE_LEVEL_HIGH>,
143*4882a593Smuzhiyun			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
144*4882a593Smuzhiyun			     <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
145*4882a593Smuzhiyun			     <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
146*4882a593Smuzhiyun			     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
147*4882a593Smuzhiyun			     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
148*4882a593Smuzhiyun			     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
149*4882a593Smuzhiyun			     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
150*4882a593Smuzhiyun		clocks = <&mstp5_clks SH73A0_CLK_INTCA0>;
151*4882a593Smuzhiyun		power-domains = <&pd_a4s>;
152*4882a593Smuzhiyun		control-parent;
153*4882a593Smuzhiyun	};
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun	irqpin2: interrupt-controller@e6900008 {
156*4882a593Smuzhiyun		compatible = "renesas,intc-irqpin-sh73a0", "renesas,intc-irqpin";
157*4882a593Smuzhiyun		#interrupt-cells = <2>;
158*4882a593Smuzhiyun		interrupt-controller;
159*4882a593Smuzhiyun		reg = <0xe6900008 4>,
160*4882a593Smuzhiyun			<0xe6900018 4>,
161*4882a593Smuzhiyun			<0xe6900028 1>,
162*4882a593Smuzhiyun			<0xe6900048 1>,
163*4882a593Smuzhiyun			<0xe6900068 1>;
164*4882a593Smuzhiyun		interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
165*4882a593Smuzhiyun			     <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
166*4882a593Smuzhiyun			     <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
167*4882a593Smuzhiyun			     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
168*4882a593Smuzhiyun			     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
169*4882a593Smuzhiyun			     <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
170*4882a593Smuzhiyun			     <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
171*4882a593Smuzhiyun			     <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
172*4882a593Smuzhiyun		clocks = <&mstp5_clks SH73A0_CLK_INTCA0>;
173*4882a593Smuzhiyun		power-domains = <&pd_a4s>;
174*4882a593Smuzhiyun		control-parent;
175*4882a593Smuzhiyun	};
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun	irqpin3: interrupt-controller@e690000c {
178*4882a593Smuzhiyun		compatible = "renesas,intc-irqpin-sh73a0", "renesas,intc-irqpin";
179*4882a593Smuzhiyun		#interrupt-cells = <2>;
180*4882a593Smuzhiyun		interrupt-controller;
181*4882a593Smuzhiyun		reg = <0xe690000c 4>,
182*4882a593Smuzhiyun			<0xe690001c 4>,
183*4882a593Smuzhiyun			<0xe690002c 1>,
184*4882a593Smuzhiyun			<0xe690004c 1>,
185*4882a593Smuzhiyun			<0xe690006c 1>;
186*4882a593Smuzhiyun		interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
187*4882a593Smuzhiyun			     <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
188*4882a593Smuzhiyun			     <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
189*4882a593Smuzhiyun			     <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
190*4882a593Smuzhiyun			     <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
191*4882a593Smuzhiyun			     <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
192*4882a593Smuzhiyun			     <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>,
193*4882a593Smuzhiyun			     <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
194*4882a593Smuzhiyun		clocks = <&mstp5_clks SH73A0_CLK_INTCA0>;
195*4882a593Smuzhiyun		power-domains = <&pd_a4s>;
196*4882a593Smuzhiyun		control-parent;
197*4882a593Smuzhiyun	};
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun	i2c0: i2c@e6820000 {
200*4882a593Smuzhiyun		#address-cells = <1>;
201*4882a593Smuzhiyun		#size-cells = <0>;
202*4882a593Smuzhiyun		compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
203*4882a593Smuzhiyun		reg = <0xe6820000 0x425>;
204*4882a593Smuzhiyun		interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>,
205*4882a593Smuzhiyun			     <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
206*4882a593Smuzhiyun			     <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>,
207*4882a593Smuzhiyun			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
208*4882a593Smuzhiyun		clocks = <&mstp1_clks SH73A0_CLK_IIC0>;
209*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
210*4882a593Smuzhiyun		status = "disabled";
211*4882a593Smuzhiyun	};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun	i2c1: i2c@e6822000 {
214*4882a593Smuzhiyun		#address-cells = <1>;
215*4882a593Smuzhiyun		#size-cells = <0>;
216*4882a593Smuzhiyun		compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
217*4882a593Smuzhiyun		reg = <0xe6822000 0x425>;
218*4882a593Smuzhiyun		interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
219*4882a593Smuzhiyun			     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
220*4882a593Smuzhiyun			     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
221*4882a593Smuzhiyun			     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
222*4882a593Smuzhiyun		clocks = <&mstp3_clks SH73A0_CLK_IIC1>;
223*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
224*4882a593Smuzhiyun		status = "disabled";
225*4882a593Smuzhiyun	};
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun	i2c2: i2c@e6824000 {
228*4882a593Smuzhiyun		#address-cells = <1>;
229*4882a593Smuzhiyun		#size-cells = <0>;
230*4882a593Smuzhiyun		compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
231*4882a593Smuzhiyun		reg = <0xe6824000 0x425>;
232*4882a593Smuzhiyun		interrupts = <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>,
233*4882a593Smuzhiyun			     <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>,
234*4882a593Smuzhiyun			     <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>,
235*4882a593Smuzhiyun			     <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
236*4882a593Smuzhiyun		clocks = <&mstp0_clks SH73A0_CLK_IIC2>;
237*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
238*4882a593Smuzhiyun		status = "disabled";
239*4882a593Smuzhiyun	};
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun	i2c3: i2c@e6826000 {
242*4882a593Smuzhiyun		#address-cells = <1>;
243*4882a593Smuzhiyun		#size-cells = <0>;
244*4882a593Smuzhiyun		compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
245*4882a593Smuzhiyun		reg = <0xe6826000 0x425>;
246*4882a593Smuzhiyun		interrupts = <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
247*4882a593Smuzhiyun			     <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
248*4882a593Smuzhiyun			     <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
249*4882a593Smuzhiyun			     <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
250*4882a593Smuzhiyun		clocks = <&mstp4_clks SH73A0_CLK_IIC3>;
251*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
252*4882a593Smuzhiyun		status = "disabled";
253*4882a593Smuzhiyun	};
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun	i2c4: i2c@e6828000 {
256*4882a593Smuzhiyun		#address-cells = <1>;
257*4882a593Smuzhiyun		#size-cells = <0>;
258*4882a593Smuzhiyun		compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
259*4882a593Smuzhiyun		reg = <0xe6828000 0x425>;
260*4882a593Smuzhiyun		interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
261*4882a593Smuzhiyun			     <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>,
262*4882a593Smuzhiyun			     <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
263*4882a593Smuzhiyun			     <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
264*4882a593Smuzhiyun		clocks = <&mstp4_clks SH73A0_CLK_IIC4>;
265*4882a593Smuzhiyun		power-domains = <&pd_c5>;
266*4882a593Smuzhiyun		status = "disabled";
267*4882a593Smuzhiyun	};
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun	mmcif: mmc@e6bd0000 {
270*4882a593Smuzhiyun		compatible = "renesas,mmcif-sh73a0", "renesas,sh-mmcif";
271*4882a593Smuzhiyun		reg = <0xe6bd0000 0x100>;
272*4882a593Smuzhiyun		interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
273*4882a593Smuzhiyun			     <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
274*4882a593Smuzhiyun		clocks = <&mstp3_clks SH73A0_CLK_MMCIF0>;
275*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
276*4882a593Smuzhiyun		reg-io-width = <4>;
277*4882a593Smuzhiyun		status = "disabled";
278*4882a593Smuzhiyun	};
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun	msiof0: spi@e6e20000 {
281*4882a593Smuzhiyun		compatible = "renesas,msiof-sh73a0", "renesas,sh-mobile-msiof";
282*4882a593Smuzhiyun		reg = <0xe6e20000 0x0064>;
283*4882a593Smuzhiyun		interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
284*4882a593Smuzhiyun		clocks = <&mstp0_clks SH73A0_CLK_MSIOF0>;
285*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
286*4882a593Smuzhiyun		#address-cells = <1>;
287*4882a593Smuzhiyun		#size-cells = <0>;
288*4882a593Smuzhiyun		status = "disabled";
289*4882a593Smuzhiyun	};
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun	msiof1: spi@e6e10000 {
292*4882a593Smuzhiyun		compatible = "renesas,msiof-sh73a0", "renesas,sh-mobile-msiof";
293*4882a593Smuzhiyun		reg = <0xe6e10000 0x0064>;
294*4882a593Smuzhiyun		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
295*4882a593Smuzhiyun		clocks = <&mstp2_clks SH73A0_CLK_MSIOF1>;
296*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
297*4882a593Smuzhiyun		#address-cells = <1>;
298*4882a593Smuzhiyun		#size-cells = <0>;
299*4882a593Smuzhiyun		status = "disabled";
300*4882a593Smuzhiyun	};
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun	msiof2: spi@e6e00000 {
303*4882a593Smuzhiyun		compatible = "renesas,msiof-sh73a0", "renesas,sh-mobile-msiof";
304*4882a593Smuzhiyun		reg = <0xe6e00000 0x0064>;
305*4882a593Smuzhiyun		interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
306*4882a593Smuzhiyun		clocks = <&mstp2_clks SH73A0_CLK_MSIOF2>;
307*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
308*4882a593Smuzhiyun		#address-cells = <1>;
309*4882a593Smuzhiyun		#size-cells = <0>;
310*4882a593Smuzhiyun		status = "disabled";
311*4882a593Smuzhiyun	};
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun	msiof3: spi@e6c90000 {
314*4882a593Smuzhiyun		compatible = "renesas,msiof-sh73a0", "renesas,sh-mobile-msiof";
315*4882a593Smuzhiyun		reg = <0xe6c90000 0x0064>;
316*4882a593Smuzhiyun		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
317*4882a593Smuzhiyun		clocks = <&mstp2_clks SH73A0_CLK_MSIOF3>;
318*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
319*4882a593Smuzhiyun		#address-cells = <1>;
320*4882a593Smuzhiyun		#size-cells = <0>;
321*4882a593Smuzhiyun		status = "disabled";
322*4882a593Smuzhiyun	};
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun	sdhi0: mmc@ee100000 {
325*4882a593Smuzhiyun		compatible = "renesas,sdhi-sh73a0";
326*4882a593Smuzhiyun		reg = <0xee100000 0x100>;
327*4882a593Smuzhiyun		interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
328*4882a593Smuzhiyun			     <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
329*4882a593Smuzhiyun			     <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
330*4882a593Smuzhiyun		clocks = <&mstp3_clks SH73A0_CLK_SDHI0>;
331*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
332*4882a593Smuzhiyun		cap-sd-highspeed;
333*4882a593Smuzhiyun		status = "disabled";
334*4882a593Smuzhiyun	};
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun	/* SDHI1 and SDHI2 have no CD pins, no need for CD IRQ */
337*4882a593Smuzhiyun	sdhi1: mmc@ee120000 {
338*4882a593Smuzhiyun		compatible = "renesas,sdhi-sh73a0";
339*4882a593Smuzhiyun		reg = <0xee120000 0x100>;
340*4882a593Smuzhiyun		interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
341*4882a593Smuzhiyun			     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
342*4882a593Smuzhiyun		clocks = <&mstp3_clks SH73A0_CLK_SDHI1>;
343*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
344*4882a593Smuzhiyun		disable-wp;
345*4882a593Smuzhiyun		cap-sd-highspeed;
346*4882a593Smuzhiyun		status = "disabled";
347*4882a593Smuzhiyun	};
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun	sdhi2: mmc@ee140000 {
350*4882a593Smuzhiyun		compatible = "renesas,sdhi-sh73a0";
351*4882a593Smuzhiyun		reg = <0xee140000 0x100>;
352*4882a593Smuzhiyun		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
353*4882a593Smuzhiyun			     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
354*4882a593Smuzhiyun		clocks = <&mstp3_clks SH73A0_CLK_SDHI2>;
355*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
356*4882a593Smuzhiyun		disable-wp;
357*4882a593Smuzhiyun		cap-sd-highspeed;
358*4882a593Smuzhiyun		status = "disabled";
359*4882a593Smuzhiyun	};
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun	scifa0: serial@e6c40000 {
362*4882a593Smuzhiyun		compatible = "renesas,scifa-sh73a0", "renesas,scifa";
363*4882a593Smuzhiyun		reg = <0xe6c40000 0x100>;
364*4882a593Smuzhiyun		interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
365*4882a593Smuzhiyun		clocks = <&mstp2_clks SH73A0_CLK_SCIFA0>;
366*4882a593Smuzhiyun		clock-names = "fck";
367*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
368*4882a593Smuzhiyun		status = "disabled";
369*4882a593Smuzhiyun	};
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun	scifa1: serial@e6c50000 {
372*4882a593Smuzhiyun		compatible = "renesas,scifa-sh73a0", "renesas,scifa";
373*4882a593Smuzhiyun		reg = <0xe6c50000 0x100>;
374*4882a593Smuzhiyun		interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
375*4882a593Smuzhiyun		clocks = <&mstp2_clks SH73A0_CLK_SCIFA1>;
376*4882a593Smuzhiyun		clock-names = "fck";
377*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
378*4882a593Smuzhiyun		status = "disabled";
379*4882a593Smuzhiyun	};
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun	scifa2: serial@e6c60000 {
382*4882a593Smuzhiyun		compatible = "renesas,scifa-sh73a0", "renesas,scifa";
383*4882a593Smuzhiyun		reg = <0xe6c60000 0x100>;
384*4882a593Smuzhiyun		interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
385*4882a593Smuzhiyun		clocks = <&mstp2_clks SH73A0_CLK_SCIFA2>;
386*4882a593Smuzhiyun		clock-names = "fck";
387*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
388*4882a593Smuzhiyun		status = "disabled";
389*4882a593Smuzhiyun	};
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun	scifa3: serial@e6c70000 {
392*4882a593Smuzhiyun		compatible = "renesas,scifa-sh73a0", "renesas,scifa";
393*4882a593Smuzhiyun		reg = <0xe6c70000 0x100>;
394*4882a593Smuzhiyun		interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
395*4882a593Smuzhiyun		clocks = <&mstp2_clks SH73A0_CLK_SCIFA3>;
396*4882a593Smuzhiyun		clock-names = "fck";
397*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
398*4882a593Smuzhiyun		status = "disabled";
399*4882a593Smuzhiyun	};
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun	scifa4: serial@e6c80000 {
402*4882a593Smuzhiyun		compatible = "renesas,scifa-sh73a0", "renesas,scifa";
403*4882a593Smuzhiyun		reg = <0xe6c80000 0x100>;
404*4882a593Smuzhiyun		interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
405*4882a593Smuzhiyun		clocks = <&mstp2_clks SH73A0_CLK_SCIFA4>;
406*4882a593Smuzhiyun		clock-names = "fck";
407*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
408*4882a593Smuzhiyun		status = "disabled";
409*4882a593Smuzhiyun	};
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun	scifa5: serial@e6cb0000 {
412*4882a593Smuzhiyun		compatible = "renesas,scifa-sh73a0", "renesas,scifa";
413*4882a593Smuzhiyun		reg = <0xe6cb0000 0x100>;
414*4882a593Smuzhiyun		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
415*4882a593Smuzhiyun		clocks = <&mstp2_clks SH73A0_CLK_SCIFA5>;
416*4882a593Smuzhiyun		clock-names = "fck";
417*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
418*4882a593Smuzhiyun		status = "disabled";
419*4882a593Smuzhiyun	};
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun	scifa6: serial@e6cc0000 {
422*4882a593Smuzhiyun		compatible = "renesas,scifa-sh73a0", "renesas,scifa";
423*4882a593Smuzhiyun		reg = <0xe6cc0000 0x100>;
424*4882a593Smuzhiyun		interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
425*4882a593Smuzhiyun		clocks = <&mstp3_clks SH73A0_CLK_SCIFA6>;
426*4882a593Smuzhiyun		clock-names = "fck";
427*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
428*4882a593Smuzhiyun		status = "disabled";
429*4882a593Smuzhiyun	};
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun	scifa7: serial@e6cd0000 {
432*4882a593Smuzhiyun		compatible = "renesas,scifa-sh73a0", "renesas,scifa";
433*4882a593Smuzhiyun		reg = <0xe6cd0000 0x100>;
434*4882a593Smuzhiyun		interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
435*4882a593Smuzhiyun		clocks = <&mstp2_clks SH73A0_CLK_SCIFA7>;
436*4882a593Smuzhiyun		clock-names = "fck";
437*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
438*4882a593Smuzhiyun		status = "disabled";
439*4882a593Smuzhiyun	};
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun	scifb: serial@e6c30000 {
442*4882a593Smuzhiyun		compatible = "renesas,scifb-sh73a0", "renesas,scifb";
443*4882a593Smuzhiyun		reg = <0xe6c30000 0x100>;
444*4882a593Smuzhiyun		interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
445*4882a593Smuzhiyun		clocks = <&mstp2_clks SH73A0_CLK_SCIFB>;
446*4882a593Smuzhiyun		clock-names = "fck";
447*4882a593Smuzhiyun		power-domains = <&pd_a3sp>;
448*4882a593Smuzhiyun		status = "disabled";
449*4882a593Smuzhiyun	};
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun	pfc: pinctrl@e6050000 {
452*4882a593Smuzhiyun		compatible = "renesas,pfc-sh73a0";
453*4882a593Smuzhiyun		reg = <0xe6050000 0x8000>,
454*4882a593Smuzhiyun		      <0xe605801c 0x1c>;
455*4882a593Smuzhiyun		gpio-controller;
456*4882a593Smuzhiyun		#gpio-cells = <2>;
457*4882a593Smuzhiyun		gpio-ranges =
458*4882a593Smuzhiyun			<&pfc 0 0 119>, <&pfc 128 128 37>, <&pfc 192 192 91>,
459*4882a593Smuzhiyun			<&pfc 288 288 22>;
460*4882a593Smuzhiyun		interrupts-extended =
461*4882a593Smuzhiyun			<&irqpin0 0 0>, <&irqpin0 1 0>, <&irqpin0 2 0>, <&irqpin0 3 0>,
462*4882a593Smuzhiyun			<&irqpin0 4 0>, <&irqpin0 5 0>, <&irqpin0 6 0>, <&irqpin0 7 0>,
463*4882a593Smuzhiyun			<&irqpin1 0 0>, <&irqpin1 1 0>, <&irqpin1 2 0>, <&irqpin1 3 0>,
464*4882a593Smuzhiyun			<&irqpin1 4 0>, <&irqpin1 5 0>, <&irqpin1 6 0>, <&irqpin1 7 0>,
465*4882a593Smuzhiyun			<&irqpin2 0 0>, <&irqpin2 1 0>, <&irqpin2 2 0>, <&irqpin2 3 0>,
466*4882a593Smuzhiyun			<&irqpin2 4 0>, <&irqpin2 5 0>, <&irqpin2 6 0>, <&irqpin2 7 0>,
467*4882a593Smuzhiyun			<&irqpin3 0 0>, <&irqpin3 1 0>, <&irqpin3 2 0>, <&irqpin3 3 0>,
468*4882a593Smuzhiyun			<&irqpin3 4 0>, <&irqpin3 5 0>, <&irqpin3 6 0>, <&irqpin3 7 0>;
469*4882a593Smuzhiyun		power-domains = <&pd_c5>;
470*4882a593Smuzhiyun	};
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun	sysc: system-controller@e6180000 {
473*4882a593Smuzhiyun		compatible = "renesas,sysc-sh73a0", "renesas,sysc-rmobile";
474*4882a593Smuzhiyun		reg = <0xe6180000 0x8000>, <0xe6188000 0x8000>;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun		pm-domains {
477*4882a593Smuzhiyun			pd_c5: c5 {
478*4882a593Smuzhiyun				#address-cells = <1>;
479*4882a593Smuzhiyun				#size-cells = <0>;
480*4882a593Smuzhiyun				#power-domain-cells = <0>;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun				pd_c4: c4@0 {
483*4882a593Smuzhiyun					reg = <0>;
484*4882a593Smuzhiyun					#power-domain-cells = <0>;
485*4882a593Smuzhiyun				};
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun				pd_d4: d4@1 {
488*4882a593Smuzhiyun					reg = <1>;
489*4882a593Smuzhiyun					#power-domain-cells = <0>;
490*4882a593Smuzhiyun				};
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun				pd_a4bc0: a4bc0@4 {
493*4882a593Smuzhiyun					reg = <4>;
494*4882a593Smuzhiyun					#power-domain-cells = <0>;
495*4882a593Smuzhiyun				};
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun				pd_a4bc1: a4bc1@5 {
498*4882a593Smuzhiyun					reg = <5>;
499*4882a593Smuzhiyun					#power-domain-cells = <0>;
500*4882a593Smuzhiyun				};
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun				pd_a4lc0: a4lc0@6 {
503*4882a593Smuzhiyun					reg = <6>;
504*4882a593Smuzhiyun					#power-domain-cells = <0>;
505*4882a593Smuzhiyun				};
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun				pd_a4lc1: a4lc1@7 {
508*4882a593Smuzhiyun					reg = <7>;
509*4882a593Smuzhiyun					#power-domain-cells = <0>;
510*4882a593Smuzhiyun				};
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun				pd_a4mp: a4mp@8 {
513*4882a593Smuzhiyun					reg = <8>;
514*4882a593Smuzhiyun					#address-cells = <1>;
515*4882a593Smuzhiyun					#size-cells = <0>;
516*4882a593Smuzhiyun					#power-domain-cells = <0>;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun					pd_a3mp: a3mp@9 {
519*4882a593Smuzhiyun						reg = <9>;
520*4882a593Smuzhiyun						#power-domain-cells = <0>;
521*4882a593Smuzhiyun					};
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun					pd_a3vc: a3vc@10 {
524*4882a593Smuzhiyun						reg = <10>;
525*4882a593Smuzhiyun						#power-domain-cells = <0>;
526*4882a593Smuzhiyun					};
527*4882a593Smuzhiyun				};
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun				pd_a4rm: a4rm@12 {
530*4882a593Smuzhiyun					reg = <12>;
531*4882a593Smuzhiyun					#address-cells = <1>;
532*4882a593Smuzhiyun					#size-cells = <0>;
533*4882a593Smuzhiyun					#power-domain-cells = <0>;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun					pd_a3r: a3r@13 {
536*4882a593Smuzhiyun						reg = <13>;
537*4882a593Smuzhiyun						#address-cells = <1>;
538*4882a593Smuzhiyun						#size-cells = <0>;
539*4882a593Smuzhiyun						#power-domain-cells = <0>;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun						pd_a2rv: a2rv@14 {
542*4882a593Smuzhiyun							reg = <14>;
543*4882a593Smuzhiyun							#address-cells = <1>;
544*4882a593Smuzhiyun							#size-cells = <0>;
545*4882a593Smuzhiyun							#power-domain-cells = <0>;
546*4882a593Smuzhiyun						};
547*4882a593Smuzhiyun					};
548*4882a593Smuzhiyun				};
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun				pd_a4s: a4s@16 {
551*4882a593Smuzhiyun					reg = <16>;
552*4882a593Smuzhiyun					#address-cells = <1>;
553*4882a593Smuzhiyun					#size-cells = <0>;
554*4882a593Smuzhiyun					#power-domain-cells = <0>;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun					pd_a3sp: a3sp@17 {
557*4882a593Smuzhiyun						reg = <17>;
558*4882a593Smuzhiyun						#power-domain-cells = <0>;
559*4882a593Smuzhiyun					};
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun					pd_a3sg: a3sg@18 {
562*4882a593Smuzhiyun						reg = <18>;
563*4882a593Smuzhiyun						#power-domain-cells = <0>;
564*4882a593Smuzhiyun					};
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun					pd_a3sm: a3sm@19 {
567*4882a593Smuzhiyun						reg = <19>;
568*4882a593Smuzhiyun						#address-cells = <1>;
569*4882a593Smuzhiyun						#size-cells = <0>;
570*4882a593Smuzhiyun						#power-domain-cells = <0>;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun						pd_a2sl: a2sl@20 {
573*4882a593Smuzhiyun							reg = <20>;
574*4882a593Smuzhiyun							#power-domain-cells = <0>;
575*4882a593Smuzhiyun						};
576*4882a593Smuzhiyun					};
577*4882a593Smuzhiyun				};
578*4882a593Smuzhiyun			};
579*4882a593Smuzhiyun		};
580*4882a593Smuzhiyun	};
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun	sh_fsi2: sound@ec230000 {
583*4882a593Smuzhiyun		#sound-dai-cells = <1>;
584*4882a593Smuzhiyun		compatible = "renesas,fsi2-sh73a0", "renesas,sh_fsi2";
585*4882a593Smuzhiyun		reg = <0xec230000 0x400>;
586*4882a593Smuzhiyun		interrupts = <GIC_SPI 146 0x4>;
587*4882a593Smuzhiyun		clocks = <&mstp3_clks SH73A0_CLK_FSI>;
588*4882a593Smuzhiyun		power-domains = <&pd_a4mp>;
589*4882a593Smuzhiyun		status = "disabled";
590*4882a593Smuzhiyun	};
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun	bsc: bus@fec10000 {
593*4882a593Smuzhiyun		compatible = "renesas,bsc-sh73a0", "renesas,bsc",
594*4882a593Smuzhiyun			     "simple-pm-bus";
595*4882a593Smuzhiyun		#address-cells = <1>;
596*4882a593Smuzhiyun		#size-cells = <1>;
597*4882a593Smuzhiyun		ranges = <0 0 0x20000000>;
598*4882a593Smuzhiyun		reg = <0xfec10000 0x400>;
599*4882a593Smuzhiyun		interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
600*4882a593Smuzhiyun		clocks = <&zb_clk>;
601*4882a593Smuzhiyun		power-domains = <&pd_a4s>;
602*4882a593Smuzhiyun	};
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun	clocks {
605*4882a593Smuzhiyun		#address-cells = <1>;
606*4882a593Smuzhiyun		#size-cells = <1>;
607*4882a593Smuzhiyun		ranges;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun		/* External root clocks */
610*4882a593Smuzhiyun		extalr_clk: extalr {
611*4882a593Smuzhiyun			compatible = "fixed-clock";
612*4882a593Smuzhiyun			#clock-cells = <0>;
613*4882a593Smuzhiyun			clock-frequency = <32768>;
614*4882a593Smuzhiyun		};
615*4882a593Smuzhiyun		extal1_clk: extal1 {
616*4882a593Smuzhiyun			compatible = "fixed-clock";
617*4882a593Smuzhiyun			#clock-cells = <0>;
618*4882a593Smuzhiyun			clock-frequency = <26000000>;
619*4882a593Smuzhiyun		};
620*4882a593Smuzhiyun		extal2_clk: extal2 {
621*4882a593Smuzhiyun			compatible = "fixed-clock";
622*4882a593Smuzhiyun			#clock-cells = <0>;
623*4882a593Smuzhiyun			/* This value must be overridden by the board. */
624*4882a593Smuzhiyun			clock-frequency = <0>;
625*4882a593Smuzhiyun		};
626*4882a593Smuzhiyun		extcki_clk: extcki {
627*4882a593Smuzhiyun			compatible = "fixed-clock";
628*4882a593Smuzhiyun			#clock-cells = <0>;
629*4882a593Smuzhiyun			/* This value can be overridden by the board. */
630*4882a593Smuzhiyun			clock-frequency = <0>;
631*4882a593Smuzhiyun		};
632*4882a593Smuzhiyun		fsiack_clk: fsiack {
633*4882a593Smuzhiyun			compatible = "fixed-clock";
634*4882a593Smuzhiyun			#clock-cells = <0>;
635*4882a593Smuzhiyun			/* This value can be overridden by the board. */
636*4882a593Smuzhiyun			clock-frequency = <0>;
637*4882a593Smuzhiyun		};
638*4882a593Smuzhiyun		fsibck_clk: fsibck {
639*4882a593Smuzhiyun			compatible = "fixed-clock";
640*4882a593Smuzhiyun			#clock-cells = <0>;
641*4882a593Smuzhiyun			/* This value can be overridden by the board. */
642*4882a593Smuzhiyun			clock-frequency = <0>;
643*4882a593Smuzhiyun		};
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun		/* Special CPG clocks */
646*4882a593Smuzhiyun		cpg_clocks: cpg_clocks@e6150000 {
647*4882a593Smuzhiyun			compatible = "renesas,sh73a0-cpg-clocks";
648*4882a593Smuzhiyun			reg = <0xe6150000 0x10000>;
649*4882a593Smuzhiyun			clocks = <&extal1_clk>, <&extal2_clk>;
650*4882a593Smuzhiyun			#clock-cells = <1>;
651*4882a593Smuzhiyun			clock-output-names = "main", "pll0", "pll1", "pll2",
652*4882a593Smuzhiyun					     "pll3", "dsi0phy", "dsi1phy",
653*4882a593Smuzhiyun					     "zg", "m3", "b", "m1", "m2",
654*4882a593Smuzhiyun					     "z", "zx", "hp";
655*4882a593Smuzhiyun		};
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun		/* Variable factor clocks (DIV6) */
658*4882a593Smuzhiyun		vclk1_clk: vclk1@e6150008 {
659*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
660*4882a593Smuzhiyun			reg = <0xe6150008 4>;
661*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
662*4882a593Smuzhiyun				 <&extcki_clk>, <&extal2_clk>, <&main_div2_clk>,
663*4882a593Smuzhiyun				 <&extalr_clk>, <&cpg_clocks SH73A0_CLK_MAIN>,
664*4882a593Smuzhiyun				 <0>;
665*4882a593Smuzhiyun			#clock-cells = <0>;
666*4882a593Smuzhiyun		};
667*4882a593Smuzhiyun		vclk2_clk: vclk2@e615000c {
668*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
669*4882a593Smuzhiyun			reg = <0xe615000c 4>;
670*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
671*4882a593Smuzhiyun				 <&extcki_clk>, <&extal2_clk>, <&main_div2_clk>,
672*4882a593Smuzhiyun				 <&extalr_clk>, <&cpg_clocks SH73A0_CLK_MAIN>,
673*4882a593Smuzhiyun				 <0>;
674*4882a593Smuzhiyun			#clock-cells = <0>;
675*4882a593Smuzhiyun		};
676*4882a593Smuzhiyun		vclk3_clk: vclk3@e615001c {
677*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
678*4882a593Smuzhiyun			reg = <0xe615001c 4>;
679*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
680*4882a593Smuzhiyun				 <&extcki_clk>, <&extal2_clk>, <&main_div2_clk>,
681*4882a593Smuzhiyun				 <&extalr_clk>, <&cpg_clocks SH73A0_CLK_MAIN>,
682*4882a593Smuzhiyun				 <0>;
683*4882a593Smuzhiyun			#clock-cells = <0>;
684*4882a593Smuzhiyun		};
685*4882a593Smuzhiyun		zb_clk: zb_clk@e6150010 {
686*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
687*4882a593Smuzhiyun			reg = <0xe6150010 4>;
688*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <0>,
689*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_PLL2>, <0>;
690*4882a593Smuzhiyun			#clock-cells = <0>;
691*4882a593Smuzhiyun			clock-output-names = "zb";
692*4882a593Smuzhiyun		};
693*4882a593Smuzhiyun		flctl_clk: flctlck@e6150014 {
694*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
695*4882a593Smuzhiyun			reg = <0xe6150014 4>;
696*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <0>,
697*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_PLL2>, <0>;
698*4882a593Smuzhiyun			#clock-cells = <0>;
699*4882a593Smuzhiyun		};
700*4882a593Smuzhiyun		sdhi0_clk: sdhi0ck@e6150074 {
701*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
702*4882a593Smuzhiyun			reg = <0xe6150074 4>;
703*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
704*4882a593Smuzhiyun				 <&pll1_div13_clk>, <0>;
705*4882a593Smuzhiyun			#clock-cells = <0>;
706*4882a593Smuzhiyun		};
707*4882a593Smuzhiyun		sdhi1_clk: sdhi1ck@e6150078 {
708*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
709*4882a593Smuzhiyun			reg = <0xe6150078 4>;
710*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
711*4882a593Smuzhiyun				 <&pll1_div13_clk>, <0>;
712*4882a593Smuzhiyun			#clock-cells = <0>;
713*4882a593Smuzhiyun		};
714*4882a593Smuzhiyun		sdhi2_clk: sdhi2ck@e615007c {
715*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
716*4882a593Smuzhiyun			reg = <0xe615007c 4>;
717*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
718*4882a593Smuzhiyun				 <&pll1_div13_clk>, <0>;
719*4882a593Smuzhiyun			#clock-cells = <0>;
720*4882a593Smuzhiyun		};
721*4882a593Smuzhiyun		fsia_clk: fsia@e6150018 {
722*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
723*4882a593Smuzhiyun			reg = <0xe6150018 4>;
724*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
725*4882a593Smuzhiyun				 <&fsiack_clk>, <&fsiack_clk>;
726*4882a593Smuzhiyun			#clock-cells = <0>;
727*4882a593Smuzhiyun		};
728*4882a593Smuzhiyun		fsib_clk: fsib@e6150090 {
729*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
730*4882a593Smuzhiyun			reg = <0xe6150090 4>;
731*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
732*4882a593Smuzhiyun				 <&fsibck_clk>, <&fsibck_clk>;
733*4882a593Smuzhiyun			#clock-cells = <0>;
734*4882a593Smuzhiyun		};
735*4882a593Smuzhiyun		sub_clk: sub@e6150080 {
736*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
737*4882a593Smuzhiyun			reg = <0xe6150080 4>;
738*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
739*4882a593Smuzhiyun				 <&extal2_clk>, <&extal2_clk>;
740*4882a593Smuzhiyun			#clock-cells = <0>;
741*4882a593Smuzhiyun		};
742*4882a593Smuzhiyun		spua_clk: spua@e6150084 {
743*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
744*4882a593Smuzhiyun			reg = <0xe6150084 4>;
745*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
746*4882a593Smuzhiyun				 <&extal2_clk>, <&extal2_clk>;
747*4882a593Smuzhiyun			#clock-cells = <0>;
748*4882a593Smuzhiyun		};
749*4882a593Smuzhiyun		spuv_clk: spuv@e6150094 {
750*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
751*4882a593Smuzhiyun			reg = <0xe6150094 4>;
752*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
753*4882a593Smuzhiyun				 <&extal2_clk>, <&extal2_clk>;
754*4882a593Smuzhiyun			#clock-cells = <0>;
755*4882a593Smuzhiyun		};
756*4882a593Smuzhiyun		msu_clk: msu@e6150088 {
757*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
758*4882a593Smuzhiyun			reg = <0xe6150088 4>;
759*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <0>,
760*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_PLL2>, <0>;
761*4882a593Smuzhiyun			#clock-cells = <0>;
762*4882a593Smuzhiyun		};
763*4882a593Smuzhiyun		hsi_clk: hsi@e615008c {
764*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
765*4882a593Smuzhiyun			reg = <0xe615008c 4>;
766*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
767*4882a593Smuzhiyun				 <&pll1_div7_clk>, <0>;
768*4882a593Smuzhiyun			#clock-cells = <0>;
769*4882a593Smuzhiyun		};
770*4882a593Smuzhiyun		mfg1_clk: mfg1@e6150098 {
771*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
772*4882a593Smuzhiyun			reg = <0xe6150098 4>;
773*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <0>,
774*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_PLL2>, <0>;
775*4882a593Smuzhiyun			#clock-cells = <0>;
776*4882a593Smuzhiyun		};
777*4882a593Smuzhiyun		mfg2_clk: mfg2@e615009c {
778*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
779*4882a593Smuzhiyun			reg = <0xe615009c 4>;
780*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <0>,
781*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_PLL2>, <0>;
782*4882a593Smuzhiyun			#clock-cells = <0>;
783*4882a593Smuzhiyun		};
784*4882a593Smuzhiyun		dsit_clk: dsit@e6150060 {
785*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
786*4882a593Smuzhiyun			reg = <0xe6150060 4>;
787*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <0>,
788*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_PLL2>, <0>;
789*4882a593Smuzhiyun			#clock-cells = <0>;
790*4882a593Smuzhiyun		};
791*4882a593Smuzhiyun		dsi0p_clk: dsi0pck@e6150064 {
792*4882a593Smuzhiyun			compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
793*4882a593Smuzhiyun			reg = <0xe6150064 4>;
794*4882a593Smuzhiyun			clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
795*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_MAIN>, <&extal2_clk>,
796*4882a593Smuzhiyun				 <&extcki_clk>, <0>, <0>, <0>;
797*4882a593Smuzhiyun			#clock-cells = <0>;
798*4882a593Smuzhiyun		};
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun		/* Fixed factor clocks */
801*4882a593Smuzhiyun		main_div2_clk: main_div2 {
802*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
803*4882a593Smuzhiyun			clocks = <&cpg_clocks SH73A0_CLK_MAIN>;
804*4882a593Smuzhiyun			#clock-cells = <0>;
805*4882a593Smuzhiyun			clock-div = <2>;
806*4882a593Smuzhiyun			clock-mult = <1>;
807*4882a593Smuzhiyun		};
808*4882a593Smuzhiyun		pll1_div2_clk: pll1_div2 {
809*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
810*4882a593Smuzhiyun			clocks = <&cpg_clocks SH73A0_CLK_PLL1>;
811*4882a593Smuzhiyun			#clock-cells = <0>;
812*4882a593Smuzhiyun			clock-div = <2>;
813*4882a593Smuzhiyun			clock-mult = <1>;
814*4882a593Smuzhiyun		};
815*4882a593Smuzhiyun		pll1_div7_clk: pll1_div7 {
816*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
817*4882a593Smuzhiyun			clocks = <&cpg_clocks SH73A0_CLK_PLL1>;
818*4882a593Smuzhiyun			#clock-cells = <0>;
819*4882a593Smuzhiyun			clock-div = <7>;
820*4882a593Smuzhiyun			clock-mult = <1>;
821*4882a593Smuzhiyun		};
822*4882a593Smuzhiyun		pll1_div13_clk: pll1_div13 {
823*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
824*4882a593Smuzhiyun			clocks = <&cpg_clocks SH73A0_CLK_PLL1>;
825*4882a593Smuzhiyun			#clock-cells = <0>;
826*4882a593Smuzhiyun			clock-div = <13>;
827*4882a593Smuzhiyun			clock-mult = <1>;
828*4882a593Smuzhiyun		};
829*4882a593Smuzhiyun		periph_clk: periph {
830*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
831*4882a593Smuzhiyun			clocks = <&cpg_clocks SH73A0_CLK_Z>;
832*4882a593Smuzhiyun			#clock-cells = <0>;
833*4882a593Smuzhiyun			clock-div = <4>;
834*4882a593Smuzhiyun			clock-mult = <1>;
835*4882a593Smuzhiyun		};
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun		/* Gate clocks */
838*4882a593Smuzhiyun		mstp0_clks: mstp0_clks@e6150130 {
839*4882a593Smuzhiyun			compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
840*4882a593Smuzhiyun			reg = <0xe6150130 4>, <0xe6150030 4>;
841*4882a593Smuzhiyun			clocks = <&cpg_clocks SH73A0_CLK_HP>, <&sub_clk>;
842*4882a593Smuzhiyun			#clock-cells = <1>;
843*4882a593Smuzhiyun			clock-indices = <
844*4882a593Smuzhiyun				SH73A0_CLK_IIC2 SH73A0_CLK_MSIOF0
845*4882a593Smuzhiyun			>;
846*4882a593Smuzhiyun			clock-output-names =
847*4882a593Smuzhiyun				"iic2", "msiof0";
848*4882a593Smuzhiyun		};
849*4882a593Smuzhiyun		mstp1_clks: mstp1_clks@e6150134 {
850*4882a593Smuzhiyun			compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
851*4882a593Smuzhiyun			reg = <0xe6150134 4>, <0xe6150038 4>;
852*4882a593Smuzhiyun			clocks = <&cpg_clocks SH73A0_CLK_B>,
853*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_B>,
854*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_B>,
855*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_B>,
856*4882a593Smuzhiyun				 <&sub_clk>, <&cpg_clocks SH73A0_CLK_B>,
857*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_HP>,
858*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_ZG>,
859*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_B>;
860*4882a593Smuzhiyun			#clock-cells = <1>;
861*4882a593Smuzhiyun			clock-indices = <
862*4882a593Smuzhiyun				SH73A0_CLK_CEU1 SH73A0_CLK_CSI2_RX1
863*4882a593Smuzhiyun				SH73A0_CLK_CEU0 SH73A0_CLK_CSI2_RX0
864*4882a593Smuzhiyun				SH73A0_CLK_TMU0	SH73A0_CLK_DSITX0
865*4882a593Smuzhiyun				SH73A0_CLK_IIC0 SH73A0_CLK_SGX
866*4882a593Smuzhiyun				SH73A0_CLK_LCDC0
867*4882a593Smuzhiyun			>;
868*4882a593Smuzhiyun			clock-output-names =
869*4882a593Smuzhiyun				"ceu1", "csi2_rx1", "ceu0", "csi2_rx0",
870*4882a593Smuzhiyun				"tmu0", "dsitx0", "iic0", "sgx", "lcdc0";
871*4882a593Smuzhiyun		};
872*4882a593Smuzhiyun		mstp2_clks: mstp2_clks@e6150138 {
873*4882a593Smuzhiyun			compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
874*4882a593Smuzhiyun			reg = <0xe6150138 4>, <0xe6150040 4>;
875*4882a593Smuzhiyun			clocks = <&sub_clk>, <&cpg_clocks SH73A0_CLK_HP>,
876*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_HP>, <&sub_clk>,
877*4882a593Smuzhiyun				 <&sub_clk>, <&sub_clk>, <&sub_clk>,
878*4882a593Smuzhiyun				 <&sub_clk>, <&sub_clk>, <&sub_clk>,
879*4882a593Smuzhiyun				 <&sub_clk>, <&sub_clk>, <&sub_clk>;
880*4882a593Smuzhiyun			#clock-cells = <1>;
881*4882a593Smuzhiyun			clock-indices = <
882*4882a593Smuzhiyun				SH73A0_CLK_SCIFA7 SH73A0_CLK_SY_DMAC
883*4882a593Smuzhiyun				SH73A0_CLK_MP_DMAC SH73A0_CLK_MSIOF3
884*4882a593Smuzhiyun				SH73A0_CLK_MSIOF1 SH73A0_CLK_SCIFA5
885*4882a593Smuzhiyun				SH73A0_CLK_SCIFB SH73A0_CLK_MSIOF2
886*4882a593Smuzhiyun				SH73A0_CLK_SCIFA0 SH73A0_CLK_SCIFA1
887*4882a593Smuzhiyun				SH73A0_CLK_SCIFA2 SH73A0_CLK_SCIFA3
888*4882a593Smuzhiyun				SH73A0_CLK_SCIFA4
889*4882a593Smuzhiyun			>;
890*4882a593Smuzhiyun			clock-output-names =
891*4882a593Smuzhiyun				"scifa7", "sy_dmac", "mp_dmac", "msiof3",
892*4882a593Smuzhiyun				"msiof1", "scifa5", "scifb", "msiof2",
893*4882a593Smuzhiyun				"scifa0", "scifa1", "scifa2", "scifa3",
894*4882a593Smuzhiyun				"scifa4";
895*4882a593Smuzhiyun		};
896*4882a593Smuzhiyun		mstp3_clks: mstp3_clks@e615013c {
897*4882a593Smuzhiyun			compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
898*4882a593Smuzhiyun			reg = <0xe615013c 4>, <0xe6150048 4>;
899*4882a593Smuzhiyun			clocks = <&sub_clk>, <&extalr_clk>,
900*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_HP>, <&sub_clk>,
901*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_HP>,
902*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_HP>, <&flctl_clk>,
903*4882a593Smuzhiyun				 <&sdhi0_clk>, <&sdhi1_clk>,
904*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_HP>, <&sdhi2_clk>,
905*4882a593Smuzhiyun				 <&main_div2_clk>, <&main_div2_clk>,
906*4882a593Smuzhiyun				 <&main_div2_clk>, <&main_div2_clk>,
907*4882a593Smuzhiyun				 <&main_div2_clk>;
908*4882a593Smuzhiyun			#clock-cells = <1>;
909*4882a593Smuzhiyun			clock-indices = <
910*4882a593Smuzhiyun				SH73A0_CLK_SCIFA6 SH73A0_CLK_CMT1
911*4882a593Smuzhiyun				SH73A0_CLK_FSI SH73A0_CLK_IRDA
912*4882a593Smuzhiyun				SH73A0_CLK_IIC1 SH73A0_CLK_USB SH73A0_CLK_FLCTL
913*4882a593Smuzhiyun				SH73A0_CLK_SDHI0 SH73A0_CLK_SDHI1
914*4882a593Smuzhiyun				SH73A0_CLK_MMCIF0 SH73A0_CLK_SDHI2
915*4882a593Smuzhiyun				SH73A0_CLK_TPU0 SH73A0_CLK_TPU1
916*4882a593Smuzhiyun				SH73A0_CLK_TPU2 SH73A0_CLK_TPU3
917*4882a593Smuzhiyun				SH73A0_CLK_TPU4
918*4882a593Smuzhiyun			>;
919*4882a593Smuzhiyun			clock-output-names =
920*4882a593Smuzhiyun				"scifa6", "cmt1", "fsi", "irda", "iic1",
921*4882a593Smuzhiyun				"usb", "flctl", "sdhi0", "sdhi1", "mmcif0", "sdhi2",
922*4882a593Smuzhiyun				"tpu0", "tpu1", "tpu2", "tpu3", "tpu4";
923*4882a593Smuzhiyun		};
924*4882a593Smuzhiyun		mstp4_clks: mstp4_clks@e6150140 {
925*4882a593Smuzhiyun			compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
926*4882a593Smuzhiyun			reg = <0xe6150140 4>, <0xe615004c 4>;
927*4882a593Smuzhiyun			clocks = <&cpg_clocks SH73A0_CLK_HP>,
928*4882a593Smuzhiyun				 <&cpg_clocks SH73A0_CLK_HP>, <&extalr_clk>;
929*4882a593Smuzhiyun			#clock-cells = <1>;
930*4882a593Smuzhiyun			clock-indices = <
931*4882a593Smuzhiyun				SH73A0_CLK_IIC3 SH73A0_CLK_IIC4
932*4882a593Smuzhiyun				SH73A0_CLK_KEYSC
933*4882a593Smuzhiyun			>;
934*4882a593Smuzhiyun			clock-output-names =
935*4882a593Smuzhiyun				"iic3", "iic4", "keysc";
936*4882a593Smuzhiyun		};
937*4882a593Smuzhiyun		mstp5_clks: mstp5_clks@e6150144 {
938*4882a593Smuzhiyun			compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
939*4882a593Smuzhiyun			reg = <0xe6150144 4>, <0xe615003c 4>;
940*4882a593Smuzhiyun			clocks = <&cpg_clocks SH73A0_CLK_HP>;
941*4882a593Smuzhiyun			#clock-cells = <1>;
942*4882a593Smuzhiyun			clock-indices = <
943*4882a593Smuzhiyun				SH73A0_CLK_INTCA0
944*4882a593Smuzhiyun			>;
945*4882a593Smuzhiyun			clock-output-names =
946*4882a593Smuzhiyun				"intca0";
947*4882a593Smuzhiyun		};
948*4882a593Smuzhiyun	};
949*4882a593Smuzhiyun};
950