1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2019 Fuzhou Rockchip Electronics Co., Ltd. 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include <dt-bindings/clock/rv1126-cru.h> 7*4882a593Smuzhiyun#include <dt-bindings/power/rv1126-power.h> 8*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 11*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h> 12*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip,boot-mode.h> 13*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip-system-status.h> 14*4882a593Smuzhiyun#include <dt-bindings/suspend/rockchip-rv1126.h> 15*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 16*4882a593Smuzhiyun#include "rv1126-dram-default-timing.dtsi" 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun/ { 19*4882a593Smuzhiyun #address-cells = <1>; 20*4882a593Smuzhiyun #size-cells = <1>; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun compatible = "rockchip,rv1126"; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun interrupt-parent = <&gic>; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun aliases { 27*4882a593Smuzhiyun i2c0 = &i2c0; 28*4882a593Smuzhiyun i2c1 = &i2c1; 29*4882a593Smuzhiyun i2c2 = &i2c2; 30*4882a593Smuzhiyun i2c3 = &i2c3; 31*4882a593Smuzhiyun i2c4 = &i2c4; 32*4882a593Smuzhiyun i2c5 = &i2c5; 33*4882a593Smuzhiyun mmc0 = &emmc; 34*4882a593Smuzhiyun mmc1 = &sdmmc; 35*4882a593Smuzhiyun mmc2 = &sdio; 36*4882a593Smuzhiyun serial0 = &uart0; 37*4882a593Smuzhiyun serial1 = &uart1; 38*4882a593Smuzhiyun serial2 = &uart2; 39*4882a593Smuzhiyun serial3 = &uart3; 40*4882a593Smuzhiyun serial4 = &uart4; 41*4882a593Smuzhiyun serial5 = &uart5; 42*4882a593Smuzhiyun spi0 = &spi0; 43*4882a593Smuzhiyun spi1 = &spi1; 44*4882a593Smuzhiyun dphy0 = &csi_dphy0; 45*4882a593Smuzhiyun dphy1 = &csi_dphy1; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun cpus { 49*4882a593Smuzhiyun #address-cells = <1>; 50*4882a593Smuzhiyun #size-cells = <0>; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun cpu0: cpu@f00 { 53*4882a593Smuzhiyun device_type = "cpu"; 54*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 55*4882a593Smuzhiyun reg = <0xf00>; 56*4882a593Smuzhiyun enable-method = "psci"; 57*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 58*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 59*4882a593Smuzhiyun dynamic-power-coefficient = <60>; 60*4882a593Smuzhiyun #cooling-cells = <2>; 61*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP>; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun cpu1: cpu@f01 { 65*4882a593Smuzhiyun device_type = "cpu"; 66*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 67*4882a593Smuzhiyun reg = <0xf01>; 68*4882a593Smuzhiyun enable-method = "psci"; 69*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 70*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 71*4882a593Smuzhiyun dynamic-power-coefficient = <60>; 72*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP>; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun cpu2: cpu@f02 { 76*4882a593Smuzhiyun device_type = "cpu"; 77*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 78*4882a593Smuzhiyun reg = <0xf02>; 79*4882a593Smuzhiyun enable-method = "psci"; 80*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 81*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 82*4882a593Smuzhiyun dynamic-power-coefficient = <60>; 83*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP>; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun cpu3: cpu@f03 { 87*4882a593Smuzhiyun device_type = "cpu"; 88*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 89*4882a593Smuzhiyun reg = <0xf03>; 90*4882a593Smuzhiyun enable-method = "psci"; 91*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 92*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 93*4882a593Smuzhiyun dynamic-power-coefficient = <60>; 94*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP>; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun idle-states { 98*4882a593Smuzhiyun entry-method = "psci"; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun CPU_SLEEP: cpu-sleep { 101*4882a593Smuzhiyun compatible = "arm,idle-state"; 102*4882a593Smuzhiyun local-timer-stop; 103*4882a593Smuzhiyun arm,psci-suspend-param = <0x0010000>; 104*4882a593Smuzhiyun entry-latency-us = <120>; 105*4882a593Smuzhiyun exit-latency-us = <250>; 106*4882a593Smuzhiyun min-residency-us = <900>; 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun cpu0_opp_table: cpu0-opp-table { 113*4882a593Smuzhiyun compatible = "operating-points-v2"; 114*4882a593Smuzhiyun opp-shared; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun nvmem-cells = <&cpu_leakage>, <&cpu_performance>; 117*4882a593Smuzhiyun nvmem-cell-names = "leakage", "performance"; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun rockchip,reboot-freq = <816000>; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun rockchip,temp-freq-table = < 122*4882a593Smuzhiyun 100000 1296000 123*4882a593Smuzhiyun >; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun clocks = <&cru PLL_APLL>; 126*4882a593Smuzhiyun rockchip,bin-scaling-sel = < 127*4882a593Smuzhiyun 0 5 128*4882a593Smuzhiyun 1 9 129*4882a593Smuzhiyun >; 130*4882a593Smuzhiyun rockchip,bin-voltage-sel = < 131*4882a593Smuzhiyun 1 0 132*4882a593Smuzhiyun >; 133*4882a593Smuzhiyun rockchip,pvtm-voltage-sel = < 134*4882a593Smuzhiyun 0 100500 1 135*4882a593Smuzhiyun 100501 104500 2 136*4882a593Smuzhiyun 104501 109500 3 137*4882a593Smuzhiyun 109501 999999 4 138*4882a593Smuzhiyun >; 139*4882a593Smuzhiyun rockchip,pvtm-freq = <408000>; 140*4882a593Smuzhiyun rockchip,pvtm-volt = <800000>; 141*4882a593Smuzhiyun rockchip,pvtm-ch = <0 0>; 142*4882a593Smuzhiyun rockchip,pvtm-sample-time = <1000>; 143*4882a593Smuzhiyun rockchip,pvtm-number = <10>; 144*4882a593Smuzhiyun rockchip,pvtm-error = <1000>; 145*4882a593Smuzhiyun rockchip,pvtm-ref-temp = <37>; 146*4882a593Smuzhiyun rockchip,pvtm-temp-prop = <(-40) 13>; 147*4882a593Smuzhiyun rockchip,pvtm-thermal-zone = "cpu-thermal"; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun opp-408000000 { 150*4882a593Smuzhiyun opp-hz = /bits/ 64 <408000000>; 151*4882a593Smuzhiyun opp-microvolt = <725000 725000 1000000>; 152*4882a593Smuzhiyun opp-microvolt-L0 = <725000 725000 1000000>; 153*4882a593Smuzhiyun clock-latency-ns = <40000>; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun opp-600000000 { 156*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 157*4882a593Smuzhiyun opp-microvolt = <725000 725000 1000000>; 158*4882a593Smuzhiyun opp-microvolt-L0 = <725000 725000 1000000>; 159*4882a593Smuzhiyun clock-latency-ns = <40000>; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun opp-816000000 { 162*4882a593Smuzhiyun opp-hz = /bits/ 64 <816000000>; 163*4882a593Smuzhiyun opp-microvolt = <725000 725000 1000000>; 164*4882a593Smuzhiyun opp-microvolt-L0 = <750000 750000 1000000>; 165*4882a593Smuzhiyun clock-latency-ns = <40000>; 166*4882a593Smuzhiyun opp-suspend; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun opp-1008000000 { 169*4882a593Smuzhiyun opp-hz = /bits/ 64 <1008000000>; 170*4882a593Smuzhiyun opp-microvolt = <775000 775000 1000000>; 171*4882a593Smuzhiyun opp-microvolt-L0 = <800000 800000 1000000>; 172*4882a593Smuzhiyun opp-microvolt-L1 = <775000 775000 1000000>; 173*4882a593Smuzhiyun opp-microvolt-L2 = <775000 775000 1000000>; 174*4882a593Smuzhiyun opp-microvolt-L3 = <750000 750000 1000000>; 175*4882a593Smuzhiyun opp-microvolt-L4 = <725000 725000 1000000>; 176*4882a593Smuzhiyun clock-latency-ns = <40000>; 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun opp-1200000000 { 179*4882a593Smuzhiyun opp-hz = /bits/ 64 <1200000000>; 180*4882a593Smuzhiyun opp-microvolt = <850000 850000 1000000>; 181*4882a593Smuzhiyun opp-microvolt-L0 = <875000 875000 1000000>; 182*4882a593Smuzhiyun opp-microvolt-L1 = <850000 850000 1000000>; 183*4882a593Smuzhiyun opp-microvolt-L2 = <850000 850000 1000000>; 184*4882a593Smuzhiyun opp-microvolt-L3 = <825000 825000 1000000>; 185*4882a593Smuzhiyun opp-microvolt-L4 = <800000 800000 1000000>; 186*4882a593Smuzhiyun clock-latency-ns = <40000>; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun opp-1296000000 { 189*4882a593Smuzhiyun opp-hz = /bits/ 64 <1296000000>; 190*4882a593Smuzhiyun opp-microvolt = <875000 875000 1000000>; 191*4882a593Smuzhiyun opp-microvolt-L0 = <925000 925000 1000000>; 192*4882a593Smuzhiyun opp-microvolt-L1 = <875000 875000 1000000>; 193*4882a593Smuzhiyun opp-microvolt-L2 = <875000 875000 1000000>; 194*4882a593Smuzhiyun opp-microvolt-L3 = <850000 850000 1000000>; 195*4882a593Smuzhiyun opp-microvolt-L4 = <825000 825000 1000000>; 196*4882a593Smuzhiyun clock-latency-ns = <40000>; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun opp-1416000000 { 199*4882a593Smuzhiyun opp-hz = /bits/ 64 <1416000000>; 200*4882a593Smuzhiyun opp-microvolt = <925000 925000 1000000>; 201*4882a593Smuzhiyun opp-microvolt-L0 = <975000 975000 1000000>; 202*4882a593Smuzhiyun opp-microvolt-L1 = <925000 925000 1000000>; 203*4882a593Smuzhiyun opp-microvolt-L2 = <925000 925000 1000000>; 204*4882a593Smuzhiyun opp-microvolt-L3 = <900000 900000 1000000>; 205*4882a593Smuzhiyun opp-microvolt-L4 = <875000 875000 1000000>; 206*4882a593Smuzhiyun clock-latency-ns = <40000>; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun opp-1512000000 { 209*4882a593Smuzhiyun opp-hz = /bits/ 64 <1512000000>; 210*4882a593Smuzhiyun opp-microvolt = <975000 975000 1000000>; 211*4882a593Smuzhiyun opp-microvolt-L1 = <975000 975000 1000000>; 212*4882a593Smuzhiyun opp-microvolt-L2 = <950000 950000 1000000>; 213*4882a593Smuzhiyun opp-microvolt-L3 = <925000 925000 1000000>; 214*4882a593Smuzhiyun opp-microvolt-L4 = <900000 900000 1000000>; 215*4882a593Smuzhiyun clock-latency-ns = <40000>; 216*4882a593Smuzhiyun }; 217*4882a593Smuzhiyun }; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun cpuinfo { 220*4882a593Smuzhiyun compatible = "rockchip,cpuinfo"; 221*4882a593Smuzhiyun nvmem-cells = <&otp_id>, <&otp_cpu_code>; 222*4882a593Smuzhiyun nvmem-cell-names = "id", "cpu-code"; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun arm-pmu { 226*4882a593Smuzhiyun compatible = "arm,cortex-a7-pmu"; 227*4882a593Smuzhiyun interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 228*4882a593Smuzhiyun <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 229*4882a593Smuzhiyun <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 230*4882a593Smuzhiyun <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>; 231*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun bus_soc: bus-soc { 235*4882a593Smuzhiyun compatible = "rockchip,rv1126-bus"; 236*4882a593Smuzhiyun rockchip,busfreq-policy = "smc"; 237*4882a593Smuzhiyun soc-bus0 { 238*4882a593Smuzhiyun bus-id = <0>; 239*4882a593Smuzhiyun cfg-val = <0x00300020>; 240*4882a593Smuzhiyun enable-msk = <0x7144>; 241*4882a593Smuzhiyun status = "okay"; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun soc-bus1 { 244*4882a593Smuzhiyun bus-id = <1>; 245*4882a593Smuzhiyun cfg-val = <0x00300020>; 246*4882a593Smuzhiyun enable-msk = <0x70ff>; 247*4882a593Smuzhiyun status = "disabled"; 248*4882a593Smuzhiyun }; 249*4882a593Smuzhiyun soc-bus2 { 250*4882a593Smuzhiyun bus-id = <2>; 251*4882a593Smuzhiyun cfg-val = <0x00300020>; 252*4882a593Smuzhiyun enable-msk = <0x70ff>; 253*4882a593Smuzhiyun status = "disabled"; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun soc-bus3 { 256*4882a593Smuzhiyun bus-id = <3>; 257*4882a593Smuzhiyun cfg-val = <0x00300020>; 258*4882a593Smuzhiyun enable-msk = <0x70ff>; 259*4882a593Smuzhiyun status = "disabled"; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun soc-bus4 { 262*4882a593Smuzhiyun bus-id = <4>; 263*4882a593Smuzhiyun cfg-val = <0x00300020>; 264*4882a593Smuzhiyun enable-msk = <0x7011>; 265*4882a593Smuzhiyun status = "disabled"; 266*4882a593Smuzhiyun }; 267*4882a593Smuzhiyun soc-bus5 { 268*4882a593Smuzhiyun bus-id = <5>; 269*4882a593Smuzhiyun cfg-val = <0x00300020>; 270*4882a593Smuzhiyun enable-msk = <0x7011>; 271*4882a593Smuzhiyun status = "disabled"; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun soc-bus6 { 274*4882a593Smuzhiyun bus-id = <6>; 275*4882a593Smuzhiyun cfg-val = <0x00300020>; 276*4882a593Smuzhiyun enable-msk = <0x7011>; 277*4882a593Smuzhiyun status = "disabled"; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun soc-bus7 { 280*4882a593Smuzhiyun bus-id = <7>; 281*4882a593Smuzhiyun cfg-val = <0x00300020>; 282*4882a593Smuzhiyun enable-msk = <0x0>; 283*4882a593Smuzhiyun status = "disabled"; 284*4882a593Smuzhiyun }; 285*4882a593Smuzhiyun soc-bus8 { 286*4882a593Smuzhiyun bus-id = <8>; 287*4882a593Smuzhiyun cfg-val = <0x00300020>; 288*4882a593Smuzhiyun enable-msk = <0x0>; 289*4882a593Smuzhiyun status = "disabled"; 290*4882a593Smuzhiyun }; 291*4882a593Smuzhiyun soc-bus9 { 292*4882a593Smuzhiyun bus-id = <9>; 293*4882a593Smuzhiyun cfg-val = <0x00300020>; 294*4882a593Smuzhiyun enable-msk = <0x0>; 295*4882a593Smuzhiyun status = "disabled"; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun soc-bus10 { 298*4882a593Smuzhiyun bus-id = <10>; 299*4882a593Smuzhiyun cfg-val = <0x00300020>; 300*4882a593Smuzhiyun enable-msk = <0x0>; 301*4882a593Smuzhiyun status = "disabled"; 302*4882a593Smuzhiyun }; 303*4882a593Smuzhiyun soc-bus11 { 304*4882a593Smuzhiyun bus-id = <11>; 305*4882a593Smuzhiyun cfg-val = <0x00300020>; 306*4882a593Smuzhiyun enable-msk = <0x7000>; 307*4882a593Smuzhiyun status = "disabled"; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun }; 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun display_subsystem: display-subsystem { 312*4882a593Smuzhiyun compatible = "rockchip,display-subsystem"; 313*4882a593Smuzhiyun ports = <&vop_out>; 314*4882a593Smuzhiyun status = "disabled"; 315*4882a593Smuzhiyun logo-memory-region = <&drm_logo>; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun route { 318*4882a593Smuzhiyun route_dsi: route-dsi { 319*4882a593Smuzhiyun status = "disabled"; 320*4882a593Smuzhiyun logo,uboot = "logo.bmp"; 321*4882a593Smuzhiyun logo,kernel = "logo_kernel.bmp"; 322*4882a593Smuzhiyun logo,mode = "center"; 323*4882a593Smuzhiyun charge_logo,mode = "center"; 324*4882a593Smuzhiyun connect = <&vop_out_dsi>; 325*4882a593Smuzhiyun }; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun route_rgb: route-rgb { 328*4882a593Smuzhiyun status = "disabled"; 329*4882a593Smuzhiyun logo,uboot = "logo.bmp"; 330*4882a593Smuzhiyun logo,kernel = "logo_kernel.bmp"; 331*4882a593Smuzhiyun logo,mode = "center"; 332*4882a593Smuzhiyun charge_logo,mode = "center"; 333*4882a593Smuzhiyun connect = <&vop_out_rgb>; 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun }; 336*4882a593Smuzhiyun }; 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun fiq_debugger: fiq-debugger { 339*4882a593Smuzhiyun compatible = "rockchip,fiq-debugger"; 340*4882a593Smuzhiyun rockchip,serial-id = <2>; 341*4882a593Smuzhiyun rockchip,wake-irq = <0>; 342*4882a593Smuzhiyun rockchip,irq-mode-enable = <0>; 343*4882a593Smuzhiyun rockchip,baudrate = <1500000>; /* Only 115200 and 1500000 */ 344*4882a593Smuzhiyun interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 345*4882a593Smuzhiyun status = "disabled"; 346*4882a593Smuzhiyun }; 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun firmware { 349*4882a593Smuzhiyun optee: optee { 350*4882a593Smuzhiyun compatible = "linaro,optee-tz"; 351*4882a593Smuzhiyun method = "smc"; 352*4882a593Smuzhiyun status = "disabled"; 353*4882a593Smuzhiyun }; 354*4882a593Smuzhiyun }; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun mipi_csi2: mipi-csi2 { 357*4882a593Smuzhiyun compatible = "rockchip,rv1126-mipi-csi2"; 358*4882a593Smuzhiyun rockchip,hw = <&mipi_csi2_hw>; 359*4882a593Smuzhiyun status = "disabled"; 360*4882a593Smuzhiyun }; 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun mpp_srv: mpp-srv { 363*4882a593Smuzhiyun compatible = "rockchip,mpp-service"; 364*4882a593Smuzhiyun rockchip,taskqueue-count = <4>; 365*4882a593Smuzhiyun rockchip,resetgroup-count = <4>; 366*4882a593Smuzhiyun status = "disabled"; 367*4882a593Smuzhiyun }; 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun psci { 370*4882a593Smuzhiyun compatible = "arm,psci-1.0"; 371*4882a593Smuzhiyun method = "smc"; 372*4882a593Smuzhiyun }; 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun reserved-memory { 375*4882a593Smuzhiyun #address-cells = <1>; 376*4882a593Smuzhiyun #size-cells = <1>; 377*4882a593Smuzhiyun ranges; 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun linux,cma { 380*4882a593Smuzhiyun compatible = "shared-dma-pool"; 381*4882a593Smuzhiyun inactive; 382*4882a593Smuzhiyun reusable; 383*4882a593Smuzhiyun size = <0x800000>; 384*4882a593Smuzhiyun linux,cma-default; 385*4882a593Smuzhiyun }; 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun drm_logo: drm-logo@00000000 { 388*4882a593Smuzhiyun compatible = "rockchip,drm-logo"; 389*4882a593Smuzhiyun reg = <0x0 0x0>; 390*4882a593Smuzhiyun }; 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun isp_reserved: isp { 393*4882a593Smuzhiyun compatible = "shared-dma-pool"; 394*4882a593Smuzhiyun inactive; 395*4882a593Smuzhiyun reusable; 396*4882a593Smuzhiyun size = <0x10000000>; 397*4882a593Smuzhiyun }; 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun ramoops: ramoops@8000000 { 400*4882a593Smuzhiyun compatible = "ramoops"; 401*4882a593Smuzhiyun reg = <0x8000000 0x100000>; 402*4882a593Smuzhiyun record-size = <0x20000>; 403*4882a593Smuzhiyun console-size = <0x40000>; 404*4882a593Smuzhiyun ftrace-size = <0x00000>; 405*4882a593Smuzhiyun pmsg-size = <0x40000>; 406*4882a593Smuzhiyun status = "disabled"; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun }; 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun rkcif_dvp: rkcif_dvp { 411*4882a593Smuzhiyun compatible = "rockchip,rkcif-dvp"; 412*4882a593Smuzhiyun rockchip,hw = <&rkcif>; 413*4882a593Smuzhiyun // iommus = <&rkcif_mmu>; 414*4882a593Smuzhiyun memory-region = <&isp_reserved>; 415*4882a593Smuzhiyun status = "disabled"; 416*4882a593Smuzhiyun }; 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun rkcif_dvp_sditf: rkcif_dvp_sditf { 419*4882a593Smuzhiyun compatible = "rockchip,rkcif-sditf"; 420*4882a593Smuzhiyun rockchip,cif = <&rkcif_dvp>; 421*4882a593Smuzhiyun status = "disabled"; 422*4882a593Smuzhiyun }; 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun rkcif_lite_mipi_lvds: rkcif_lite_mipi_lvds { 425*4882a593Smuzhiyun compatible = "rockchip,rkcif-mipi-lvds"; 426*4882a593Smuzhiyun rockchip,hw = <&rkcif_lite>; 427*4882a593Smuzhiyun iommus = <&rkcif_lite_mmu>; 428*4882a593Smuzhiyun status = "disabled"; 429*4882a593Smuzhiyun }; 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun rkcif_lite_sditf: rkcif_lite_sditf { 432*4882a593Smuzhiyun compatible = "rockchip,rkcif-sditf"; 433*4882a593Smuzhiyun rockchip,cif = <&rkcif_lite_mipi_lvds>; 434*4882a593Smuzhiyun status = "disabled"; 435*4882a593Smuzhiyun }; 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun rkcif_mipi_lvds: rkcif_mipi_lvds { 438*4882a593Smuzhiyun compatible = "rockchip,rkcif-mipi-lvds"; 439*4882a593Smuzhiyun rockchip,hw = <&rkcif>; 440*4882a593Smuzhiyun // iommus = <&rkcif_mmu>; 441*4882a593Smuzhiyun memory-region = <&isp_reserved>; 442*4882a593Smuzhiyun status = "disabled"; 443*4882a593Smuzhiyun }; 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun rkcif_mipi_lvds_sditf: rkcif_mipi_lvds_sditf { 446*4882a593Smuzhiyun compatible = "rockchip,rkcif-sditf"; 447*4882a593Smuzhiyun rockchip,cif = <&rkcif_mipi_lvds>; 448*4882a593Smuzhiyun status = "disabled"; 449*4882a593Smuzhiyun }; 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun rockchip_suspend: rockchip-suspend { 452*4882a593Smuzhiyun compatible = "rockchip,pm-rv1126"; 453*4882a593Smuzhiyun status = "disabled"; 454*4882a593Smuzhiyun rockchip,sleep-debug-en = <0>; 455*4882a593Smuzhiyun rockchip,sleep-mode-config = < 456*4882a593Smuzhiyun (0 457*4882a593Smuzhiyun | RKPM_SLP_ARMOFF 458*4882a593Smuzhiyun | RKPM_SLP_PMU_PMUALIVE_32K 459*4882a593Smuzhiyun | RKPM_SLP_PMU_DIS_OSC 460*4882a593Smuzhiyun | RKPM_SLP_PMIC_LP 461*4882a593Smuzhiyun ) 462*4882a593Smuzhiyun >; 463*4882a593Smuzhiyun rockchip,wakeup-config = < 464*4882a593Smuzhiyun (0 465*4882a593Smuzhiyun | RKPM_GPIO_WKUP_EN 466*4882a593Smuzhiyun ) 467*4882a593Smuzhiyun >; 468*4882a593Smuzhiyun }; 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun rockchip_system_monitor: rockchip-system-monitor { 471*4882a593Smuzhiyun compatible = "rockchip,system-monitor"; 472*4882a593Smuzhiyun }; 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun thermal_zones: thermal-zones { 475*4882a593Smuzhiyun cpu_thermal: cpu-thermal { 476*4882a593Smuzhiyun polling-delay-passive = <20>; /* milliseconds */ 477*4882a593Smuzhiyun polling-delay = <1000>; /* milliseconds */ 478*4882a593Smuzhiyun sustainable-power = <875>; /* milliwatts */ 479*4882a593Smuzhiyun k_pu = <75>; 480*4882a593Smuzhiyun k_po = <175>; 481*4882a593Smuzhiyun k_i = <0>; 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun thermal-sensors = <&cpu_tsadc 0>; 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun trips { 486*4882a593Smuzhiyun threshold: trip-point-0 { 487*4882a593Smuzhiyun /* millicelsius */ 488*4882a593Smuzhiyun temperature = <75000>; 489*4882a593Smuzhiyun /* millicelsius */ 490*4882a593Smuzhiyun hysteresis = <2000>; 491*4882a593Smuzhiyun type = "passive"; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun target: trip-point-1 { 494*4882a593Smuzhiyun /* millicelsius */ 495*4882a593Smuzhiyun temperature = <85000>; 496*4882a593Smuzhiyun /* millicelsius */ 497*4882a593Smuzhiyun hysteresis = <2000>; 498*4882a593Smuzhiyun type = "passive"; 499*4882a593Smuzhiyun }; 500*4882a593Smuzhiyun soc_crit: soc-crit { 501*4882a593Smuzhiyun /* millicelsius */ 502*4882a593Smuzhiyun temperature = <115000>; 503*4882a593Smuzhiyun /* millicelsius */ 504*4882a593Smuzhiyun hysteresis = <2000>; 505*4882a593Smuzhiyun type = "critical"; 506*4882a593Smuzhiyun }; 507*4882a593Smuzhiyun }; 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun cooling-maps { 510*4882a593Smuzhiyun map0 { 511*4882a593Smuzhiyun trip = <&target>; 512*4882a593Smuzhiyun cooling-device = 513*4882a593Smuzhiyun <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 514*4882a593Smuzhiyun contribution = <1024>; 515*4882a593Smuzhiyun }; 516*4882a593Smuzhiyun map1 { 517*4882a593Smuzhiyun trip = <&target>; 518*4882a593Smuzhiyun cooling-device = 519*4882a593Smuzhiyun <&npu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 520*4882a593Smuzhiyun contribution = <1024>; 521*4882a593Smuzhiyun }; 522*4882a593Smuzhiyun map2 { 523*4882a593Smuzhiyun trip = <&target>; 524*4882a593Smuzhiyun cooling-device = 525*4882a593Smuzhiyun <&rkvenc THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 526*4882a593Smuzhiyun contribution = <1060>; 527*4882a593Smuzhiyun }; 528*4882a593Smuzhiyun }; 529*4882a593Smuzhiyun }; 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun npu_thermal: npu-thermal { 532*4882a593Smuzhiyun polling-delay-passive = <20>; /* milliseconds */ 533*4882a593Smuzhiyun polling-delay = <1000>; /* milliseconds */ 534*4882a593Smuzhiyun sustainable-power = <977>; /* milliwatts */ 535*4882a593Smuzhiyun 536*4882a593Smuzhiyun thermal-sensors = <&npu_tsadc 0>; 537*4882a593Smuzhiyun }; 538*4882a593Smuzhiyun }; 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun timer { 541*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 542*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 543*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 544*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 545*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 546*4882a593Smuzhiyun clock-frequency = <24000000>; 547*4882a593Smuzhiyun }; 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun xin24m: oscillator { 550*4882a593Smuzhiyun compatible = "fixed-clock"; 551*4882a593Smuzhiyun clock-frequency = <24000000>; 552*4882a593Smuzhiyun clock-output-names = "xin24m"; 553*4882a593Smuzhiyun #clock-cells = <0>; 554*4882a593Smuzhiyun }; 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun dummy_cpll: dummy_cpll { 557*4882a593Smuzhiyun compatible = "fixed-clock"; 558*4882a593Smuzhiyun clock-frequency = <0>; 559*4882a593Smuzhiyun clock-output-names = "dummy_cpll"; 560*4882a593Smuzhiyun #clock-cells = <0>; 561*4882a593Smuzhiyun }; 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun gmac_clkin_m0: external-gmac-clockm0 { 564*4882a593Smuzhiyun compatible = "fixed-clock"; 565*4882a593Smuzhiyun clock-frequency = <125000000>; 566*4882a593Smuzhiyun clock-output-names = "clk_gmac_rgmii_clkin_m0"; 567*4882a593Smuzhiyun #clock-cells = <0>; 568*4882a593Smuzhiyun }; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun gmac_clkini_m1: external-gmac-clockm1 { 571*4882a593Smuzhiyun compatible = "fixed-clock"; 572*4882a593Smuzhiyun clock-frequency = <125000000>; 573*4882a593Smuzhiyun clock-output-names = "clk_gmac_rgmii_clkin_m1"; 574*4882a593Smuzhiyun #clock-cells = <0>; 575*4882a593Smuzhiyun }; 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun grf: syscon@fe000000 { 578*4882a593Smuzhiyun compatible = "rockchip,rv1126-grf", "syscon", "simple-mfd"; 579*4882a593Smuzhiyun reg = <0xfe000000 0x20000>; 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun rgb: rgb { 582*4882a593Smuzhiyun compatible = "rockchip,rv1126-rgb"; 583*4882a593Smuzhiyun status = "disabled"; 584*4882a593Smuzhiyun 585*4882a593Smuzhiyun ports { 586*4882a593Smuzhiyun #address-cells = <1>; 587*4882a593Smuzhiyun #size-cells = <0>; 588*4882a593Smuzhiyun 589*4882a593Smuzhiyun port@0 { 590*4882a593Smuzhiyun reg = <0>; 591*4882a593Smuzhiyun #address-cells = <1>; 592*4882a593Smuzhiyun #size-cells = <0>; 593*4882a593Smuzhiyun 594*4882a593Smuzhiyun rgb_in_vop: endpoint@0 { 595*4882a593Smuzhiyun reg = <0>; 596*4882a593Smuzhiyun remote-endpoint = <&vop_out_rgb>; 597*4882a593Smuzhiyun }; 598*4882a593Smuzhiyun }; 599*4882a593Smuzhiyun 600*4882a593Smuzhiyun }; 601*4882a593Smuzhiyun }; 602*4882a593Smuzhiyun }; 603*4882a593Smuzhiyun 604*4882a593Smuzhiyun pmugrf: syscon@fe020000 { 605*4882a593Smuzhiyun compatible = "rockchip,rv1126-pmugrf", "syscon", "simple-mfd"; 606*4882a593Smuzhiyun reg = <0xfe020000 0x1000>; 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun pmu_io_domains: io-domains { 609*4882a593Smuzhiyun compatible = "rockchip,rv1126-pmu-io-voltage-domain"; 610*4882a593Smuzhiyun }; 611*4882a593Smuzhiyun 612*4882a593Smuzhiyun reboot-mode { 613*4882a593Smuzhiyun compatible = "syscon-reboot-mode"; 614*4882a593Smuzhiyun offset = <0x200>; 615*4882a593Smuzhiyun mode-bootloader = <BOOT_BL_DOWNLOAD>; 616*4882a593Smuzhiyun mode-charge = <BOOT_CHARGING>; 617*4882a593Smuzhiyun mode-fastboot = <BOOT_FASTBOOT>; 618*4882a593Smuzhiyun mode-loader = <BOOT_BL_DOWNLOAD>; 619*4882a593Smuzhiyun mode-normal = <BOOT_NORMAL>; 620*4882a593Smuzhiyun mode-recovery = <BOOT_RECOVERY>; 621*4882a593Smuzhiyun mode-ums = <BOOT_UMS>; 622*4882a593Smuzhiyun mode-panic = <BOOT_PANIC>; 623*4882a593Smuzhiyun mode-watchdog = <BOOT_WATCHDOG>; 624*4882a593Smuzhiyun }; 625*4882a593Smuzhiyun }; 626*4882a593Smuzhiyun 627*4882a593Smuzhiyun qos_usb_host: qos@fe810000 { 628*4882a593Smuzhiyun compatible = "syscon"; 629*4882a593Smuzhiyun reg = <0xfe810000 0x20>; 630*4882a593Smuzhiyun }; 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun qos_usb_otg: qos@fe810080 { 633*4882a593Smuzhiyun compatible = "syscon"; 634*4882a593Smuzhiyun reg = <0xfe810080 0x20>; 635*4882a593Smuzhiyun }; 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun qos_npu: qos@fe850000 { 638*4882a593Smuzhiyun compatible = "syscon"; 639*4882a593Smuzhiyun reg = <0xfe850000 0x20>; 640*4882a593Smuzhiyun }; 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun qos_emmc: qos@fe860000 { 643*4882a593Smuzhiyun compatible = "syscon"; 644*4882a593Smuzhiyun reg = <0xfe860000 0x20>; 645*4882a593Smuzhiyun }; 646*4882a593Smuzhiyun 647*4882a593Smuzhiyun qos_nandc: qos@fe860080 { 648*4882a593Smuzhiyun compatible = "syscon"; 649*4882a593Smuzhiyun reg = <0xfe860080 0x20>; 650*4882a593Smuzhiyun }; 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun qos_sfc: qos@fe860200 { 653*4882a593Smuzhiyun compatible = "syscon"; 654*4882a593Smuzhiyun reg = <0xfe860200 0x20>; 655*4882a593Smuzhiyun }; 656*4882a593Smuzhiyun 657*4882a593Smuzhiyun qos_sdio: qos@fe86c000 { 658*4882a593Smuzhiyun compatible = "syscon"; 659*4882a593Smuzhiyun reg = <0xfe86c000 0x20>; 660*4882a593Smuzhiyun }; 661*4882a593Smuzhiyun 662*4882a593Smuzhiyun qos_vepu_rd0: qos@fe870000 { 663*4882a593Smuzhiyun compatible = "syscon"; 664*4882a593Smuzhiyun reg = <0xfe870000 0x20>; 665*4882a593Smuzhiyun }; 666*4882a593Smuzhiyun 667*4882a593Smuzhiyun qos_vepu_rd1: qos@fe870080 { 668*4882a593Smuzhiyun compatible = "syscon"; 669*4882a593Smuzhiyun reg = <0xfe870080 0x20>; 670*4882a593Smuzhiyun }; 671*4882a593Smuzhiyun 672*4882a593Smuzhiyun qos_vepu_wr: qos@fe870100 { 673*4882a593Smuzhiyun compatible = "syscon"; 674*4882a593Smuzhiyun reg = <0xfe870100 0x20>; 675*4882a593Smuzhiyun }; 676*4882a593Smuzhiyun 677*4882a593Smuzhiyun qos_ispp_m0: qos@fe880000 { 678*4882a593Smuzhiyun compatible = "syscon"; 679*4882a593Smuzhiyun reg = <0xfe880000 0x20>; 680*4882a593Smuzhiyun }; 681*4882a593Smuzhiyun 682*4882a593Smuzhiyun qos_ispp_m1: qos@fe880080 { 683*4882a593Smuzhiyun compatible = "syscon"; 684*4882a593Smuzhiyun reg = <0xfe880080 0x20>; 685*4882a593Smuzhiyun }; 686*4882a593Smuzhiyun 687*4882a593Smuzhiyun qos_isp: qos@fe890000 { 688*4882a593Smuzhiyun compatible = "syscon"; 689*4882a593Smuzhiyun reg = <0xfe890000 0x20>; 690*4882a593Smuzhiyun }; 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun qos_cif_lite: qos@fe890080 { 693*4882a593Smuzhiyun compatible = "syscon"; 694*4882a593Smuzhiyun reg = <0xfe890080 0x20>; 695*4882a593Smuzhiyun }; 696*4882a593Smuzhiyun 697*4882a593Smuzhiyun qos_cif: qos@fe890100 { 698*4882a593Smuzhiyun compatible = "syscon"; 699*4882a593Smuzhiyun reg = <0xfe890100 0x20>; 700*4882a593Smuzhiyun }; 701*4882a593Smuzhiyun 702*4882a593Smuzhiyun qos_iep: qos@fe8a0000 { 703*4882a593Smuzhiyun compatible = "syscon"; 704*4882a593Smuzhiyun reg = <0xfe8a0000 0x20>; 705*4882a593Smuzhiyun }; 706*4882a593Smuzhiyun 707*4882a593Smuzhiyun qos_rga_rd: qos@fe8a0080 { 708*4882a593Smuzhiyun compatible = "syscon"; 709*4882a593Smuzhiyun reg = <0xfe8a0080 0x20>; 710*4882a593Smuzhiyun }; 711*4882a593Smuzhiyun 712*4882a593Smuzhiyun qos_rga_wr: qos@fe8a0100 { 713*4882a593Smuzhiyun compatible = "syscon"; 714*4882a593Smuzhiyun reg = <0xfe8a0100 0x20>; 715*4882a593Smuzhiyun }; 716*4882a593Smuzhiyun 717*4882a593Smuzhiyun qos_vop: qos@fe8a0180 { 718*4882a593Smuzhiyun compatible = "syscon"; 719*4882a593Smuzhiyun reg = <0xfe8a0180 0x20>; 720*4882a593Smuzhiyun }; 721*4882a593Smuzhiyun 722*4882a593Smuzhiyun qos_vdpu: qos@fe8b0000 { 723*4882a593Smuzhiyun compatible = "syscon"; 724*4882a593Smuzhiyun reg = <0xfe8b0000 0x20>; 725*4882a593Smuzhiyun }; 726*4882a593Smuzhiyun 727*4882a593Smuzhiyun qos_jpeg: qos@fe8c0000 { 728*4882a593Smuzhiyun compatible = "syscon"; 729*4882a593Smuzhiyun reg = <0xfe8c0000 0x20>; 730*4882a593Smuzhiyun }; 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun qos_crypto: qos@fe8d0000 { 733*4882a593Smuzhiyun compatible = "syscon"; 734*4882a593Smuzhiyun reg = <0xfe8d0000 0x20>; 735*4882a593Smuzhiyun }; 736*4882a593Smuzhiyun 737*4882a593Smuzhiyun gic: interrupt-controller@feff0000 { 738*4882a593Smuzhiyun compatible = "arm,gic-400"; 739*4882a593Smuzhiyun interrupt-controller; 740*4882a593Smuzhiyun #interrupt-cells = <3>; 741*4882a593Smuzhiyun #address-cells = <0>; 742*4882a593Smuzhiyun 743*4882a593Smuzhiyun reg = <0xfeff1000 0x1000>, 744*4882a593Smuzhiyun <0xfeff2000 0x2000>, 745*4882a593Smuzhiyun <0xfeff4000 0x2000>, 746*4882a593Smuzhiyun <0xfeff6000 0x2000>; 747*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 748*4882a593Smuzhiyun }; 749*4882a593Smuzhiyun 750*4882a593Smuzhiyun arm-debug@ff010000 { 751*4882a593Smuzhiyun compatible = "rockchip,debug"; 752*4882a593Smuzhiyun reg = <0xff010000 0x1000>, 753*4882a593Smuzhiyun <0xff012000 0x1000>, 754*4882a593Smuzhiyun <0xff014000 0x1000>, 755*4882a593Smuzhiyun <0xff016000 0x1000>; 756*4882a593Smuzhiyun }; 757*4882a593Smuzhiyun 758*4882a593Smuzhiyun pvtm@ff040000 { 759*4882a593Smuzhiyun compatible = "rockchip,rv1126-cpu-pvtm"; 760*4882a593Smuzhiyun reg = <0xff040000 0x100>; 761*4882a593Smuzhiyun #address-cells = <1>; 762*4882a593Smuzhiyun #size-cells = <0>; 763*4882a593Smuzhiyun 764*4882a593Smuzhiyun pvtm@0 { 765*4882a593Smuzhiyun reg = <0>; 766*4882a593Smuzhiyun clocks = <&cru CLK_CPUPVTM>, <&cru PCLK_CPUPVTM>; 767*4882a593Smuzhiyun clock-names = "clk", "pclk"; 768*4882a593Smuzhiyun resets = <&cru SRST_CPUPVTM>, <&cru SRST_CPUPVTM_P>; 769*4882a593Smuzhiyun reset-names = "rst", "rst-p"; 770*4882a593Smuzhiyun }; 771*4882a593Smuzhiyun }; 772*4882a593Smuzhiyun 773*4882a593Smuzhiyun pmu: power-management@ff3e0000 { 774*4882a593Smuzhiyun compatible = "rockchip,rv1126-pmu", "syscon", "simple-mfd"; 775*4882a593Smuzhiyun reg = <0xff3e0000 0x1000>; 776*4882a593Smuzhiyun 777*4882a593Smuzhiyun power: power-controller { 778*4882a593Smuzhiyun compatible = "rockchip,rv1126-power-controller"; 779*4882a593Smuzhiyun #power-domain-cells = <1>; 780*4882a593Smuzhiyun #address-cells = <1>; 781*4882a593Smuzhiyun #size-cells = <0>; 782*4882a593Smuzhiyun status = "okay"; 783*4882a593Smuzhiyun 784*4882a593Smuzhiyun /* These power domains are grouped by VD_NPU */ 785*4882a593Smuzhiyun pd_npu@RV1126_PD_NPU { 786*4882a593Smuzhiyun reg = <RV1126_PD_NPU>; 787*4882a593Smuzhiyun clocks = <&cru ACLK_NPU>, 788*4882a593Smuzhiyun <&cru HCLK_NPU>, 789*4882a593Smuzhiyun <&cru PCLK_PDNPU>, 790*4882a593Smuzhiyun <&cru CLK_CORE_NPU>; 791*4882a593Smuzhiyun pm_qos = <&qos_npu>; 792*4882a593Smuzhiyun }; 793*4882a593Smuzhiyun /* These power domains are grouped by VD_VEPU */ 794*4882a593Smuzhiyun pd_vepu@RV1126_PD_VEPU { 795*4882a593Smuzhiyun reg = <RV1126_PD_VEPU>; 796*4882a593Smuzhiyun clocks = <&cru ACLK_VENC>, 797*4882a593Smuzhiyun <&cru HCLK_VENC>, 798*4882a593Smuzhiyun <&cru CLK_VENC_CORE>; 799*4882a593Smuzhiyun pm_qos = <&qos_vepu_rd0>, 800*4882a593Smuzhiyun <&qos_vepu_rd1>, 801*4882a593Smuzhiyun <&qos_vepu_wr>; 802*4882a593Smuzhiyun }; 803*4882a593Smuzhiyun /* These power domains are grouped by VD_LOGIC */ 804*4882a593Smuzhiyun pd_crypto@RV1126_PD_CRYPTO { 805*4882a593Smuzhiyun reg = <RV1126_PD_CRYPTO>; 806*4882a593Smuzhiyun clocks = <&cru ACLK_CRYPTO>, 807*4882a593Smuzhiyun <&cru HCLK_CRYPTO>, 808*4882a593Smuzhiyun <&cru CLK_CRYPTO_CORE>, 809*4882a593Smuzhiyun <&cru CLK_CRYPTO_PKA>; 810*4882a593Smuzhiyun pm_qos = <&qos_crypto>; 811*4882a593Smuzhiyun }; 812*4882a593Smuzhiyun pd_vi@RV1126_PD_VI { 813*4882a593Smuzhiyun reg = <RV1126_PD_VI>; 814*4882a593Smuzhiyun clocks = <&cru ACLK_ISP>, 815*4882a593Smuzhiyun <&cru HCLK_ISP>, 816*4882a593Smuzhiyun <&cru CLK_ISP>, 817*4882a593Smuzhiyun <&cru ACLK_CIF>, 818*4882a593Smuzhiyun <&cru HCLK_CIF>, 819*4882a593Smuzhiyun <&cru DCLK_CIF>, 820*4882a593Smuzhiyun <&cru CLK_CIF_OUT>, 821*4882a593Smuzhiyun <&cru CLK_MIPICSI_OUT>, 822*4882a593Smuzhiyun <&cru PCLK_CSIHOST>, 823*4882a593Smuzhiyun <&cru ACLK_CIFLITE>, 824*4882a593Smuzhiyun <&cru HCLK_CIFLITE>, 825*4882a593Smuzhiyun <&cru DCLK_CIFLITE>; 826*4882a593Smuzhiyun pm_qos = <&qos_isp>, 827*4882a593Smuzhiyun <&qos_cif_lite>, 828*4882a593Smuzhiyun <&qos_cif>; 829*4882a593Smuzhiyun }; 830*4882a593Smuzhiyun pd_vo@RV1126_PD_VO { 831*4882a593Smuzhiyun reg = <RV1126_PD_VO>; 832*4882a593Smuzhiyun clocks = <&cru ACLK_RGA>, 833*4882a593Smuzhiyun <&cru HCLK_RGA>, 834*4882a593Smuzhiyun <&cru CLK_RGA_CORE>, 835*4882a593Smuzhiyun <&cru ACLK_VOP>, 836*4882a593Smuzhiyun <&cru HCLK_VOP>, 837*4882a593Smuzhiyun <&cru DCLK_VOP>, 838*4882a593Smuzhiyun <&cru PCLK_DSIHOST>, 839*4882a593Smuzhiyun <&cru ACLK_IEP>, 840*4882a593Smuzhiyun <&cru HCLK_IEP>, 841*4882a593Smuzhiyun <&cru CLK_IEP_CORE>; 842*4882a593Smuzhiyun pm_qos = <&qos_rga_rd>, <&qos_rga_wr>, 843*4882a593Smuzhiyun <&qos_vop>, <&qos_iep>; 844*4882a593Smuzhiyun }; 845*4882a593Smuzhiyun pd_ispp@RV1126_PD_ISPP { 846*4882a593Smuzhiyun reg = <RV1126_PD_ISPP>; 847*4882a593Smuzhiyun clocks = <&cru ACLK_ISPP>, 848*4882a593Smuzhiyun <&cru HCLK_ISPP>, 849*4882a593Smuzhiyun <&cru CLK_ISPP>; 850*4882a593Smuzhiyun pm_qos = <&qos_ispp_m0>, 851*4882a593Smuzhiyun <&qos_ispp_m1>; 852*4882a593Smuzhiyun }; 853*4882a593Smuzhiyun pd_vdpu@RV1126_PD_VDPU { 854*4882a593Smuzhiyun reg = <RV1126_PD_VDPU>; 855*4882a593Smuzhiyun clocks = <&cru ACLK_VDEC>, 856*4882a593Smuzhiyun <&cru HCLK_VDEC>, 857*4882a593Smuzhiyun <&cru CLK_VDEC_CORE>, 858*4882a593Smuzhiyun <&cru CLK_VDEC_CA>, 859*4882a593Smuzhiyun <&cru CLK_VDEC_HEVC_CA>, 860*4882a593Smuzhiyun <&cru ACLK_JPEG>, 861*4882a593Smuzhiyun <&cru HCLK_JPEG>; 862*4882a593Smuzhiyun pm_qos = <&qos_vdpu>, 863*4882a593Smuzhiyun <&qos_jpeg>; 864*4882a593Smuzhiyun }; 865*4882a593Smuzhiyun pd_nvm@RV1126_PD_NVM { 866*4882a593Smuzhiyun reg = <RV1126_PD_NVM>; 867*4882a593Smuzhiyun clocks = <&cru HCLK_EMMC>, 868*4882a593Smuzhiyun <&cru CLK_EMMC>, 869*4882a593Smuzhiyun <&cru HCLK_NANDC>, 870*4882a593Smuzhiyun <&cru CLK_NANDC>, 871*4882a593Smuzhiyun <&cru HCLK_SFC>, 872*4882a593Smuzhiyun <&cru HCLK_SFCXIP>, 873*4882a593Smuzhiyun <&cru SCLK_SFC>; 874*4882a593Smuzhiyun pm_qos = <&qos_emmc>, 875*4882a593Smuzhiyun <&qos_nandc>, 876*4882a593Smuzhiyun <&qos_sfc>; 877*4882a593Smuzhiyun }; 878*4882a593Smuzhiyun pd_sdio@RV1126_PD_SDIO { 879*4882a593Smuzhiyun reg = <RV1126_PD_SDIO>; 880*4882a593Smuzhiyun clocks = <&cru HCLK_SDIO>, 881*4882a593Smuzhiyun <&cru CLK_SDIO>; 882*4882a593Smuzhiyun pm_qos = <&qos_sdio>; 883*4882a593Smuzhiyun }; 884*4882a593Smuzhiyun pd_usb@RV1126_PD_USB { 885*4882a593Smuzhiyun reg = <RV1126_PD_USB>; 886*4882a593Smuzhiyun clocks = <&cru HCLK_USBHOST>, 887*4882a593Smuzhiyun <&cru HCLK_USBHOST_ARB>, 888*4882a593Smuzhiyun <&cru CLK_USBHOST_UTMI_OHCI>, 889*4882a593Smuzhiyun <&cru ACLK_USBOTG>, 890*4882a593Smuzhiyun <&cru CLK_USBOTG_REF>; 891*4882a593Smuzhiyun pm_qos = <&qos_usb_host>, 892*4882a593Smuzhiyun <&qos_usb_otg>; 893*4882a593Smuzhiyun }; 894*4882a593Smuzhiyun }; 895*4882a593Smuzhiyun }; 896*4882a593Smuzhiyun 897*4882a593Smuzhiyun i2c0: i2c@ff3f0000 { 898*4882a593Smuzhiyun compatible = "rockchip,rv1126-i2c", "rockchip,rk3399-i2c"; 899*4882a593Smuzhiyun reg = <0xff3f0000 0x1000>; 900*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 901*4882a593Smuzhiyun #address-cells = <1>; 902*4882a593Smuzhiyun #size-cells = <0>; 903*4882a593Smuzhiyun clocks = <&pmucru CLK_I2C0>, <&pmucru PCLK_I2C0>; 904*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 905*4882a593Smuzhiyun pinctrl-names = "default"; 906*4882a593Smuzhiyun pinctrl-0 = <&i2c0_xfer>; 907*4882a593Smuzhiyun status = "disabled"; 908*4882a593Smuzhiyun }; 909*4882a593Smuzhiyun 910*4882a593Smuzhiyun i2c2: i2c@ff400000 { 911*4882a593Smuzhiyun compatible = "rockchip,rv1126-i2c", "rockchip,rk3399-i2c"; 912*4882a593Smuzhiyun reg = <0xff400000 0x1000>; 913*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 914*4882a593Smuzhiyun #address-cells = <1>; 915*4882a593Smuzhiyun #size-cells = <0>; 916*4882a593Smuzhiyun rockchip,grf = <&pmugrf>; 917*4882a593Smuzhiyun clocks = <&pmucru CLK_I2C2>, <&pmucru PCLK_I2C2>; 918*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 919*4882a593Smuzhiyun pinctrl-names = "default"; 920*4882a593Smuzhiyun pinctrl-0 = <&i2c2_xfer>; 921*4882a593Smuzhiyun status = "disabled"; 922*4882a593Smuzhiyun }; 923*4882a593Smuzhiyun 924*4882a593Smuzhiyun amba { 925*4882a593Smuzhiyun compatible = "simple-bus"; 926*4882a593Smuzhiyun #address-cells = <1>; 927*4882a593Smuzhiyun #size-cells = <1>; 928*4882a593Smuzhiyun ranges; 929*4882a593Smuzhiyun 930*4882a593Smuzhiyun dmac: dma-controller@ff4e0000 { 931*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 932*4882a593Smuzhiyun reg = <0xff4e0000 0x4000>; 933*4882a593Smuzhiyun interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 934*4882a593Smuzhiyun <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 935*4882a593Smuzhiyun #dma-cells = <1>; 936*4882a593Smuzhiyun clocks = <&cru ACLK_DMAC>; 937*4882a593Smuzhiyun clock-names = "apb_pclk"; 938*4882a593Smuzhiyun arm,pl330-periph-burst; 939*4882a593Smuzhiyun }; 940*4882a593Smuzhiyun }; 941*4882a593Smuzhiyun 942*4882a593Smuzhiyun uart1: serial@ff410000 { 943*4882a593Smuzhiyun compatible = "rockchip,rv1126-uart", "snps,dw-apb-uart"; 944*4882a593Smuzhiyun reg = <0xff410000 0x100>; 945*4882a593Smuzhiyun interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 946*4882a593Smuzhiyun reg-shift = <2>; 947*4882a593Smuzhiyun reg-io-width = <4>; 948*4882a593Smuzhiyun dmas = <&dmac 7>, <&dmac 6>; 949*4882a593Smuzhiyun clock-frequency = <24000000>; 950*4882a593Smuzhiyun clocks = <&pmucru SCLK_UART1>, <&pmucru PCLK_UART1>; 951*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 952*4882a593Smuzhiyun pinctrl-names = "default"; 953*4882a593Smuzhiyun pinctrl-0 = <&uart1m0_xfer &uart1m0_ctsn &uart1m0_rtsn>; 954*4882a593Smuzhiyun status = "disabled"; 955*4882a593Smuzhiyun }; 956*4882a593Smuzhiyun 957*4882a593Smuzhiyun pwm0: pwm@ff430000 { 958*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 959*4882a593Smuzhiyun reg = <0xff430000 0x10>; 960*4882a593Smuzhiyun #pwm-cells = <3>; 961*4882a593Smuzhiyun pinctrl-names = "active"; 962*4882a593Smuzhiyun pinctrl-0 = <&pwm0m0_pins>; 963*4882a593Smuzhiyun clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>; 964*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 965*4882a593Smuzhiyun status = "disabled"; 966*4882a593Smuzhiyun }; 967*4882a593Smuzhiyun 968*4882a593Smuzhiyun pwm1: pwm@ff430010 { 969*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 970*4882a593Smuzhiyun reg = <0xff430010 0x10>; 971*4882a593Smuzhiyun #pwm-cells = <3>; 972*4882a593Smuzhiyun pinctrl-names = "active"; 973*4882a593Smuzhiyun pinctrl-0 = <&pwm1m0_pins>; 974*4882a593Smuzhiyun clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>; 975*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 976*4882a593Smuzhiyun status = "disabled"; 977*4882a593Smuzhiyun }; 978*4882a593Smuzhiyun 979*4882a593Smuzhiyun pwm2: pwm@ff430020 { 980*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 981*4882a593Smuzhiyun reg = <0xff430020 0x10>; 982*4882a593Smuzhiyun #pwm-cells = <3>; 983*4882a593Smuzhiyun pinctrl-names = "active"; 984*4882a593Smuzhiyun pinctrl-0 = <&pwm2m0_pins>; 985*4882a593Smuzhiyun clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>; 986*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 987*4882a593Smuzhiyun status = "disabled"; 988*4882a593Smuzhiyun }; 989*4882a593Smuzhiyun 990*4882a593Smuzhiyun pwm3: pwm@ff430030 { 991*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 992*4882a593Smuzhiyun reg = <0xff430030 0x10>; 993*4882a593Smuzhiyun #pwm-cells = <3>; 994*4882a593Smuzhiyun pinctrl-names = "active"; 995*4882a593Smuzhiyun pinctrl-0 = <&pwm3m0_pins>; 996*4882a593Smuzhiyun clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>; 997*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 998*4882a593Smuzhiyun status = "disabled"; 999*4882a593Smuzhiyun }; 1000*4882a593Smuzhiyun 1001*4882a593Smuzhiyun pwm4: pwm@ff440000 { 1002*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 1003*4882a593Smuzhiyun reg = <0xff440000 0x10>; 1004*4882a593Smuzhiyun #pwm-cells = <3>; 1005*4882a593Smuzhiyun pinctrl-names = "active"; 1006*4882a593Smuzhiyun pinctrl-0 = <&pwm4m0_pins>; 1007*4882a593Smuzhiyun clocks = <&pmucru CLK_PWM1>, <&pmucru PCLK_PWM1>; 1008*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1009*4882a593Smuzhiyun status = "disabled"; 1010*4882a593Smuzhiyun }; 1011*4882a593Smuzhiyun 1012*4882a593Smuzhiyun pwm5: pwm@ff440010 { 1013*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 1014*4882a593Smuzhiyun reg = <0xff440010 0x10>; 1015*4882a593Smuzhiyun #pwm-cells = <3>; 1016*4882a593Smuzhiyun pinctrl-names = "active"; 1017*4882a593Smuzhiyun pinctrl-0 = <&pwm5m0_pins>; 1018*4882a593Smuzhiyun clocks = <&pmucru CLK_PWM1>, <&pmucru PCLK_PWM1>; 1019*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1020*4882a593Smuzhiyun status = "disabled"; 1021*4882a593Smuzhiyun }; 1022*4882a593Smuzhiyun 1023*4882a593Smuzhiyun pwm6: pwm@ff440020 { 1024*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 1025*4882a593Smuzhiyun reg = <0xff440020 0x10>; 1026*4882a593Smuzhiyun #pwm-cells = <3>; 1027*4882a593Smuzhiyun pinctrl-names = "active"; 1028*4882a593Smuzhiyun pinctrl-0 = <&pwm6m0_pins>; 1029*4882a593Smuzhiyun clocks = <&pmucru CLK_PWM1>, <&pmucru PCLK_PWM1>; 1030*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1031*4882a593Smuzhiyun status = "disabled"; 1032*4882a593Smuzhiyun }; 1033*4882a593Smuzhiyun 1034*4882a593Smuzhiyun pwm7: pwm@ff440030 { 1035*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 1036*4882a593Smuzhiyun reg = <0xff440030 0x10>; 1037*4882a593Smuzhiyun #pwm-cells = <3>; 1038*4882a593Smuzhiyun pinctrl-names = "active"; 1039*4882a593Smuzhiyun pinctrl-0 = <&pwm7m0_pins>; 1040*4882a593Smuzhiyun clocks = <&pmucru CLK_PWM1>, <&pmucru PCLK_PWM1>; 1041*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1042*4882a593Smuzhiyun status = "disabled"; 1043*4882a593Smuzhiyun }; 1044*4882a593Smuzhiyun 1045*4882a593Smuzhiyun spi0: spi@ff450000 { 1046*4882a593Smuzhiyun compatible = "rockchip,rv1126-spi", "rockchip,rk3066-spi"; 1047*4882a593Smuzhiyun reg = <0xff450000 0x1000>; 1048*4882a593Smuzhiyun interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 1049*4882a593Smuzhiyun #address-cells = <1>; 1050*4882a593Smuzhiyun #size-cells = <0>; 1051*4882a593Smuzhiyun clocks = <&pmucru CLK_SPI0>, <&pmucru PCLK_SPI0>; 1052*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 1053*4882a593Smuzhiyun dmas = <&dmac 1>, <&dmac 0>; 1054*4882a593Smuzhiyun dma-names = "tx", "rx"; 1055*4882a593Smuzhiyun pinctrl-names = "default", "high_speed"; 1056*4882a593Smuzhiyun pinctrl-0 = <&spi0m0_cs0 &spi0m0_cs1 &spi0m0_pins>; 1057*4882a593Smuzhiyun pinctrl-1 = <&spi0m0_cs0 &spi0m0_cs1 &spi0m0_pins_hs>; 1058*4882a593Smuzhiyun status = "disabled"; 1059*4882a593Smuzhiyun }; 1060*4882a593Smuzhiyun 1061*4882a593Smuzhiyun pvtm@ff470000 { 1062*4882a593Smuzhiyun compatible = "rockchip,rv1126-pmu-pvtm"; 1063*4882a593Smuzhiyun reg = <0xff470000 0x100>; 1064*4882a593Smuzhiyun #address-cells = <1>; 1065*4882a593Smuzhiyun #size-cells = <0>; 1066*4882a593Smuzhiyun 1067*4882a593Smuzhiyun pvtm@2 { 1068*4882a593Smuzhiyun reg = <2>; 1069*4882a593Smuzhiyun clocks = <&pmucru CLK_PMUPVTM>, <&pmucru PCLK_PMUPVTM>; 1070*4882a593Smuzhiyun clock-names = "clk", "pclk"; 1071*4882a593Smuzhiyun resets = <&pmucru SRST_PMUPVTM>, 1072*4882a593Smuzhiyun <&pmucru SRST_PMUPVTM_P>; 1073*4882a593Smuzhiyun reset-names = "rst", "rst-p"; 1074*4882a593Smuzhiyun }; 1075*4882a593Smuzhiyun }; 1076*4882a593Smuzhiyun 1077*4882a593Smuzhiyun pmucru: clock-controller@ff480000 { 1078*4882a593Smuzhiyun compatible = "rockchip,rv1126-pmucru"; 1079*4882a593Smuzhiyun reg = <0xff480000 0x1000>; 1080*4882a593Smuzhiyun rockchip,pmugrf = <&pmugrf>; 1081*4882a593Smuzhiyun #clock-cells = <1>; 1082*4882a593Smuzhiyun #reset-cells = <1>; 1083*4882a593Smuzhiyun }; 1084*4882a593Smuzhiyun 1085*4882a593Smuzhiyun cru: clock-controller@ff490000 { 1086*4882a593Smuzhiyun compatible = "rockchip,rv1126-cru"; 1087*4882a593Smuzhiyun reg = <0xff490000 0x1000>; 1088*4882a593Smuzhiyun rockchip,grf = <&grf>; 1089*4882a593Smuzhiyun #clock-cells = <1>; 1090*4882a593Smuzhiyun #reset-cells = <1>; 1091*4882a593Smuzhiyun 1092*4882a593Smuzhiyun assigned-clocks = 1093*4882a593Smuzhiyun <&pmucru CLK_RTC32K>, <&pmucru PLL_GPLL>, 1094*4882a593Smuzhiyun <&pmucru PCLK_PDPMU>, <&cru PLL_CPLL>, 1095*4882a593Smuzhiyun <&cru PLL_HPLL>, <&cru ARMCLK>, 1096*4882a593Smuzhiyun <&cru ACLK_PDBUS>, <&cru HCLK_PDBUS>, 1097*4882a593Smuzhiyun <&cru PCLK_PDBUS>, <&cru ACLK_PDPHP>, 1098*4882a593Smuzhiyun <&cru HCLK_PDPHP>, <&cru HCLK_PDAUDIO>, 1099*4882a593Smuzhiyun <&cru HCLK_PDCORE_NIU>; 1100*4882a593Smuzhiyun assigned-clock-rates = 1101*4882a593Smuzhiyun <32768>, <1188000000>, 1102*4882a593Smuzhiyun <100000000>, <500000000>, 1103*4882a593Smuzhiyun <1400000000>, <600000000>, 1104*4882a593Smuzhiyun <500000000>, <200000000>, 1105*4882a593Smuzhiyun <100000000>, <300000000>, 1106*4882a593Smuzhiyun <200000000>, <150000000>, 1107*4882a593Smuzhiyun <200000000>; 1108*4882a593Smuzhiyun assigned-clock-parents = 1109*4882a593Smuzhiyun <&pmucru CLK_OSC0_DIV32K>; 1110*4882a593Smuzhiyun }; 1111*4882a593Smuzhiyun 1112*4882a593Smuzhiyun csi_dphy0: csi-dphy@ff4b0000 { 1113*4882a593Smuzhiyun compatible = "rockchip,rv1126-csi-dphy"; 1114*4882a593Smuzhiyun reg = <0xff4b0000 0x8000>; 1115*4882a593Smuzhiyun clocks = <&cru PCLK_CSIPHY0>; 1116*4882a593Smuzhiyun clock-names = "pclk"; 1117*4882a593Smuzhiyun rockchip,grf = <&grf>; 1118*4882a593Smuzhiyun status = "disabled"; 1119*4882a593Smuzhiyun }; 1120*4882a593Smuzhiyun 1121*4882a593Smuzhiyun csi_dphy1: csi-dphy@ff4b8000 { 1122*4882a593Smuzhiyun compatible = "rockchip,rv1126-csi-dphy"; 1123*4882a593Smuzhiyun reg = <0xff4b8000 0x8000>; 1124*4882a593Smuzhiyun clocks = <&cru PCLK_CSIPHY1>; 1125*4882a593Smuzhiyun clock-names = "pclk"; 1126*4882a593Smuzhiyun rockchip,grf = <&grf>; 1127*4882a593Smuzhiyun status = "disabled"; 1128*4882a593Smuzhiyun }; 1129*4882a593Smuzhiyun 1130*4882a593Smuzhiyun u2phy0: usb2-phy@ff4c0000 { 1131*4882a593Smuzhiyun compatible = "rockchip,rv1126-usb2phy"; 1132*4882a593Smuzhiyun reg = <0xff4c0000 0x8000>; 1133*4882a593Smuzhiyun rockchip,grf = <&grf>; 1134*4882a593Smuzhiyun clocks = <&pmucru CLK_USBPHY_OTG_REF>, <&cru PCLK_USBPHY_OTG>; 1135*4882a593Smuzhiyun clock-names = "phyclk", "pclk"; 1136*4882a593Smuzhiyun resets = <&cru SRST_USBPHYPOR_OTG>, <&cru SRST_USBPHY_OTG_P>; 1137*4882a593Smuzhiyun reset-names = "u2phy", "u2phy-apb"; 1138*4882a593Smuzhiyun #clock-cells = <0>; 1139*4882a593Smuzhiyun status = "disabled"; 1140*4882a593Smuzhiyun 1141*4882a593Smuzhiyun u2phy_otg: otg-port { 1142*4882a593Smuzhiyun #phy-cells = <0>; 1143*4882a593Smuzhiyun interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, 1144*4882a593Smuzhiyun <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 1145*4882a593Smuzhiyun <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 1146*4882a593Smuzhiyun <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 1147*4882a593Smuzhiyun interrupt-names = "otg-bvalid", "otg-id", 1148*4882a593Smuzhiyun "linestate", "disconnect"; 1149*4882a593Smuzhiyun status = "disabled"; 1150*4882a593Smuzhiyun }; 1151*4882a593Smuzhiyun }; 1152*4882a593Smuzhiyun 1153*4882a593Smuzhiyun u2phy1: usb2-phy@ff4c8000 { 1154*4882a593Smuzhiyun compatible = "rockchip,rv1126-usb2phy"; 1155*4882a593Smuzhiyun reg = <0xff4c8000 0x8000>; 1156*4882a593Smuzhiyun rockchip,grf = <&grf>; 1157*4882a593Smuzhiyun clocks = <&pmucru CLK_USBPHY_HOST_REF>, <&cru PCLK_USBPHY_HOST>; 1158*4882a593Smuzhiyun clock-names = "phyclk", "pclk"; 1159*4882a593Smuzhiyun assigned-clocks = <&cru USB480M>; 1160*4882a593Smuzhiyun assigned-clock-parents = <&u2phy1>; 1161*4882a593Smuzhiyun resets = <&cru SRST_USBPHYPOR_HOST>, <&cru SRST_USBPHY_HOST_P>; 1162*4882a593Smuzhiyun reset-names = "u2phy", "u2phy-apb"; 1163*4882a593Smuzhiyun #clock-cells = <0>; 1164*4882a593Smuzhiyun clock-output-names = "usb480m_phy"; 1165*4882a593Smuzhiyun status = "disabled"; 1166*4882a593Smuzhiyun 1167*4882a593Smuzhiyun u2phy_host: host-port { 1168*4882a593Smuzhiyun #phy-cells = <0>; 1169*4882a593Smuzhiyun interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 1170*4882a593Smuzhiyun <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>; 1171*4882a593Smuzhiyun interrupt-names = "linestate", "disconnect"; 1172*4882a593Smuzhiyun status = "disabled"; 1173*4882a593Smuzhiyun }; 1174*4882a593Smuzhiyun }; 1175*4882a593Smuzhiyun 1176*4882a593Smuzhiyun mipi_dphy: mipi-dphy@ff4d0000 { 1177*4882a593Smuzhiyun compatible = "rockchip,rv1126-mipi-dphy", "rockchip,rk3568-video-phy"; 1178*4882a593Smuzhiyun reg = <0xff4d0000 0x500>, <0xffb30000 0x500>; 1179*4882a593Smuzhiyun reg-names = "phy", "host"; 1180*4882a593Smuzhiyun assigned-clocks = <&pmucru CLK_MIPIDSIPHY_REF>; 1181*4882a593Smuzhiyun assigned-clock-rates = <24000000>; 1182*4882a593Smuzhiyun clocks = <&pmucru CLK_MIPIDSIPHY_REF>, 1183*4882a593Smuzhiyun <&cru PCLK_DSIPHY>, <&cru PCLK_DSIHOST>; 1184*4882a593Smuzhiyun clock-names = "ref", "pclk", "pclk_host"; 1185*4882a593Smuzhiyun #clock-cells = <0>; 1186*4882a593Smuzhiyun resets = <&cru SRST_DSIPHY_P>; 1187*4882a593Smuzhiyun reset-names = "apb"; 1188*4882a593Smuzhiyun #phy-cells = <0>; 1189*4882a593Smuzhiyun rockchip,grf = <&grf>; 1190*4882a593Smuzhiyun status = "disabled"; 1191*4882a593Smuzhiyun }; 1192*4882a593Smuzhiyun 1193*4882a593Smuzhiyun rng: rng@ff500400 { 1194*4882a593Smuzhiyun compatible = "rockchip,cryptov2-rng"; 1195*4882a593Smuzhiyun reg = <0xff500400 0x80>; 1196*4882a593Smuzhiyun clocks = <&cru HCLK_CRYPTO>; 1197*4882a593Smuzhiyun clock-names = "hclk_crypto"; 1198*4882a593Smuzhiyun power-domains = <&power RV1126_PD_CRYPTO>; 1199*4882a593Smuzhiyun resets = <&cru SRST_CRYPTO_CORE>; 1200*4882a593Smuzhiyun reset-names = "reset"; 1201*4882a593Smuzhiyun status = "disabled"; 1202*4882a593Smuzhiyun }; 1203*4882a593Smuzhiyun 1204*4882a593Smuzhiyun crypto: crypto@ff500000 { 1205*4882a593Smuzhiyun compatible = "rockchip,rv1126-crypto"; 1206*4882a593Smuzhiyun reg = <0xff500000 0x400>, <0xff500480 0x3B80>; 1207*4882a593Smuzhiyun interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 1208*4882a593Smuzhiyun clocks = <&cru CLK_CRYPTO_CORE>, <&cru CLK_CRYPTO_PKA>, 1209*4882a593Smuzhiyun <&cru ACLK_CRYPTO>, <&cru HCLK_CRYPTO>; 1210*4882a593Smuzhiyun clock-names = "aclk", "hclk", "sclk", "apb_pclk"; 1211*4882a593Smuzhiyun power-domains = <&power RV1126_PD_CRYPTO>; 1212*4882a593Smuzhiyun resets = <&cru SRST_CRYPTO_CORE>; 1213*4882a593Smuzhiyun reset-names = "crypto-rst"; 1214*4882a593Smuzhiyun status = "disabled"; 1215*4882a593Smuzhiyun }; 1216*4882a593Smuzhiyun 1217*4882a593Smuzhiyun i2c1: i2c@ff510000 { 1218*4882a593Smuzhiyun compatible = "rockchip,rv1126-i2c", "rockchip,rk3399-i2c"; 1219*4882a593Smuzhiyun reg = <0xff510000 0x1000>; 1220*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 1221*4882a593Smuzhiyun #address-cells = <1>; 1222*4882a593Smuzhiyun #size-cells = <0>; 1223*4882a593Smuzhiyun clocks = <&cru CLK_I2C1>, <&cru PCLK_I2C1>; 1224*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1225*4882a593Smuzhiyun pinctrl-names = "default"; 1226*4882a593Smuzhiyun pinctrl-0 = <&i2c1_xfer>; 1227*4882a593Smuzhiyun status = "disabled"; 1228*4882a593Smuzhiyun }; 1229*4882a593Smuzhiyun 1230*4882a593Smuzhiyun i2c3: i2c@ff520000 { 1231*4882a593Smuzhiyun compatible = "rockchip,rv1126-i2c", "rockchip,rk3399-i2c"; 1232*4882a593Smuzhiyun reg = <0xff520000 0x1000>; 1233*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 1234*4882a593Smuzhiyun #address-cells = <1>; 1235*4882a593Smuzhiyun #size-cells = <0>; 1236*4882a593Smuzhiyun clocks = <&cru CLK_I2C3>, <&cru PCLK_I2C3>; 1237*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1238*4882a593Smuzhiyun pinctrl-names = "default"; 1239*4882a593Smuzhiyun pinctrl-0 = <&i2c3m0_xfer>; 1240*4882a593Smuzhiyun status = "disabled"; 1241*4882a593Smuzhiyun }; 1242*4882a593Smuzhiyun 1243*4882a593Smuzhiyun i2c4: i2c@ff530000 { 1244*4882a593Smuzhiyun compatible = "rockchip,rv1126-i2c", "rockchip,rk3399-i2c"; 1245*4882a593Smuzhiyun reg = <0xff530000 0x1000>; 1246*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 1247*4882a593Smuzhiyun #address-cells = <1>; 1248*4882a593Smuzhiyun #size-cells = <0>; 1249*4882a593Smuzhiyun clocks = <&cru CLK_I2C4>, <&cru PCLK_I2C4>; 1250*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1251*4882a593Smuzhiyun pinctrl-names = "default"; 1252*4882a593Smuzhiyun pinctrl-0 = <&i2c4m0_xfer>; 1253*4882a593Smuzhiyun status = "disabled"; 1254*4882a593Smuzhiyun }; 1255*4882a593Smuzhiyun 1256*4882a593Smuzhiyun i2c5: i2c@ff540000 { 1257*4882a593Smuzhiyun compatible = "rockchip,rv1126-i2c", "rockchip,rk3399-i2c"; 1258*4882a593Smuzhiyun reg = <0xff540000 0x1000>; 1259*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 1260*4882a593Smuzhiyun #address-cells = <1>; 1261*4882a593Smuzhiyun #size-cells = <0>; 1262*4882a593Smuzhiyun clocks = <&cru CLK_I2C5>, <&cru PCLK_I2C5>; 1263*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1264*4882a593Smuzhiyun pinctrl-names = "default"; 1265*4882a593Smuzhiyun pinctrl-0 = <&i2c5m0_xfer>; 1266*4882a593Smuzhiyun status = "disabled"; 1267*4882a593Smuzhiyun }; 1268*4882a593Smuzhiyun 1269*4882a593Smuzhiyun pwm8: pwm@ff550000 { 1270*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 1271*4882a593Smuzhiyun reg = <0xff550000 0x10>; 1272*4882a593Smuzhiyun #pwm-cells = <3>; 1273*4882a593Smuzhiyun pinctrl-names = "active"; 1274*4882a593Smuzhiyun pinctrl-0 = <&pwm8m0_pins>; 1275*4882a593Smuzhiyun clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>; 1276*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1277*4882a593Smuzhiyun status = "disabled"; 1278*4882a593Smuzhiyun }; 1279*4882a593Smuzhiyun 1280*4882a593Smuzhiyun pwm9: pwm@ff550010 { 1281*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 1282*4882a593Smuzhiyun reg = <0xff550010 0x10>; 1283*4882a593Smuzhiyun #pwm-cells = <3>; 1284*4882a593Smuzhiyun pinctrl-names = "active"; 1285*4882a593Smuzhiyun pinctrl-0 = <&pwm9m0_pins>; 1286*4882a593Smuzhiyun clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>; 1287*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1288*4882a593Smuzhiyun status = "disabled"; 1289*4882a593Smuzhiyun }; 1290*4882a593Smuzhiyun 1291*4882a593Smuzhiyun pwm10: pwm@ff550020 { 1292*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 1293*4882a593Smuzhiyun reg = <0xff550020 0x10>; 1294*4882a593Smuzhiyun #pwm-cells = <3>; 1295*4882a593Smuzhiyun pinctrl-names = "active"; 1296*4882a593Smuzhiyun pinctrl-0 = <&pwm10m0_pins>; 1297*4882a593Smuzhiyun clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>; 1298*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1299*4882a593Smuzhiyun status = "disabled"; 1300*4882a593Smuzhiyun }; 1301*4882a593Smuzhiyun 1302*4882a593Smuzhiyun pwm11: pwm@ff550030 { 1303*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 1304*4882a593Smuzhiyun reg = <0xff550030 0x10>; 1305*4882a593Smuzhiyun #pwm-cells = <3>; 1306*4882a593Smuzhiyun pinctrl-names = "active"; 1307*4882a593Smuzhiyun pinctrl-0 = <&pwm11m0_pins>; 1308*4882a593Smuzhiyun clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>; 1309*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1310*4882a593Smuzhiyun status = "disabled"; 1311*4882a593Smuzhiyun }; 1312*4882a593Smuzhiyun 1313*4882a593Smuzhiyun uart0: serial@ff560000 { 1314*4882a593Smuzhiyun compatible = "rockchip,rv1126-uart", "snps,dw-apb-uart"; 1315*4882a593Smuzhiyun reg = <0xff560000 0x100>; 1316*4882a593Smuzhiyun interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 1317*4882a593Smuzhiyun reg-shift = <2>; 1318*4882a593Smuzhiyun reg-io-width = <4>; 1319*4882a593Smuzhiyun dmas = <&dmac 5>, <&dmac 4>; 1320*4882a593Smuzhiyun clock-frequency = <24000000>; 1321*4882a593Smuzhiyun clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>; 1322*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1323*4882a593Smuzhiyun pinctrl-names = "default"; 1324*4882a593Smuzhiyun pinctrl-0 = <&uart0_xfer &uart0_ctsn &uart0_rtsn>; 1325*4882a593Smuzhiyun status = "disabled"; 1326*4882a593Smuzhiyun }; 1327*4882a593Smuzhiyun 1328*4882a593Smuzhiyun uart2: serial@ff570000 { 1329*4882a593Smuzhiyun compatible = "rockchip,rv1126-uart", "snps,dw-apb-uart"; 1330*4882a593Smuzhiyun reg = <0xff570000 0x100>; 1331*4882a593Smuzhiyun interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 1332*4882a593Smuzhiyun reg-shift = <2>; 1333*4882a593Smuzhiyun reg-io-width = <4>; 1334*4882a593Smuzhiyun dmas = <&dmac 9>, <&dmac 8>; 1335*4882a593Smuzhiyun clock-frequency = <24000000>; 1336*4882a593Smuzhiyun clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>; 1337*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1338*4882a593Smuzhiyun pinctrl-names = "default"; 1339*4882a593Smuzhiyun pinctrl-0 = <&uart2m1_xfer>; 1340*4882a593Smuzhiyun status = "disabled"; 1341*4882a593Smuzhiyun }; 1342*4882a593Smuzhiyun 1343*4882a593Smuzhiyun uart3: serial@ff580000 { 1344*4882a593Smuzhiyun compatible = "rockchip,rv1126-uart", "snps,dw-apb-uart"; 1345*4882a593Smuzhiyun reg = <0xff580000 0x100>; 1346*4882a593Smuzhiyun interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 1347*4882a593Smuzhiyun reg-shift = <2>; 1348*4882a593Smuzhiyun reg-io-width = <4>; 1349*4882a593Smuzhiyun dmas = <&dmac 11>, <&dmac 10>; 1350*4882a593Smuzhiyun clock-frequency = <24000000>; 1351*4882a593Smuzhiyun clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>; 1352*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1353*4882a593Smuzhiyun pinctrl-names = "default"; 1354*4882a593Smuzhiyun pinctrl-0 = <&uart3m0_xfer &uart3m0_ctsn &uart3m0_rtsn>; 1355*4882a593Smuzhiyun status = "disabled"; 1356*4882a593Smuzhiyun }; 1357*4882a593Smuzhiyun 1358*4882a593Smuzhiyun uart4: serial@ff590000 { 1359*4882a593Smuzhiyun compatible = "rockchip,rv1126-uart", "snps,dw-apb-uart"; 1360*4882a593Smuzhiyun reg = <0xff590000 0x100>; 1361*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1362*4882a593Smuzhiyun reg-shift = <2>; 1363*4882a593Smuzhiyun reg-io-width = <4>; 1364*4882a593Smuzhiyun dmas = <&dmac 13>, <&dmac 12>; 1365*4882a593Smuzhiyun clock-frequency = <24000000>; 1366*4882a593Smuzhiyun clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>; 1367*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1368*4882a593Smuzhiyun pinctrl-names = "default"; 1369*4882a593Smuzhiyun pinctrl-0 = <&uart4m0_xfer &uart4m0_ctsn &uart4m0_rtsn>; 1370*4882a593Smuzhiyun status = "disabled"; 1371*4882a593Smuzhiyun }; 1372*4882a593Smuzhiyun 1373*4882a593Smuzhiyun uart5: serial@ff5a0000 { 1374*4882a593Smuzhiyun compatible = "rockchip,rv1126-uart", "snps,dw-apb-uart"; 1375*4882a593Smuzhiyun reg = <0xff5a0000 0x100>; 1376*4882a593Smuzhiyun interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1377*4882a593Smuzhiyun reg-shift = <2>; 1378*4882a593Smuzhiyun reg-io-width = <4>; 1379*4882a593Smuzhiyun dmas = <&dmac 15>, <&dmac 14>; 1380*4882a593Smuzhiyun clock-frequency = <24000000>; 1381*4882a593Smuzhiyun clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>; 1382*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1383*4882a593Smuzhiyun pinctrl-names = "default"; 1384*4882a593Smuzhiyun pinctrl-0 = <&uart5m0_xfer &uart5m0_ctsn &uart5m0_rtsn>; 1385*4882a593Smuzhiyun status = "disabled"; 1386*4882a593Smuzhiyun }; 1387*4882a593Smuzhiyun 1388*4882a593Smuzhiyun spi1: spi@ff5b0000 { 1389*4882a593Smuzhiyun compatible = "rockchip,rv1126-spi", "rockchip,rk3066-spi"; 1390*4882a593Smuzhiyun reg = <0xff5b0000 0x1000>; 1391*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 1392*4882a593Smuzhiyun #address-cells = <1>; 1393*4882a593Smuzhiyun #size-cells = <0>; 1394*4882a593Smuzhiyun clocks = <&cru CLK_SPI1>, <&cru PCLK_SPI1>; 1395*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 1396*4882a593Smuzhiyun dmas = <&dmac 3>, <&dmac 2>; 1397*4882a593Smuzhiyun dma-names = "tx", "rx"; 1398*4882a593Smuzhiyun pinctrl-names = "default", "high_speed"; 1399*4882a593Smuzhiyun pinctrl-0 = <&spi1m0_cs0 &spi1m0_cs1 &spi1m0_pins>; 1400*4882a593Smuzhiyun pinctrl-1 = <&spi1m0_cs0 &spi1m0_cs1 &spi1m0_pins_hs>; 1401*4882a593Smuzhiyun status = "disabled"; 1402*4882a593Smuzhiyun }; 1403*4882a593Smuzhiyun 1404*4882a593Smuzhiyun otp: otp@ff5c0000 { 1405*4882a593Smuzhiyun compatible = "rockchip,rv1126-otp"; 1406*4882a593Smuzhiyun reg = <0xff5c0000 0x1000>; 1407*4882a593Smuzhiyun #address-cells = <1>; 1408*4882a593Smuzhiyun #size-cells = <1>; 1409*4882a593Smuzhiyun clocks = <&cru CLK_OTP>, <&cru PCLK_OTP>; 1410*4882a593Smuzhiyun clock-names = "otp", "apb_pclk"; 1411*4882a593Smuzhiyun status = "disabled"; 1412*4882a593Smuzhiyun 1413*4882a593Smuzhiyun /* Data cells */ 1414*4882a593Smuzhiyun otp_cpu_code: cpu-code@2 { 1415*4882a593Smuzhiyun reg = <0x02 0x2>; 1416*4882a593Smuzhiyun }; 1417*4882a593Smuzhiyun otp_id: id@7 { 1418*4882a593Smuzhiyun reg = <0x07 0x10>; 1419*4882a593Smuzhiyun }; 1420*4882a593Smuzhiyun cpu_leakage: cpu-leakage@17 { 1421*4882a593Smuzhiyun reg = <0x17 0x1>; 1422*4882a593Smuzhiyun }; 1423*4882a593Smuzhiyun logic_leakage: logic-leakage@18 { 1424*4882a593Smuzhiyun reg = <0x18 0x1>; 1425*4882a593Smuzhiyun }; 1426*4882a593Smuzhiyun npu_leakage: npu-leakage@19 { 1427*4882a593Smuzhiyun reg = <0x19 0x1>; 1428*4882a593Smuzhiyun }; 1429*4882a593Smuzhiyun venc_leakage: venc-leakage@1a { 1430*4882a593Smuzhiyun reg = <0x1a 0x1>; 1431*4882a593Smuzhiyun }; 1432*4882a593Smuzhiyun cpu_performance: cpu-performance@1e { 1433*4882a593Smuzhiyun reg = <0x1e 0x1>; 1434*4882a593Smuzhiyun bits = <4 3>; 1435*4882a593Smuzhiyun }; 1436*4882a593Smuzhiyun npu_performance: npu-performance@1f { 1437*4882a593Smuzhiyun reg = <0x1f 0x1>; 1438*4882a593Smuzhiyun bits = <0 2>; 1439*4882a593Smuzhiyun }; 1440*4882a593Smuzhiyun venc_performance: venc-performance@1f { 1441*4882a593Smuzhiyun reg = <0x1f 0x1>; 1442*4882a593Smuzhiyun bits = <2 2>; 1443*4882a593Smuzhiyun }; 1444*4882a593Smuzhiyun cpu_tsadc_trim_l: cpu-tsadc-trim-l@23 { 1445*4882a593Smuzhiyun reg = <0x23 0x1>; 1446*4882a593Smuzhiyun }; 1447*4882a593Smuzhiyun cpu_tsadc_trim_h: cpu-tsadc-trim-h@24 { 1448*4882a593Smuzhiyun reg = <0x24 0x1>; 1449*4882a593Smuzhiyun bits = <0 4>; 1450*4882a593Smuzhiyun }; 1451*4882a593Smuzhiyun npu_tsadc_trim_l: npu-tsadc-trim-l@25 { 1452*4882a593Smuzhiyun reg = <0x25 0x1>; 1453*4882a593Smuzhiyun }; 1454*4882a593Smuzhiyun npu_tsadc_trim_h: npu-tsadc-trim-h@26 { 1455*4882a593Smuzhiyun reg = <0x26 0x1>; 1456*4882a593Smuzhiyun bits = <0 4>; 1457*4882a593Smuzhiyun }; 1458*4882a593Smuzhiyun tsadc_trim_base: tsadc-trim-base@27 { 1459*4882a593Smuzhiyun reg = <0x27 0x1>; 1460*4882a593Smuzhiyun }; 1461*4882a593Smuzhiyun }; 1462*4882a593Smuzhiyun 1463*4882a593Smuzhiyun saradc: saradc@ff5e0000 { 1464*4882a593Smuzhiyun compatible = "rockchip,rk3399-saradc"; 1465*4882a593Smuzhiyun reg = <0xff5e0000 0x100>; 1466*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 1467*4882a593Smuzhiyun #io-channel-cells = <1>; 1468*4882a593Smuzhiyun clocks = <&cru CLK_SARADC>, <&cru PCLK_SARADC>; 1469*4882a593Smuzhiyun clock-names = "saradc", "apb_pclk"; 1470*4882a593Smuzhiyun resets = <&cru SRST_SARADC_P>; 1471*4882a593Smuzhiyun reset-names = "saradc-apb"; 1472*4882a593Smuzhiyun status = "disabled"; 1473*4882a593Smuzhiyun }; 1474*4882a593Smuzhiyun 1475*4882a593Smuzhiyun cpu_tsadc: tsadc@ff5f0000 { 1476*4882a593Smuzhiyun compatible = "rockchip,rv1126-tsadc"; 1477*4882a593Smuzhiyun reg = <0xff5f0000 0x100>; 1478*4882a593Smuzhiyun rockchip,grf = <&grf>; 1479*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 1480*4882a593Smuzhiyun assigned-clocks = <&cru CLK_CPU_TSADC>; 1481*4882a593Smuzhiyun assigned-clock-rates = <4000000>; 1482*4882a593Smuzhiyun clocks = <&cru CLK_CPU_TSADC>, <&cru PCLK_CPU_TSADC>, 1483*4882a593Smuzhiyun <&cru CLK_CPU_TSADCPHY>; 1484*4882a593Smuzhiyun clock-names = "tsadc", "apb_pclk", "phy_clk"; 1485*4882a593Smuzhiyun resets = <&cru SRST_CPU_TSADC_P>, <&cru SRST_CPU_TSADC>, 1486*4882a593Smuzhiyun <&cru SRST_CPU_TSADCPHY>; 1487*4882a593Smuzhiyun reset-names = "tsadc-apb", "tsadc", "tsadc-phy"; 1488*4882a593Smuzhiyun rockchip,hw-tshut-temp = <120000>; 1489*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 1490*4882a593Smuzhiyun nvmem-cells = <&cpu_tsadc_trim_l>, <&cpu_tsadc_trim_h>, <&tsadc_trim_base>; 1491*4882a593Smuzhiyun nvmem-cell-names = "trim_l", "trim_h", "trim_base"; 1492*4882a593Smuzhiyun rockchip,hw-tshut-mode = <0>; /* tshut mode 0:CRU 1:GPIO */ 1493*4882a593Smuzhiyun rockchip,hw-tshut-polarity = <0>; /* tshut polarity 0:LOW 1:HIGH */ 1494*4882a593Smuzhiyun pinctrl-names = "gpio", "otpout"; 1495*4882a593Smuzhiyun pinctrl-0 = <&tsadcm0_shut>; 1496*4882a593Smuzhiyun pinctrl-1 = <&tsadc_shutorg>; 1497*4882a593Smuzhiyun status = "disabled"; 1498*4882a593Smuzhiyun }; 1499*4882a593Smuzhiyun 1500*4882a593Smuzhiyun npu_tsadc: tsadc@ff5f8000 { 1501*4882a593Smuzhiyun compatible = "rockchip,rv1126-tsadc"; 1502*4882a593Smuzhiyun reg = <0xff5f8000 0x100>; 1503*4882a593Smuzhiyun rockchip,grf = <&grf>; 1504*4882a593Smuzhiyun interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; 1505*4882a593Smuzhiyun assigned-clocks = <&cru CLK_NPU_TSADC>; 1506*4882a593Smuzhiyun assigned-clock-rates = <4000000>; 1507*4882a593Smuzhiyun clocks = <&cru CLK_NPU_TSADC>, <&cru PCLK_NPU_TSADC>, 1508*4882a593Smuzhiyun <&cru CLK_NPU_TSADCPHY>; 1509*4882a593Smuzhiyun clock-names = "tsadc", "apb_pclk", "phy_clk"; 1510*4882a593Smuzhiyun resets = <&cru SRST_NPU_TSADC_P>, <&cru SRST_NPU_TSADC>, 1511*4882a593Smuzhiyun <&cru SRST_NPU_TSADCPHY>; 1512*4882a593Smuzhiyun reset-names = "tsadc-apb", "tsadc", "tsadc-phy"; 1513*4882a593Smuzhiyun rockchip,hw-tshut-temp = <120000>; 1514*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 1515*4882a593Smuzhiyun nvmem-cells = <&npu_tsadc_trim_l>, <&npu_tsadc_trim_h>, <&tsadc_trim_base>; 1516*4882a593Smuzhiyun nvmem-cell-names = "trim_l", "trim_h", "trim_base"; 1517*4882a593Smuzhiyun rockchip,hw-tshut-mode = <0>; /* tshut mode 0:CRU 1:GPIO */ 1518*4882a593Smuzhiyun rockchip,hw-tshut-polarity = <0>; /* tshut polarity 0:LOW 1:HIGH */ 1519*4882a593Smuzhiyun pinctrl-names = "gpio", "otpout"; 1520*4882a593Smuzhiyun pinctrl-0 = <&tsadcm0_shut>; 1521*4882a593Smuzhiyun pinctrl-1 = <&tsadc_shutorg>; 1522*4882a593Smuzhiyun status = "disabled"; 1523*4882a593Smuzhiyun }; 1524*4882a593Smuzhiyun 1525*4882a593Smuzhiyun dcf: dcf@ff600000 { 1526*4882a593Smuzhiyun compatible = "syscon"; 1527*4882a593Smuzhiyun reg = <0xff600000 0x1000>; 1528*4882a593Smuzhiyun status = "disabled"; 1529*4882a593Smuzhiyun }; 1530*4882a593Smuzhiyun 1531*4882a593Smuzhiyun can: can@ff610000 { 1532*4882a593Smuzhiyun compatible = "rockchip,can-1.0"; 1533*4882a593Smuzhiyun reg = <0xff610000 0x100>; 1534*4882a593Smuzhiyun interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; 1535*4882a593Smuzhiyun assigned-clocks = <&cru CLK_CAN>; 1536*4882a593Smuzhiyun assigned-clock-rates = <200000000>; 1537*4882a593Smuzhiyun clocks = <&cru CLK_CAN>, <&cru PCLK_CAN>; 1538*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1539*4882a593Smuzhiyun resets = <&cru SRST_CAN>, <&cru SRST_CAN_P>; 1540*4882a593Smuzhiyun reset-names = "can", "can-apb"; 1541*4882a593Smuzhiyun status = "disabled"; 1542*4882a593Smuzhiyun }; 1543*4882a593Smuzhiyun 1544*4882a593Smuzhiyun rktimer: rktimer@ff660000 { 1545*4882a593Smuzhiyun compatible = "rockchip,rk3288-timer"; 1546*4882a593Smuzhiyun reg = <0xff660000 0x20>; 1547*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 1548*4882a593Smuzhiyun clocks = <&cru PCLK_TIMER>, <&cru CLK_TIMER0>; 1549*4882a593Smuzhiyun clock-names = "pclk", "timer"; 1550*4882a593Smuzhiyun }; 1551*4882a593Smuzhiyun 1552*4882a593Smuzhiyun wdt: watchdog@ff680000 { 1553*4882a593Smuzhiyun compatible = "rockchip,rv1126-wdt", "snps,dw-wdt"; 1554*4882a593Smuzhiyun reg = <0xff680000 0x100>; 1555*4882a593Smuzhiyun clocks = <&cru PCLK_WDT>; 1556*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 1557*4882a593Smuzhiyun status = "disabled"; 1558*4882a593Smuzhiyun }; 1559*4882a593Smuzhiyun 1560*4882a593Smuzhiyun mailbox: mailbox@ff6a0000 { 1561*4882a593Smuzhiyun compatible = "rockchip,rv1126-mailbox", 1562*4882a593Smuzhiyun "rockchip,rk3368-mailbox"; 1563*4882a593Smuzhiyun reg = <0xff6a0000 0x1000>; 1564*4882a593Smuzhiyun interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>; 1565*4882a593Smuzhiyun clocks = <&cru PCLK_MAILBOX>; 1566*4882a593Smuzhiyun clock-names = "pclk_mailbox"; 1567*4882a593Smuzhiyun #mbox-cells = <1>; 1568*4882a593Smuzhiyun status = "disabled"; 1569*4882a593Smuzhiyun }; 1570*4882a593Smuzhiyun 1571*4882a593Smuzhiyun hw_decompress: decompress@ff6c0000 { 1572*4882a593Smuzhiyun compatible = "rockchip,hw-decompress"; 1573*4882a593Smuzhiyun reg = <0xff6c0000 0x1000>; 1574*4882a593Smuzhiyun interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 1575*4882a593Smuzhiyun clocks = <&cru ACLK_DECOM>, <&cru DCLK_DECOM>, <&cru PCLK_DECOM>; 1576*4882a593Smuzhiyun clock-names = "aclk", "dclk", "pclk"; 1577*4882a593Smuzhiyun resets = <&cru SRST_DECOM_D>; 1578*4882a593Smuzhiyun reset-names = "dresetn"; 1579*4882a593Smuzhiyun status = "disabled"; 1580*4882a593Smuzhiyun }; 1581*4882a593Smuzhiyun 1582*4882a593Smuzhiyun i2s0_8ch: i2s@ff800000 { 1583*4882a593Smuzhiyun compatible = "rockchip,rv1126-i2s-tdm"; 1584*4882a593Smuzhiyun reg = <0xff800000 0x1000>; 1585*4882a593Smuzhiyun interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 1586*4882a593Smuzhiyun clocks = <&cru MCLK_I2S0_TX>, <&cru MCLK_I2S0_RX>, <&cru HCLK_I2S0>; 1587*4882a593Smuzhiyun clock-names = "mclk_tx", "mclk_rx", "hclk"; 1588*4882a593Smuzhiyun dmas = <&dmac 20>, <&dmac 19>; 1589*4882a593Smuzhiyun dma-names = "tx", "rx"; 1590*4882a593Smuzhiyun resets = <&cru SRST_I2S0_TX_M>, <&cru SRST_I2S0_RX_M>; 1591*4882a593Smuzhiyun reset-names = "tx-m", "rx-m"; 1592*4882a593Smuzhiyun rockchip,cru = <&cru>; 1593*4882a593Smuzhiyun rockchip,grf = <&grf>; 1594*4882a593Smuzhiyun pinctrl-names = "default"; 1595*4882a593Smuzhiyun pinctrl-0 = <&i2s0m0_sclk_tx 1596*4882a593Smuzhiyun &i2s0m0_sclk_rx 1597*4882a593Smuzhiyun &i2s0m0_lrck_tx 1598*4882a593Smuzhiyun &i2s0m0_lrck_rx 1599*4882a593Smuzhiyun &i2s0m0_sdi0 1600*4882a593Smuzhiyun &i2s0m0_sdo0 1601*4882a593Smuzhiyun &i2s0m0_sdo1_sdi3 1602*4882a593Smuzhiyun &i2s0m0_sdo2_sdi2 1603*4882a593Smuzhiyun &i2s0m0_sdo3_sdi1>; 1604*4882a593Smuzhiyun status = "disabled"; 1605*4882a593Smuzhiyun }; 1606*4882a593Smuzhiyun 1607*4882a593Smuzhiyun i2s1_2ch: i2s@ff810000 { 1608*4882a593Smuzhiyun compatible = "rockchip,rv1126-i2s", "rockchip,rk3066-i2s"; 1609*4882a593Smuzhiyun reg = <0xff810000 0x1000>; 1610*4882a593Smuzhiyun interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 1611*4882a593Smuzhiyun clocks = <&cru MCLK_I2S1>, <&cru HCLK_I2S1>; 1612*4882a593Smuzhiyun clock-names = "i2s_clk", "i2s_hclk"; 1613*4882a593Smuzhiyun dmas = <&dmac 22>, <&dmac 21>; 1614*4882a593Smuzhiyun dma-names = "tx", "rx"; 1615*4882a593Smuzhiyun pinctrl-names = "default"; 1616*4882a593Smuzhiyun pinctrl-0 = <&i2s1m0_sclk 1617*4882a593Smuzhiyun &i2s1m0_lrck 1618*4882a593Smuzhiyun &i2s1m0_sdi 1619*4882a593Smuzhiyun &i2s1m0_sdo>; 1620*4882a593Smuzhiyun status = "disabled"; 1621*4882a593Smuzhiyun }; 1622*4882a593Smuzhiyun 1623*4882a593Smuzhiyun i2s2_2ch: i2s@ff820000 { 1624*4882a593Smuzhiyun compatible = "rockchip,rv1126-i2s", "rockchip,rk3066-i2s"; 1625*4882a593Smuzhiyun reg = <0xff820000 0x1000>; 1626*4882a593Smuzhiyun interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 1627*4882a593Smuzhiyun clocks = <&cru MCLK_I2S2>, <&cru HCLK_I2S2>; 1628*4882a593Smuzhiyun clock-names = "i2s_clk", "i2s_hclk"; 1629*4882a593Smuzhiyun dmas = <&dmac 24>, <&dmac 23>; 1630*4882a593Smuzhiyun dma-names = "tx", "rx"; 1631*4882a593Smuzhiyun pinctrl-names = "default"; 1632*4882a593Smuzhiyun pinctrl-0 = <&i2s2m0_sclk 1633*4882a593Smuzhiyun &i2s2m0_lrck 1634*4882a593Smuzhiyun &i2s2m0_sdi 1635*4882a593Smuzhiyun &i2s2m0_sdo>; 1636*4882a593Smuzhiyun status = "disabled"; 1637*4882a593Smuzhiyun }; 1638*4882a593Smuzhiyun 1639*4882a593Smuzhiyun pdm: pdm@ff830000 { 1640*4882a593Smuzhiyun compatible = "rockchip,rv1126-pdm", "rockchip,pdm"; 1641*4882a593Smuzhiyun reg = <0xff830000 0x1000>; 1642*4882a593Smuzhiyun clocks = <&cru MCLK_PDM>, <&cru HCLK_PDM>; 1643*4882a593Smuzhiyun clock-names = "pdm_clk", "pdm_hclk"; 1644*4882a593Smuzhiyun dmas = <&dmac 25>; 1645*4882a593Smuzhiyun dma-names = "rx"; 1646*4882a593Smuzhiyun pinctrl-names = "default"; 1647*4882a593Smuzhiyun pinctrl-0 = <&pdmm0_clk 1648*4882a593Smuzhiyun &pdmm0_clk1 1649*4882a593Smuzhiyun &pdmm0_sdi0 1650*4882a593Smuzhiyun &pdmm0_sdi1 1651*4882a593Smuzhiyun &pdmm0_sdi2 1652*4882a593Smuzhiyun &pdmm0_sdi3>; 1653*4882a593Smuzhiyun status = "disabled"; 1654*4882a593Smuzhiyun }; 1655*4882a593Smuzhiyun 1656*4882a593Smuzhiyun audpwm: audpwm@ff840000 { 1657*4882a593Smuzhiyun compatible = "rockchip,rv1126-audio-pwm", "rockchip,audio-pwm-v1"; 1658*4882a593Smuzhiyun reg = <0xff840000 0x1000>; 1659*4882a593Smuzhiyun clocks = <&cru SCLK_AUDPWM>, <&cru HCLK_AUDPWM>; 1660*4882a593Smuzhiyun clock-names = "clk", "hclk"; 1661*4882a593Smuzhiyun dmas = <&dmac 26>; 1662*4882a593Smuzhiyun dma-names = "tx"; 1663*4882a593Smuzhiyun pinctrl-names = "default"; 1664*4882a593Smuzhiyun pinctrl-0 = <&audpwmm0_pins>; 1665*4882a593Smuzhiyun rockchip,sample-width-bits = <11>; 1666*4882a593Smuzhiyun rockchip,interpolat-points = <1>; 1667*4882a593Smuzhiyun status = "disabled"; 1668*4882a593Smuzhiyun }; 1669*4882a593Smuzhiyun 1670*4882a593Smuzhiyun rkacdc_dig: codec-digital@ff850000 { 1671*4882a593Smuzhiyun compatible = "rockchip,rv1126-codec-digital", "rockchip,codec-digital-v1"; 1672*4882a593Smuzhiyun reg = <0xff850000 0x1000>; 1673*4882a593Smuzhiyun clocks = <&cru CLK_ACDCDIG_ADC>, <&cru CLK_ACDCDIG_DAC>, <&cru PCLK_ACDCDIG>; 1674*4882a593Smuzhiyun clock-names = "adc", "dac", "pclk"; 1675*4882a593Smuzhiyun pinctrl-names = "default"; 1676*4882a593Smuzhiyun pinctrl-0 = <&acodec_pins>; 1677*4882a593Smuzhiyun resets = <&cru SRST_ACDCDIG>; 1678*4882a593Smuzhiyun reset-names = "reset" ; 1679*4882a593Smuzhiyun rockchip,grf = <&grf>; 1680*4882a593Smuzhiyun status = "disabled"; 1681*4882a593Smuzhiyun }; 1682*4882a593Smuzhiyun 1683*4882a593Smuzhiyun dfi: dfi@ff9c0000 { 1684*4882a593Smuzhiyun reg = <0xff9c0000 0x400>; 1685*4882a593Smuzhiyun compatible = "rockchip,rv1126-dfi"; 1686*4882a593Smuzhiyun rockchip,pmugrf = <&pmugrf>; 1687*4882a593Smuzhiyun status = "disabled"; 1688*4882a593Smuzhiyun }; 1689*4882a593Smuzhiyun 1690*4882a593Smuzhiyun dmc: dmc { 1691*4882a593Smuzhiyun compatible = "rockchip,rv1126-dmc"; 1692*4882a593Smuzhiyun dcf = <&dcf>; 1693*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; 1694*4882a593Smuzhiyun interrupt-names = "complete"; 1695*4882a593Smuzhiyun devfreq-events = <&dfi>; 1696*4882a593Smuzhiyun clocks = <&cru SCLK_DDRCLK>; 1697*4882a593Smuzhiyun clock-names = "dmc_clk"; 1698*4882a593Smuzhiyun operating-points-v2 = <&dmc_opp_table>; 1699*4882a593Smuzhiyun ddr_timing = <&ddr_timing>; 1700*4882a593Smuzhiyun upthreshold = <40>; 1701*4882a593Smuzhiyun downdifferential = <20>; 1702*4882a593Smuzhiyun system-status-freq = < 1703*4882a593Smuzhiyun /*system status freq(KHz)*/ 1704*4882a593Smuzhiyun SYS_STATUS_NORMAL 924000 1705*4882a593Smuzhiyun SYS_STATUS_REBOOT 328000 1706*4882a593Smuzhiyun SYS_STATUS_SUSPEND 328000 1707*4882a593Smuzhiyun SYS_STATUS_VIDEO_1080P 924000 1708*4882a593Smuzhiyun SYS_STATUS_BOOST 924000 1709*4882a593Smuzhiyun SYS_STATUS_ISP 924000 1710*4882a593Smuzhiyun SYS_STATUS_PERFORMANCE 924000 1711*4882a593Smuzhiyun >; 1712*4882a593Smuzhiyun auto-min-freq = <328000>; 1713*4882a593Smuzhiyun auto-freq-en = <1>; 1714*4882a593Smuzhiyun #cooling-cells = <2>; 1715*4882a593Smuzhiyun status = "disabled"; 1716*4882a593Smuzhiyun }; 1717*4882a593Smuzhiyun 1718*4882a593Smuzhiyun dmc_opp_table: dmc-opp-table { 1719*4882a593Smuzhiyun compatible = "operating-points-v2"; 1720*4882a593Smuzhiyun 1721*4882a593Smuzhiyun opp-328000000 { 1722*4882a593Smuzhiyun opp-hz = /bits/ 64 <328000000>; 1723*4882a593Smuzhiyun opp-microvolt = <800000>; 1724*4882a593Smuzhiyun }; 1725*4882a593Smuzhiyun opp-528000000 { 1726*4882a593Smuzhiyun opp-hz = /bits/ 64 <528000000>; 1727*4882a593Smuzhiyun opp-microvolt = <800000>; 1728*4882a593Smuzhiyun }; 1729*4882a593Smuzhiyun opp-784000000 { 1730*4882a593Smuzhiyun opp-hz = /bits/ 64 <784000000>; 1731*4882a593Smuzhiyun opp-microvolt = <800000>; 1732*4882a593Smuzhiyun }; 1733*4882a593Smuzhiyun opp-924000000 { 1734*4882a593Smuzhiyun opp-hz = /bits/ 64 <924000000>; 1735*4882a593Smuzhiyun opp-microvolt = <800000>; 1736*4882a593Smuzhiyun }; 1737*4882a593Smuzhiyun opp-1056000000 { 1738*4882a593Smuzhiyun opp-hz = /bits/ 64 <1056000000>; 1739*4882a593Smuzhiyun opp-microvolt = <800000>; 1740*4882a593Smuzhiyun status = "disabled"; 1741*4882a593Smuzhiyun }; 1742*4882a593Smuzhiyun }; 1743*4882a593Smuzhiyun 1744*4882a593Smuzhiyun dmcdbg: dmcdbg { 1745*4882a593Smuzhiyun compatible = "rockchip,rv1126-dmcdbg"; 1746*4882a593Smuzhiyun status = "disabled"; 1747*4882a593Smuzhiyun }; 1748*4882a593Smuzhiyun 1749*4882a593Smuzhiyun rkcif: rkcif@ffae0000 { 1750*4882a593Smuzhiyun compatible = "rockchip,rv1126-cif"; 1751*4882a593Smuzhiyun reg = <0xffae0000 0x8000>; 1752*4882a593Smuzhiyun reg-names = "cif_regs"; 1753*4882a593Smuzhiyun interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>; 1754*4882a593Smuzhiyun interrupt-names = "cif-intr"; 1755*4882a593Smuzhiyun clocks = <&cru ACLK_CIF>,<&cru HCLK_CIF>, 1756*4882a593Smuzhiyun <&cru DCLK_CIF>; 1757*4882a593Smuzhiyun clock-names = "aclk_cif","hclk_cif", 1758*4882a593Smuzhiyun "dclk_cif"; 1759*4882a593Smuzhiyun resets = <&cru SRST_CIF_A>, <&cru SRST_CIF_H>, 1760*4882a593Smuzhiyun <&cru SRST_CIF_D>, <&cru SRST_CIF_P>, 1761*4882a593Smuzhiyun <&cru SRST_CIF_I>, <&cru SRST_CIF_RX_P>; 1762*4882a593Smuzhiyun reset-names = "rst_cif_a", "rst_cif_h", 1763*4882a593Smuzhiyun "rst_cif_d", "rst_cif_p", 1764*4882a593Smuzhiyun "rst_cif_i", "rst_cif_rx_p"; 1765*4882a593Smuzhiyun assigned-clocks = <&cru DCLK_CIF>; 1766*4882a593Smuzhiyun assigned-clock-rates = <300000000>; 1767*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VI>; 1768*4882a593Smuzhiyun rockchip,grf = <&grf>; 1769*4882a593Smuzhiyun // iommus = <&rkcif_mmu>; 1770*4882a593Smuzhiyun memory-region = <&isp_reserved>; 1771*4882a593Smuzhiyun status = "disabled"; 1772*4882a593Smuzhiyun }; 1773*4882a593Smuzhiyun 1774*4882a593Smuzhiyun rkcif_mmu: iommu@ffae0800 { 1775*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1776*4882a593Smuzhiyun reg = <0xffae0800 0x100>; 1777*4882a593Smuzhiyun interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>; 1778*4882a593Smuzhiyun interrupt-names = "cif_mmu"; 1779*4882a593Smuzhiyun clocks = <&cru ACLK_CIF>, <&cru HCLK_CIF>; 1780*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1781*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VI>; 1782*4882a593Smuzhiyun #iommu-cells = <0>; 1783*4882a593Smuzhiyun status = "disabled"; 1784*4882a593Smuzhiyun }; 1785*4882a593Smuzhiyun 1786*4882a593Smuzhiyun rkcif_lite: rkcif_lite@ffae8000 { 1787*4882a593Smuzhiyun compatible = "rockchip,rv1126-cif-lite"; 1788*4882a593Smuzhiyun reg = <0xffae8000 0x8000>; 1789*4882a593Smuzhiyun reg-names = "cif_regs"; 1790*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 1791*4882a593Smuzhiyun interrupt-names = "cif-lite-intr"; 1792*4882a593Smuzhiyun clocks = <&cru ACLK_CIFLITE>,<&cru HCLK_CIFLITE>, 1793*4882a593Smuzhiyun <&cru DCLK_CIFLITE>; 1794*4882a593Smuzhiyun clock-names = "aclk_cif_lite","hclk_cif_lite", 1795*4882a593Smuzhiyun "dclk_cif_lite"; 1796*4882a593Smuzhiyun resets = <&cru SRST_CIFLITE_A>, <&cru SRST_CIFLITE_H>, 1797*4882a593Smuzhiyun <&cru SRST_CIFLITE_D>, <&cru SRST_CIFLITE_RX_P>; 1798*4882a593Smuzhiyun reset-names = "rst_cif_lite_a", "rst_cif_lite_h", 1799*4882a593Smuzhiyun "rst_cif_lite_d", "rst_cif_lite_rx_p"; 1800*4882a593Smuzhiyun assigned-clocks = <&cru DCLK_CIFLITE>; 1801*4882a593Smuzhiyun assigned-clock-rates = <300000000>; 1802*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VI>; 1803*4882a593Smuzhiyun iommus = <&rkcif_lite_mmu>; 1804*4882a593Smuzhiyun status = "disabled"; 1805*4882a593Smuzhiyun }; 1806*4882a593Smuzhiyun 1807*4882a593Smuzhiyun rkcif_lite_mmu: iommu@ffae8800 { 1808*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1809*4882a593Smuzhiyun reg = <0xffae8800 0x100>; 1810*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 1811*4882a593Smuzhiyun interrupt-names = "cif_lite_mmu"; 1812*4882a593Smuzhiyun clocks = <&cru ACLK_CIFLITE>, <&cru HCLK_CIFLITE>; 1813*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1814*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VI>; 1815*4882a593Smuzhiyun #iommu-cells = <0>; 1816*4882a593Smuzhiyun status = "disabled"; 1817*4882a593Smuzhiyun }; 1818*4882a593Smuzhiyun 1819*4882a593Smuzhiyun rk_rga: rk_rga@ffaf0000 { 1820*4882a593Smuzhiyun compatible = "rockchip,rga2"; 1821*4882a593Smuzhiyun reg = <0xffaf0000 0x1000>; 1822*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 1823*4882a593Smuzhiyun clocks = <&cru ACLK_RGA>, <&cru HCLK_RGA>, <&cru CLK_RGA_CORE>; 1824*4882a593Smuzhiyun clock-names = "aclk_rga", "hclk_rga", "clk_rga"; 1825*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VO>; 1826*4882a593Smuzhiyun status = "disable"; 1827*4882a593Smuzhiyun }; 1828*4882a593Smuzhiyun 1829*4882a593Smuzhiyun vop: vop@ffb00000 { 1830*4882a593Smuzhiyun compatible = "rockchip,rv1126-vop"; 1831*4882a593Smuzhiyun reg = <0xffb00000 0x200>, <0xffb00a00 0x400>; 1832*4882a593Smuzhiyun reg-names = "regs", "gamma_lut"; 1833*4882a593Smuzhiyun rockchip,grf = <&grf>; 1834*4882a593Smuzhiyun interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 1835*4882a593Smuzhiyun clocks = <&cru ACLK_VOP>, <&cru DCLK_VOP>, <&cru HCLK_VOP>; 1836*4882a593Smuzhiyun clock-names = "aclk_vop", "dclk_vop", "hclk_vop"; 1837*4882a593Smuzhiyun iommus = <&vop_mmu>; 1838*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VO>; 1839*4882a593Smuzhiyun status = "disabled"; 1840*4882a593Smuzhiyun 1841*4882a593Smuzhiyun vop_out: port { 1842*4882a593Smuzhiyun #address-cells = <1>; 1843*4882a593Smuzhiyun #size-cells = <0>; 1844*4882a593Smuzhiyun 1845*4882a593Smuzhiyun vop_out_rgb: endpoint@0 { 1846*4882a593Smuzhiyun reg = <0>; 1847*4882a593Smuzhiyun remote-endpoint = <&rgb_in_vop>; 1848*4882a593Smuzhiyun }; 1849*4882a593Smuzhiyun 1850*4882a593Smuzhiyun vop_out_dsi: endpoint@1 { 1851*4882a593Smuzhiyun reg = <1>; 1852*4882a593Smuzhiyun remote-endpoint = <&dsi_in_vop>; 1853*4882a593Smuzhiyun }; 1854*4882a593Smuzhiyun }; 1855*4882a593Smuzhiyun }; 1856*4882a593Smuzhiyun 1857*4882a593Smuzhiyun vop_mmu: iommu@ffb00f00 { 1858*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1859*4882a593Smuzhiyun reg = <0xffb00f00 0x100>; 1860*4882a593Smuzhiyun interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 1861*4882a593Smuzhiyun interrupt-names = "vop_mmu"; 1862*4882a593Smuzhiyun clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>; 1863*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1864*4882a593Smuzhiyun #iommu-cells = <0>; 1865*4882a593Smuzhiyun rockchip,disable-device-link-resume; 1866*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VO>; 1867*4882a593Smuzhiyun status = "disabled"; 1868*4882a593Smuzhiyun }; 1869*4882a593Smuzhiyun 1870*4882a593Smuzhiyun mipi_csi2_hw: mipi-csi2-hw@ffb10000 { 1871*4882a593Smuzhiyun compatible = "rockchip,rv1126-mipi-csi2-hw"; 1872*4882a593Smuzhiyun reg = <0xffb10000 0x10000>; 1873*4882a593Smuzhiyun reg-names = "csihost_regs"; 1874*4882a593Smuzhiyun interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 1875*4882a593Smuzhiyun <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 1876*4882a593Smuzhiyun interrupt-names = "csi-intr1", "csi-intr2"; 1877*4882a593Smuzhiyun clocks = <&cru PCLK_CSIHOST>; 1878*4882a593Smuzhiyun clock-names = "pclk_csi2host"; 1879*4882a593Smuzhiyun resets = <&cru SRST_CSIHOST_P>; 1880*4882a593Smuzhiyun reset-names = "srst_csihost_p"; 1881*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VI>; 1882*4882a593Smuzhiyun status = "disabled"; 1883*4882a593Smuzhiyun }; 1884*4882a593Smuzhiyun 1885*4882a593Smuzhiyun iep: iep@ffb20000 { 1886*4882a593Smuzhiyun compatible = "rockchip,rv1126-iep", "rockchip,iep-v2"; 1887*4882a593Smuzhiyun reg = <0xffb20000 0x500>; 1888*4882a593Smuzhiyun interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 1889*4882a593Smuzhiyun clocks = <&cru ACLK_IEP>, <&cru HCLK_IEP>, <&cru CLK_IEP_CORE>; 1890*4882a593Smuzhiyun clock-names = "aclk", "hclk", "sclk"; 1891*4882a593Smuzhiyun resets = <&cru SRST_IEP_A>, <&cru SRST_IEP_H>, 1892*4882a593Smuzhiyun <&cru SRST_IEP_CORE>; 1893*4882a593Smuzhiyun reset-names = "rst_a", "rst_h", "rst_s"; 1894*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VO>; 1895*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 1896*4882a593Smuzhiyun rockchip,taskqueue-node = <3>; 1897*4882a593Smuzhiyun rockchip,resetgroup-node = <3>; 1898*4882a593Smuzhiyun iommus = <&iep_mmu>; 1899*4882a593Smuzhiyun status = "disabled"; 1900*4882a593Smuzhiyun }; 1901*4882a593Smuzhiyun 1902*4882a593Smuzhiyun iep_mmu: iommu@ffb20800 { 1903*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1904*4882a593Smuzhiyun reg = <0xffb20800 0x100>; 1905*4882a593Smuzhiyun interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 1906*4882a593Smuzhiyun interrupt-names = "iep_mmu"; 1907*4882a593Smuzhiyun clocks = <&cru ACLK_IEP>, <&cru HCLK_IEP>; 1908*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1909*4882a593Smuzhiyun #iommu-cells = <0>; 1910*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VO>; 1911*4882a593Smuzhiyun //rockchip,disable-device-link-resume; 1912*4882a593Smuzhiyun status = "disabled"; 1913*4882a593Smuzhiyun }; 1914*4882a593Smuzhiyun 1915*4882a593Smuzhiyun dsi: dsi@ffb30000 { 1916*4882a593Smuzhiyun compatible = "rockchip,rv1126-mipi-dsi"; 1917*4882a593Smuzhiyun reg = <0xffb30000 0x500>; 1918*4882a593Smuzhiyun interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 1919*4882a593Smuzhiyun clocks = <&cru PCLK_DSIHOST>, <&cru HCLK_PDVO>; 1920*4882a593Smuzhiyun clock-names = "pclk", "hclk"; 1921*4882a593Smuzhiyun resets = <&cru SRST_DSIHOST_P>; 1922*4882a593Smuzhiyun reset-names = "apb"; 1923*4882a593Smuzhiyun phys = <&mipi_dphy>; 1924*4882a593Smuzhiyun phy-names = "dphy"; 1925*4882a593Smuzhiyun rockchip,grf = <&grf>; 1926*4882a593Smuzhiyun #address-cells = <1>; 1927*4882a593Smuzhiyun #size-cells = <0>; 1928*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VO>; 1929*4882a593Smuzhiyun status = "disabled"; 1930*4882a593Smuzhiyun 1931*4882a593Smuzhiyun ports { 1932*4882a593Smuzhiyun port { 1933*4882a593Smuzhiyun dsi_in_vop: endpoint { 1934*4882a593Smuzhiyun remote-endpoint = <&vop_out_dsi>; 1935*4882a593Smuzhiyun }; 1936*4882a593Smuzhiyun }; 1937*4882a593Smuzhiyun }; 1938*4882a593Smuzhiyun }; 1939*4882a593Smuzhiyun 1940*4882a593Smuzhiyun rkisp: rkisp@ffb50000 { 1941*4882a593Smuzhiyun compatible = "rockchip,rv1126-rkisp"; 1942*4882a593Smuzhiyun reg = <0xffb50000 0x10000>; 1943*4882a593Smuzhiyun interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 1944*4882a593Smuzhiyun <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 1945*4882a593Smuzhiyun <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 1946*4882a593Smuzhiyun interrupt-names = "isp_irq", "mi_irq", "mipi_irq"; 1947*4882a593Smuzhiyun clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>, 1948*4882a593Smuzhiyun <&cru CLK_ISP>; 1949*4882a593Smuzhiyun clock-names = "aclk_isp", "hclk_isp", "clk_isp"; 1950*4882a593Smuzhiyun assigned-clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>; 1951*4882a593Smuzhiyun assigned-clock-rates = <500000000>, <250000000>; 1952*4882a593Smuzhiyun resets = <&cru SRST_ISP>, <&cru SRST_ISP_RX_P>; 1953*4882a593Smuzhiyun reset-names = "isp", "isp-rx-p"; 1954*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VI>; 1955*4882a593Smuzhiyun iommus = <&rkisp_mmu>; 1956*4882a593Smuzhiyun memory-region = <&isp_reserved>; 1957*4882a593Smuzhiyun status = "disabled"; 1958*4882a593Smuzhiyun }; 1959*4882a593Smuzhiyun 1960*4882a593Smuzhiyun rkisp_mmu: iommu@ffb51a00 { 1961*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1962*4882a593Smuzhiyun reg = <0xffb51a00 0x100>; 1963*4882a593Smuzhiyun interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; 1964*4882a593Smuzhiyun interrupt-names = "isp_mmu"; 1965*4882a593Smuzhiyun clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>; 1966*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1967*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VI>; 1968*4882a593Smuzhiyun #iommu-cells = <0>; 1969*4882a593Smuzhiyun rockchip,disable-mmu-reset; 1970*4882a593Smuzhiyun status = "disabled"; 1971*4882a593Smuzhiyun }; 1972*4882a593Smuzhiyun 1973*4882a593Smuzhiyun rkisp_vir0: rkisp-vir0 { 1974*4882a593Smuzhiyun compatible = "rockchip,rv1126-rkisp-vir"; 1975*4882a593Smuzhiyun rockchip,hw = <&rkisp>; 1976*4882a593Smuzhiyun status = "disabled"; 1977*4882a593Smuzhiyun 1978*4882a593Smuzhiyun ports { 1979*4882a593Smuzhiyun #address-cells = <1>; 1980*4882a593Smuzhiyun #size-cells = <0>; 1981*4882a593Smuzhiyun 1982*4882a593Smuzhiyun port@1 { 1983*4882a593Smuzhiyun reg = <1>; 1984*4882a593Smuzhiyun #address-cells = <1>; 1985*4882a593Smuzhiyun #size-cells = <0>; 1986*4882a593Smuzhiyun 1987*4882a593Smuzhiyun isp0_out: endpoint@1 { 1988*4882a593Smuzhiyun reg = <1>; 1989*4882a593Smuzhiyun remote-endpoint = <&ispp0_in>; 1990*4882a593Smuzhiyun }; 1991*4882a593Smuzhiyun }; 1992*4882a593Smuzhiyun }; 1993*4882a593Smuzhiyun }; 1994*4882a593Smuzhiyun 1995*4882a593Smuzhiyun rkisp_vir1: rkisp-vir1 { 1996*4882a593Smuzhiyun compatible = "rockchip,rv1126-rkisp-vir"; 1997*4882a593Smuzhiyun rockchip,hw = <&rkisp>; 1998*4882a593Smuzhiyun status = "disabled"; 1999*4882a593Smuzhiyun 2000*4882a593Smuzhiyun ports { 2001*4882a593Smuzhiyun #address-cells = <1>; 2002*4882a593Smuzhiyun #size-cells = <0>; 2003*4882a593Smuzhiyun 2004*4882a593Smuzhiyun port@1 { 2005*4882a593Smuzhiyun reg = <1>; 2006*4882a593Smuzhiyun #address-cells = <1>; 2007*4882a593Smuzhiyun #size-cells = <0>; 2008*4882a593Smuzhiyun 2009*4882a593Smuzhiyun isp1_out: endpoint@1 { 2010*4882a593Smuzhiyun reg = <1>; 2011*4882a593Smuzhiyun remote-endpoint = <&ispp1_in>; 2012*4882a593Smuzhiyun }; 2013*4882a593Smuzhiyun }; 2014*4882a593Smuzhiyun }; 2015*4882a593Smuzhiyun }; 2016*4882a593Smuzhiyun 2017*4882a593Smuzhiyun rkisp_vir2: rkisp-vir2 { 2018*4882a593Smuzhiyun compatible = "rockchip,rv1126-rkisp-vir"; 2019*4882a593Smuzhiyun rockchip,hw = <&rkisp>; 2020*4882a593Smuzhiyun status = "disabled"; 2021*4882a593Smuzhiyun 2022*4882a593Smuzhiyun ports { 2023*4882a593Smuzhiyun #address-cells = <1>; 2024*4882a593Smuzhiyun #size-cells = <0>; 2025*4882a593Smuzhiyun 2026*4882a593Smuzhiyun port@1 { 2027*4882a593Smuzhiyun reg = <1>; 2028*4882a593Smuzhiyun #address-cells = <1>; 2029*4882a593Smuzhiyun #size-cells = <0>; 2030*4882a593Smuzhiyun 2031*4882a593Smuzhiyun isp2_out: endpoint@1 { 2032*4882a593Smuzhiyun reg = <1>; 2033*4882a593Smuzhiyun remote-endpoint = <&ispp2_in>; 2034*4882a593Smuzhiyun }; 2035*4882a593Smuzhiyun }; 2036*4882a593Smuzhiyun }; 2037*4882a593Smuzhiyun }; 2038*4882a593Smuzhiyun 2039*4882a593Smuzhiyun rkispp: rkispp@ffb60000 { 2040*4882a593Smuzhiyun compatible = "rockchip,rv1126-rkispp"; 2041*4882a593Smuzhiyun reg = <0xffb60000 0x20000>; 2042*4882a593Smuzhiyun interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>, 2043*4882a593Smuzhiyun <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>; 2044*4882a593Smuzhiyun interrupt-names = "ispp_irq", "fec_irq"; 2045*4882a593Smuzhiyun clocks = <&cru ACLK_ISPP>, <&cru HCLK_ISPP>, 2046*4882a593Smuzhiyun <&cru CLK_ISPP>; 2047*4882a593Smuzhiyun clock-names = "aclk_ispp", "hclk_ispp", "clk_ispp"; 2048*4882a593Smuzhiyun assigned-clocks = <&cru ACLK_ISPP>, <&cru HCLK_ISPP>, 2049*4882a593Smuzhiyun <&cru CLK_ISPP>; 2050*4882a593Smuzhiyun assigned-clock-rates = <500000000>, <250000000>, 2051*4882a593Smuzhiyun <400000000>; 2052*4882a593Smuzhiyun power-domains = <&power RV1126_PD_ISPP>; 2053*4882a593Smuzhiyun iommus = <&rkispp_mmu>; 2054*4882a593Smuzhiyun rockchip,restart-monitor-en; 2055*4882a593Smuzhiyun status = "disabled"; 2056*4882a593Smuzhiyun }; 2057*4882a593Smuzhiyun 2058*4882a593Smuzhiyun rkispp_mmu: iommu@ffb60e00 { 2059*4882a593Smuzhiyun compatible = "rockchip,iommu"; 2060*4882a593Smuzhiyun reg = <0xffb60e00 0x40>, <0xffb60e40 0x40>, <0xffb60f00 0x40>; 2061*4882a593Smuzhiyun interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, 2062*4882a593Smuzhiyun <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>, 2063*4882a593Smuzhiyun <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 2064*4882a593Smuzhiyun interrupt-names = "ispp_mmu0_r", "ispp_mmu0_w", "ispp_mmu1"; 2065*4882a593Smuzhiyun clocks = <&cru ACLK_ISPP>, <&cru HCLK_ISPP>; 2066*4882a593Smuzhiyun clock-names = "aclk", "iface"; 2067*4882a593Smuzhiyun power-domains = <&power RV1126_PD_ISPP>; 2068*4882a593Smuzhiyun #iommu-cells = <0>; 2069*4882a593Smuzhiyun rockchip,disable-mmu-reset; 2070*4882a593Smuzhiyun status = "disabled"; 2071*4882a593Smuzhiyun }; 2072*4882a593Smuzhiyun 2073*4882a593Smuzhiyun rkispp_vir0: rkispp-vir0 { 2074*4882a593Smuzhiyun compatible = "rockchip,rv1126-rkispp-vir"; 2075*4882a593Smuzhiyun rockchip,hw = <&rkispp>; 2076*4882a593Smuzhiyun status = "disabled"; 2077*4882a593Smuzhiyun 2078*4882a593Smuzhiyun port { 2079*4882a593Smuzhiyun #address-cells = <1>; 2080*4882a593Smuzhiyun #size-cells = <0>; 2081*4882a593Smuzhiyun 2082*4882a593Smuzhiyun ispp0_in: endpoint@0 { 2083*4882a593Smuzhiyun reg = <0>; 2084*4882a593Smuzhiyun remote-endpoint = <&isp0_out>; 2085*4882a593Smuzhiyun }; 2086*4882a593Smuzhiyun }; 2087*4882a593Smuzhiyun }; 2088*4882a593Smuzhiyun 2089*4882a593Smuzhiyun rkispp_vir1: rkispp-vir1 { 2090*4882a593Smuzhiyun compatible = "rockchip,rv1126-rkispp-vir"; 2091*4882a593Smuzhiyun rockchip,hw = <&rkispp>; 2092*4882a593Smuzhiyun status = "disabled"; 2093*4882a593Smuzhiyun 2094*4882a593Smuzhiyun port { 2095*4882a593Smuzhiyun #address-cells = <1>; 2096*4882a593Smuzhiyun #size-cells = <0>; 2097*4882a593Smuzhiyun 2098*4882a593Smuzhiyun ispp1_in: endpoint@0 { 2099*4882a593Smuzhiyun reg = <0>; 2100*4882a593Smuzhiyun remote-endpoint = <&isp1_out>; 2101*4882a593Smuzhiyun }; 2102*4882a593Smuzhiyun }; 2103*4882a593Smuzhiyun }; 2104*4882a593Smuzhiyun 2105*4882a593Smuzhiyun rkispp_vir2: rkispp-vir2 { 2106*4882a593Smuzhiyun compatible = "rockchip,rv1126-rkispp-vir"; 2107*4882a593Smuzhiyun rockchip,hw = <&rkispp>; 2108*4882a593Smuzhiyun status = "disabled"; 2109*4882a593Smuzhiyun 2110*4882a593Smuzhiyun port { 2111*4882a593Smuzhiyun #address-cells = <1>; 2112*4882a593Smuzhiyun #size-cells = <0>; 2113*4882a593Smuzhiyun 2114*4882a593Smuzhiyun ispp2_in: endpoint@0 { 2115*4882a593Smuzhiyun reg = <0>; 2116*4882a593Smuzhiyun remote-endpoint = <&isp2_out>; 2117*4882a593Smuzhiyun }; 2118*4882a593Smuzhiyun }; 2119*4882a593Smuzhiyun }; 2120*4882a593Smuzhiyun 2121*4882a593Smuzhiyun rkvdec: rkvdec@ffb80000 { 2122*4882a593Smuzhiyun compatible = "rockchip,rkv-decoder-v1"; 2123*4882a593Smuzhiyun reg = <0xffb80000 0x400>; 2124*4882a593Smuzhiyun interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 2125*4882a593Smuzhiyun interrupt-names = "irq_dec"; 2126*4882a593Smuzhiyun clocks = <&cru ACLK_VDEC>, <&cru HCLK_VDEC>, 2127*4882a593Smuzhiyun <&cru CLK_VDEC_CA>, <&cru CLK_VDEC_CORE>, 2128*4882a593Smuzhiyun <&cru CLK_VDEC_HEVC_CA>; 2129*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec","clk_cabac", 2130*4882a593Smuzhiyun "clk_core", "clk_hevc_cabac"; 2131*4882a593Smuzhiyun resets = <&cru SRST_VDEC_A>, <&cru SRST_VDEC_H>, 2132*4882a593Smuzhiyun <&cru SRST_VDEC_CA>, <&cru SRST_VDEC_CORE>, 2133*4882a593Smuzhiyun <&cru SRST_VDEC_HEVC_CA>; 2134*4882a593Smuzhiyun reset-names = "video_a", "video_h", "video_cabac", 2135*4882a593Smuzhiyun "video_core", "video_hevc_cabac"; 2136*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VDPU>; 2137*4882a593Smuzhiyun iommus = <&rkvdec_mmu>; 2138*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 2139*4882a593Smuzhiyun rockchip,taskqueue-node = <0>; 2140*4882a593Smuzhiyun rockchip,resetgroup-node = <0>; 2141*4882a593Smuzhiyun status = "disabled"; 2142*4882a593Smuzhiyun }; 2143*4882a593Smuzhiyun 2144*4882a593Smuzhiyun rkvdec_mmu: iommu@ffb80480 { 2145*4882a593Smuzhiyun compatible = "rockchip,iommu"; 2146*4882a593Smuzhiyun reg = <0xffb80480 0x40>, <0xffb804c0 0x40>; 2147*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 2148*4882a593Smuzhiyun interrupt-names = "rkvdec_mmu"; 2149*4882a593Smuzhiyun clocks = <&cru ACLK_VDEC>, <&cru HCLK_VDEC>; 2150*4882a593Smuzhiyun clock-names = "aclk", "iface"; 2151*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VDPU>; 2152*4882a593Smuzhiyun #iommu-cells = <0>; 2153*4882a593Smuzhiyun status = "disabled"; 2154*4882a593Smuzhiyun }; 2155*4882a593Smuzhiyun 2156*4882a593Smuzhiyun vepu: vepu@ffb90000 { 2157*4882a593Smuzhiyun compatible = "rockchip,vpu-encoder-v2"; 2158*4882a593Smuzhiyun reg = <0xffb90000 0x400>; 2159*4882a593Smuzhiyun interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 2160*4882a593Smuzhiyun clocks = <&cru ACLK_JPEG>, <&cru HCLK_JPEG>; 2161*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec"; 2162*4882a593Smuzhiyun rockchip,normal-rates = <400000000>, <0>; 2163*4882a593Smuzhiyun rockchip,advanced-rates = <500000000>, <0>; 2164*4882a593Smuzhiyun rockchip,default-max-load = <2088960>; 2165*4882a593Smuzhiyun resets = <&cru SRST_JPEG_A>, <&cru SRST_JPEG_H>; 2166*4882a593Smuzhiyun reset-names = "shared_video_a", "shared_video_h"; 2167*4882a593Smuzhiyun iommus = <&vpu_mmu>; 2168*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 2169*4882a593Smuzhiyun rockchip,taskqueue-node = <1>; 2170*4882a593Smuzhiyun rockchip,resetgroup-node = <1>; 2171*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VDPU>; 2172*4882a593Smuzhiyun status = "disabled"; 2173*4882a593Smuzhiyun }; 2174*4882a593Smuzhiyun 2175*4882a593Smuzhiyun vdpu: vdpu@ffb90400 { 2176*4882a593Smuzhiyun compatible = "rockchip,vpu-decoder-v2"; 2177*4882a593Smuzhiyun reg = <0xffb90400 0x400>; 2178*4882a593Smuzhiyun interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 2179*4882a593Smuzhiyun interrupt-names = "irq_dec"; 2180*4882a593Smuzhiyun clocks = <&cru ACLK_JPEG>, <&cru HCLK_JPEG>; 2181*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec"; 2182*4882a593Smuzhiyun resets = <&cru SRST_JPEG_A>, <&cru SRST_JPEG_H>; 2183*4882a593Smuzhiyun reset-names = "shared_video_a", "shared_video_h"; 2184*4882a593Smuzhiyun iommus = <&vpu_mmu>; 2185*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VDPU>; 2186*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 2187*4882a593Smuzhiyun rockchip,taskqueue-node = <1>; 2188*4882a593Smuzhiyun rockchip,resetgroup-node = <1>; 2189*4882a593Smuzhiyun status = "disabled"; 2190*4882a593Smuzhiyun }; 2191*4882a593Smuzhiyun 2192*4882a593Smuzhiyun vpu_mmu: iommu@ffb90800 { 2193*4882a593Smuzhiyun compatible = "rockchip,iommu"; 2194*4882a593Smuzhiyun reg = <0xffb90800 0x40>; 2195*4882a593Smuzhiyun interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 2196*4882a593Smuzhiyun interrupt-names = "vpu_mmu"; 2197*4882a593Smuzhiyun clock-names = "aclk", "iface"; 2198*4882a593Smuzhiyun clocks = <&cru ACLK_JPEG>, <&cru HCLK_JPEG>; 2199*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VDPU>; 2200*4882a593Smuzhiyun #iommu-cells = <0>; 2201*4882a593Smuzhiyun status = "disabled"; 2202*4882a593Smuzhiyun }; 2203*4882a593Smuzhiyun 2204*4882a593Smuzhiyun rkvenc: rkvenc@ffbb0000 { 2205*4882a593Smuzhiyun compatible = "rockchip,rkv-encoder-v1"; 2206*4882a593Smuzhiyun reg = <0xffbb0000 0x400>; 2207*4882a593Smuzhiyun interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; 2208*4882a593Smuzhiyun interrupt-names = "irq_enc"; 2209*4882a593Smuzhiyun clocks = <&cru ACLK_VENC>, <&cru HCLK_VENC>, 2210*4882a593Smuzhiyun <&cru CLK_VENC_CORE>; 2211*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec", "clk_core"; 2212*4882a593Smuzhiyun rockchip,normal-rates = <297000000>, <0>, <396000000>; 2213*4882a593Smuzhiyun rockchip,advanced-rates = <297000000>, <0>, <594000000>; 2214*4882a593Smuzhiyun rockchip,default-max-load = <2088960>; 2215*4882a593Smuzhiyun resets = <&cru SRST_VENC_A>, <&cru SRST_VENC_H>, 2216*4882a593Smuzhiyun <&cru SRST_VENC_CORE>; 2217*4882a593Smuzhiyun reset-names = "video_a", "video_h", "video_core"; 2218*4882a593Smuzhiyun assigned-clocks = <&cru ACLK_VENC>, <&cru CLK_VENC_CORE>; 2219*4882a593Smuzhiyun assigned-clock-rates = <297000000>, <396000000>; 2220*4882a593Smuzhiyun operating-points-v2 = <&rkvenc_opp_table>; 2221*4882a593Smuzhiyun dynamic-power-coefficient = <1418>; 2222*4882a593Smuzhiyun #cooling-cells = <2>; 2223*4882a593Smuzhiyun iommus = <&rkvenc_mmu>; 2224*4882a593Smuzhiyun node-name = "rkvenc"; 2225*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 2226*4882a593Smuzhiyun rockchip,taskqueue-node = <2>; 2227*4882a593Smuzhiyun rockchip,resetgroup-node = <2>; 2228*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VEPU>; 2229*4882a593Smuzhiyun status = "disabled"; 2230*4882a593Smuzhiyun }; 2231*4882a593Smuzhiyun 2232*4882a593Smuzhiyun rkvenc_opp_table: rkvenc-opp-table { 2233*4882a593Smuzhiyun compatible = "operating-points-v2"; 2234*4882a593Smuzhiyun 2235*4882a593Smuzhiyun nvmem-cells = <&venc_leakage>, <&venc_performance>; 2236*4882a593Smuzhiyun nvmem-cell-names = "leakage", "performance"; 2237*4882a593Smuzhiyun 2238*4882a593Smuzhiyun rockchip,temp-freq-table = < 2239*4882a593Smuzhiyun 80000 500000 2240*4882a593Smuzhiyun 100000 396000 2241*4882a593Smuzhiyun >; 2242*4882a593Smuzhiyun 2243*4882a593Smuzhiyun clocks = <&pmucru PLL_GPLL>; 2244*4882a593Smuzhiyun rockchip,bin-scaling-sel = < 2245*4882a593Smuzhiyun 0 37 2246*4882a593Smuzhiyun 1 40 2247*4882a593Smuzhiyun >; 2248*4882a593Smuzhiyun rockchip,bin-voltage-sel = < 2249*4882a593Smuzhiyun 1 0 2250*4882a593Smuzhiyun >; 2251*4882a593Smuzhiyun 2252*4882a593Smuzhiyun rockchip,evb-irdrop = <25000>; 2253*4882a593Smuzhiyun 2254*4882a593Smuzhiyun /* The source clock is CLK_VENC_CORE */ 2255*4882a593Smuzhiyun opp-297000000 { 2256*4882a593Smuzhiyun opp-hz = /bits/ 64 <297000000>; 2257*4882a593Smuzhiyun opp-microvolt = <725000 725000 1000000>; 2258*4882a593Smuzhiyun opp-microvolt-L0 = <750000 750000 1000000>; 2259*4882a593Smuzhiyun }; 2260*4882a593Smuzhiyun opp-396000000 { 2261*4882a593Smuzhiyun opp-hz = /bits/ 64 <396000000>; 2262*4882a593Smuzhiyun opp-microvolt = <725000 725000 1000000>; 2263*4882a593Smuzhiyun opp-microvolt-L0 = <775000 775000 1000000>; 2264*4882a593Smuzhiyun }; 2265*4882a593Smuzhiyun opp-500000000 { 2266*4882a593Smuzhiyun opp-hz = /bits/ 64 <500000000>; 2267*4882a593Smuzhiyun opp-microvolt = <750000 750000 1000000>; 2268*4882a593Smuzhiyun opp-microvolt-L0 = <800000 800000 1000000>; 2269*4882a593Smuzhiyun }; 2270*4882a593Smuzhiyun opp-594000000 { 2271*4882a593Smuzhiyun opp-hz = /bits/ 64 <594000000>; 2272*4882a593Smuzhiyun opp-microvolt = <825000 825000 1000000>; 2273*4882a593Smuzhiyun }; 2274*4882a593Smuzhiyun }; 2275*4882a593Smuzhiyun 2276*4882a593Smuzhiyun rkvenc_mmu: iommu@ffbb0f00 { 2277*4882a593Smuzhiyun compatible = "rockchip,iommu"; 2278*4882a593Smuzhiyun reg = <0xffbb0f00 0x40>, <0xffbb0f40 0x40>; 2279*4882a593Smuzhiyun interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>, 2280*4882a593Smuzhiyun <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; 2281*4882a593Smuzhiyun interrupt-names = "rkvenc_mmu0", "rkvenc_mmu1"; 2282*4882a593Smuzhiyun clocks = <&cru ACLK_VENC>, <&cru HCLK_VENC>; 2283*4882a593Smuzhiyun clock-names = "aclk", "iface"; 2284*4882a593Smuzhiyun rockchip,disable-mmu-reset; 2285*4882a593Smuzhiyun rockchip,enable-cmd-retry; 2286*4882a593Smuzhiyun #iommu-cells = <0>; 2287*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VEPU>; 2288*4882a593Smuzhiyun status = "disabled"; 2289*4882a593Smuzhiyun }; 2290*4882a593Smuzhiyun 2291*4882a593Smuzhiyun pvtm@ffc00000 { 2292*4882a593Smuzhiyun compatible = "rockchip,rv1126-npu-pvtm"; 2293*4882a593Smuzhiyun reg = <0xffc00000 0x100>; 2294*4882a593Smuzhiyun #address-cells = <1>; 2295*4882a593Smuzhiyun #size-cells = <0>; 2296*4882a593Smuzhiyun 2297*4882a593Smuzhiyun pvtm@1 { 2298*4882a593Smuzhiyun reg = <1>; 2299*4882a593Smuzhiyun clocks = <&cru CLK_NPUPVTM>, <&cru PCLK_NPUPVTM>; 2300*4882a593Smuzhiyun clock-names = "clk", "pclk"; 2301*4882a593Smuzhiyun resets = <&cru SRST_NPUPVTM>, <&cru SRST_NPUPVTM_P>; 2302*4882a593Smuzhiyun reset-names = "rts", "rst-p"; 2303*4882a593Smuzhiyun }; 2304*4882a593Smuzhiyun }; 2305*4882a593Smuzhiyun 2306*4882a593Smuzhiyun gmac: ethernet@ffc40000 { 2307*4882a593Smuzhiyun compatible = "rockchip,rv1126-gmac", "snps,dwmac-4.20a"; 2308*4882a593Smuzhiyun reg = <0xffc40000 0x0ffff>; 2309*4882a593Smuzhiyun interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>, 2310*4882a593Smuzhiyun <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 2311*4882a593Smuzhiyun interrupt-names = "macirq", "eth_wake_irq"; 2312*4882a593Smuzhiyun rockchip,grf = <&grf>; 2313*4882a593Smuzhiyun clocks = <&cru CLK_GMAC_SRC>, <&cru CLK_GMAC_TX_RX>, 2314*4882a593Smuzhiyun <&cru CLK_GMAC_TX_RX>, <&cru CLK_GMAC_REF>, 2315*4882a593Smuzhiyun <&cru ACLK_GMAC>, <&cru PCLK_GMAC>, 2316*4882a593Smuzhiyun <&cru CLK_GMAC_TX_RX>, <&cru CLK_GMAC_PTPREF>; 2317*4882a593Smuzhiyun clock-names = "stmmaceth", "mac_clk_rx", 2318*4882a593Smuzhiyun "mac_clk_tx", "clk_mac_ref", 2319*4882a593Smuzhiyun "aclk_mac", "pclk_mac", 2320*4882a593Smuzhiyun "clk_mac_speed", "ptp_ref"; 2321*4882a593Smuzhiyun resets = <&cru SRST_GMAC_A>; 2322*4882a593Smuzhiyun reset-names = "stmmaceth"; 2323*4882a593Smuzhiyun 2324*4882a593Smuzhiyun snps,mixed-burst; 2325*4882a593Smuzhiyun snps,tso; 2326*4882a593Smuzhiyun 2327*4882a593Smuzhiyun snps,axi-config = <&stmmac_axi_setup>; 2328*4882a593Smuzhiyun snps,mtl-rx-config = <&mtl_rx_setup>; 2329*4882a593Smuzhiyun snps,mtl-tx-config = <&mtl_tx_setup>; 2330*4882a593Smuzhiyun status = "disabled"; 2331*4882a593Smuzhiyun 2332*4882a593Smuzhiyun mdio: mdio { 2333*4882a593Smuzhiyun compatible = "snps,dwmac-mdio"; 2334*4882a593Smuzhiyun #address-cells = <0x1>; 2335*4882a593Smuzhiyun #size-cells = <0x0>; 2336*4882a593Smuzhiyun }; 2337*4882a593Smuzhiyun 2338*4882a593Smuzhiyun stmmac_axi_setup: stmmac-axi-config { 2339*4882a593Smuzhiyun snps,wr_osr_lmt = <4>; 2340*4882a593Smuzhiyun snps,rd_osr_lmt = <8>; 2341*4882a593Smuzhiyun snps,blen = <0 0 0 0 16 8 4>; 2342*4882a593Smuzhiyun }; 2343*4882a593Smuzhiyun 2344*4882a593Smuzhiyun mtl_rx_setup: rx-queues-config { 2345*4882a593Smuzhiyun snps,rx-queues-to-use = <1>; 2346*4882a593Smuzhiyun queue0 {}; 2347*4882a593Smuzhiyun }; 2348*4882a593Smuzhiyun 2349*4882a593Smuzhiyun mtl_tx_setup: tx-queues-config { 2350*4882a593Smuzhiyun snps,tx-queues-to-use = <1>; 2351*4882a593Smuzhiyun queue0 {}; 2352*4882a593Smuzhiyun }; 2353*4882a593Smuzhiyun }; 2354*4882a593Smuzhiyun 2355*4882a593Smuzhiyun emmc: dwmmc@ffc50000 { 2356*4882a593Smuzhiyun compatible = "rockchip,rv1126-dw-mshc", "rockchip,rk3288-dw-mshc"; 2357*4882a593Smuzhiyun reg = <0xffc50000 0x4000>; 2358*4882a593Smuzhiyun interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 2359*4882a593Smuzhiyun clocks = <&cru HCLK_EMMC>, <&cru CLK_EMMC>, 2360*4882a593Smuzhiyun <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>; 2361*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 2362*4882a593Smuzhiyun fifo-depth = <0x100>; 2363*4882a593Smuzhiyun max-frequency = <200000000>; 2364*4882a593Smuzhiyun pinctrl-names = "default"; 2365*4882a593Smuzhiyun pinctrl-0 = <&emmc_clk &emmc_cmd &emmc_bus8>; 2366*4882a593Smuzhiyun power-domains = <&power RV1126_PD_NVM>; 2367*4882a593Smuzhiyun rockchip,use-v2-tuning; 2368*4882a593Smuzhiyun status = "disabled"; 2369*4882a593Smuzhiyun }; 2370*4882a593Smuzhiyun 2371*4882a593Smuzhiyun sdmmc: dwmmc@ffc60000 { 2372*4882a593Smuzhiyun compatible = "rockchip,rv1126-dw-mshc", "rockchip,rk3288-dw-mshc"; 2373*4882a593Smuzhiyun reg = <0xffc60000 0x4000>; 2374*4882a593Smuzhiyun interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 2375*4882a593Smuzhiyun clocks = <&cru HCLK_SDMMC>, <&cru CLK_SDMMC>, 2376*4882a593Smuzhiyun <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>; 2377*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 2378*4882a593Smuzhiyun fifo-depth = <0x100>; 2379*4882a593Smuzhiyun max-frequency = <200000000>; 2380*4882a593Smuzhiyun pinctrl-names = "normal", "idle"; 2381*4882a593Smuzhiyun pinctrl-0 = <&sdmmc0_clk &sdmmc0_cmd &sdmmc0_det &sdmmc0_bus4>; 2382*4882a593Smuzhiyun pinctrl-1 = <&sdmmc0_idle_pins &sdmmc0_det>; 2383*4882a593Smuzhiyun status = "disabled"; 2384*4882a593Smuzhiyun }; 2385*4882a593Smuzhiyun 2386*4882a593Smuzhiyun sdio: dwmmc@ffc70000 { 2387*4882a593Smuzhiyun compatible = "rockchip,rv1126-dw-mshc", "rockchip,rk3288-dw-mshc"; 2388*4882a593Smuzhiyun reg = <0xffc70000 0x4000>; 2389*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 2390*4882a593Smuzhiyun clocks = <&cru HCLK_SDIO>, <&cru CLK_SDIO>, 2391*4882a593Smuzhiyun <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>; 2392*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 2393*4882a593Smuzhiyun fifo-depth = <0x100>; 2394*4882a593Smuzhiyun max-frequency = <200000000>; 2395*4882a593Smuzhiyun pinctrl-names = "default"; 2396*4882a593Smuzhiyun pinctrl-0 = <&sdio_clk &sdio_cmd &sdio_bus4>; 2397*4882a593Smuzhiyun power-domains = <&power RV1126_PD_SDIO>; 2398*4882a593Smuzhiyun status = "disabled"; 2399*4882a593Smuzhiyun }; 2400*4882a593Smuzhiyun 2401*4882a593Smuzhiyun nandc: nandc@ffc80000 { 2402*4882a593Smuzhiyun compatible = "rockchip,rk-nandc"; 2403*4882a593Smuzhiyun reg = <0xffc80000 0x4000>; 2404*4882a593Smuzhiyun interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 2405*4882a593Smuzhiyun nandc_id = <0>; 2406*4882a593Smuzhiyun clocks = <&cru CLK_NANDC>, <&cru HCLK_NANDC>; 2407*4882a593Smuzhiyun clock-names = "clk_nandc", "hclk_nandc"; 2408*4882a593Smuzhiyun pinctrl-names = "default"; 2409*4882a593Smuzhiyun pinctrl-0 = <&flash_pins>; 2410*4882a593Smuzhiyun power-domains = <&power RV1126_PD_NVM>; 2411*4882a593Smuzhiyun status = "disabled"; 2412*4882a593Smuzhiyun }; 2413*4882a593Smuzhiyun 2414*4882a593Smuzhiyun sfc: spi@ffc90000 { 2415*4882a593Smuzhiyun compatible = "rockchip,sfc"; 2416*4882a593Smuzhiyun reg = <0xffc90000 0x4000>; 2417*4882a593Smuzhiyun interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 2418*4882a593Smuzhiyun clocks = <&cru SCLK_SFC>, <&cru HCLK_SFC>; 2419*4882a593Smuzhiyun clock-names = "clk_sfc", "hclk_sfc"; 2420*4882a593Smuzhiyun pinctrl-names = "default"; 2421*4882a593Smuzhiyun pinctrl-0 = <&fspi_pins>; 2422*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_SFC>; 2423*4882a593Smuzhiyun assigned-clock-rates = <80000000>; 2424*4882a593Smuzhiyun power-domains = <&power RV1126_PD_NVM>; 2425*4882a593Smuzhiyun #address-cells = <1>; 2426*4882a593Smuzhiyun #size-cells = <0>; 2427*4882a593Smuzhiyun status = "disabled"; 2428*4882a593Smuzhiyun }; 2429*4882a593Smuzhiyun 2430*4882a593Smuzhiyun npu: npu@ffbc0000 { 2431*4882a593Smuzhiyun compatible = "rockchip,npu"; 2432*4882a593Smuzhiyun reg = <0xffbc0000 0x4000>; 2433*4882a593Smuzhiyun clocks = <&cru ACLK_NPU>, <&cru HCLK_NPU>, <&cru PCLK_PDNPU>, <&cru CLK_CORE_NPU>; 2434*4882a593Smuzhiyun clock-names = "aclk_npu", "hclk_npu", "pclk_pdnpu", "sclk_npu"; 2435*4882a593Smuzhiyun assigned-clocks = <&cru CLK_CORE_NPU>, <&cru ACLK_NPU>; 2436*4882a593Smuzhiyun assigned-clock-rates = <396000000>, <600000000>; 2437*4882a593Smuzhiyun operating-points-v2 = <&npu_opp_table>; 2438*4882a593Smuzhiyun dynamic-power-coefficient = <1343>; 2439*4882a593Smuzhiyun #cooling-cells = <2>; 2440*4882a593Smuzhiyun interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 2441*4882a593Smuzhiyun power-domains = <&power RV1126_PD_NPU>; 2442*4882a593Smuzhiyun status = "disabled"; 2443*4882a593Smuzhiyun }; 2444*4882a593Smuzhiyun 2445*4882a593Smuzhiyun npu_opp_table: npu-opp-table { 2446*4882a593Smuzhiyun compatible = "operating-points-v2"; 2447*4882a593Smuzhiyun 2448*4882a593Smuzhiyun nvmem-cells = <&npu_leakage>, <&npu_performance>; 2449*4882a593Smuzhiyun nvmem-cell-names = "leakage", "performance"; 2450*4882a593Smuzhiyun 2451*4882a593Smuzhiyun rockchip,temp-freq-table = < 2452*4882a593Smuzhiyun 80000 600000 2453*4882a593Smuzhiyun 90000 396000 2454*4882a593Smuzhiyun 100000 300000 2455*4882a593Smuzhiyun >; 2456*4882a593Smuzhiyun 2457*4882a593Smuzhiyun clocks = <&pmucru PLL_GPLL>; 2458*4882a593Smuzhiyun rockchip,bin-scaling-sel = < 2459*4882a593Smuzhiyun 0 23 2460*4882a593Smuzhiyun 1 37 2461*4882a593Smuzhiyun 2 37 2462*4882a593Smuzhiyun >; 2463*4882a593Smuzhiyun rockchip,bin-voltage-sel = < 2464*4882a593Smuzhiyun 2 0 2465*4882a593Smuzhiyun >; 2466*4882a593Smuzhiyun rockchip,pvtm-voltage-sel = < 2467*4882a593Smuzhiyun 0 108500 1 2468*4882a593Smuzhiyun 108501 113500 2 2469*4882a593Smuzhiyun 113501 999999 3 2470*4882a593Smuzhiyun >; 2471*4882a593Smuzhiyun rockchip,pvtm-freq = <396000>; 2472*4882a593Smuzhiyun rockchip,pvtm-volt = <800000>; 2473*4882a593Smuzhiyun rockchip,pvtm-ch = <1 0>; 2474*4882a593Smuzhiyun rockchip,pvtm-sample-time = <1000>; 2475*4882a593Smuzhiyun rockchip,pvtm-number = <10>; 2476*4882a593Smuzhiyun rockchip,pvtm-error = <1000>; 2477*4882a593Smuzhiyun rockchip,pvtm-ref-temp = <37>; 2478*4882a593Smuzhiyun rockchip,pvtm-temp-prop = <(-29) 0>; 2479*4882a593Smuzhiyun rockchip,pvtm-thermal-zone = "npu-thermal"; 2480*4882a593Smuzhiyun 2481*4882a593Smuzhiyun opp-200000000 { 2482*4882a593Smuzhiyun opp-hz = /bits/ 64 <200000000>; 2483*4882a593Smuzhiyun opp-microvolt = <750000 750000 1000000>; 2484*4882a593Smuzhiyun opp-microvolt-L0 = <775000 775000 1000000>; 2485*4882a593Smuzhiyun }; 2486*4882a593Smuzhiyun opp-300000000 { 2487*4882a593Smuzhiyun opp-hz = /bits/ 64 <300000000>; 2488*4882a593Smuzhiyun opp-microvolt = <750000 750000 1000000>; 2489*4882a593Smuzhiyun opp-microvolt-L0 = <775000 775000 1000000>; 2490*4882a593Smuzhiyun }; 2491*4882a593Smuzhiyun opp-396000000 { 2492*4882a593Smuzhiyun opp-hz = /bits/ 64 <396000000>; 2493*4882a593Smuzhiyun opp-microvolt = <750000 750000 1000000>; 2494*4882a593Smuzhiyun opp-microvolt-L0 = <775000 775000 1000000>; 2495*4882a593Smuzhiyun }; 2496*4882a593Smuzhiyun opp-500000000 { 2497*4882a593Smuzhiyun opp-hz = /bits/ 64 <500000000>; 2498*4882a593Smuzhiyun opp-microvolt = <750000 750000 1000000>; 2499*4882a593Smuzhiyun opp-microvolt-L0 = <775000 775000 1000000>; 2500*4882a593Smuzhiyun }; 2501*4882a593Smuzhiyun opp-600000000 { 2502*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 2503*4882a593Smuzhiyun opp-microvolt = <750000 750000 1000000>; 2504*4882a593Smuzhiyun opp-microvolt-L0 = <775000 775000 1000000>; 2505*4882a593Smuzhiyun }; 2506*4882a593Smuzhiyun opp-700000000 { 2507*4882a593Smuzhiyun opp-hz = /bits/ 64 <700000000>; 2508*4882a593Smuzhiyun opp-microvolt = <800000 800000 1000000>; 2509*4882a593Smuzhiyun opp-microvolt-L1 = <800000 800000 1000000>; 2510*4882a593Smuzhiyun opp-microvolt-L2 = <775000 775000 1000000>; 2511*4882a593Smuzhiyun opp-microvolt-L3 = <750000 750000 1000000>; 2512*4882a593Smuzhiyun }; 2513*4882a593Smuzhiyun opp-800000000 { 2514*4882a593Smuzhiyun opp-hz = /bits/ 64 <800000000>; 2515*4882a593Smuzhiyun opp-microvolt = <850000 850000 1000000>; 2516*4882a593Smuzhiyun opp-microvolt-L1 = <850000 850000 1000000>; 2517*4882a593Smuzhiyun opp-microvolt-L2 = <825000 825000 1000000>; 2518*4882a593Smuzhiyun opp-microvolt-L3 = <800000 800000 1000000>; 2519*4882a593Smuzhiyun }; 2520*4882a593Smuzhiyun opp-934000000 { 2521*4882a593Smuzhiyun opp-hz = /bits/ 64 <934000000>; 2522*4882a593Smuzhiyun opp-microvolt = <950000 950000 1000000>; 2523*4882a593Smuzhiyun opp-microvolt-L1 = <950000 950000 1000000>; 2524*4882a593Smuzhiyun opp-microvolt-L2 = <925000 925000 1000000>; 2525*4882a593Smuzhiyun opp-microvolt-L3 = <900000 900000 1000000>; 2526*4882a593Smuzhiyun }; 2527*4882a593Smuzhiyun }; 2528*4882a593Smuzhiyun 2529*4882a593Smuzhiyun usbdrd: usb0 { 2530*4882a593Smuzhiyun compatible = "rockchip,rv1126-dwc3", "rockchip,rk3399-dwc3"; 2531*4882a593Smuzhiyun #address-cells = <1>; 2532*4882a593Smuzhiyun #size-cells = <1>; 2533*4882a593Smuzhiyun ranges; 2534*4882a593Smuzhiyun clocks = <&cru CLK_USBOTG_REF>, <&cru ACLK_USBOTG>, 2535*4882a593Smuzhiyun <&cru HCLK_PDUSB>; 2536*4882a593Smuzhiyun clock-names = "ref_clk", "bus_clk", "hclk"; 2537*4882a593Smuzhiyun status = "disabled"; 2538*4882a593Smuzhiyun 2539*4882a593Smuzhiyun usbdrd_dwc3: dwc3@ffd00000 { 2540*4882a593Smuzhiyun compatible = "snps,dwc3"; 2541*4882a593Smuzhiyun reg = <0xffd00000 0x100000>; 2542*4882a593Smuzhiyun interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 2543*4882a593Smuzhiyun dr_mode = "otg"; 2544*4882a593Smuzhiyun maximum-speed = "high-speed"; 2545*4882a593Smuzhiyun phys = <&u2phy_otg>; 2546*4882a593Smuzhiyun phy-names = "usb2-phy"; 2547*4882a593Smuzhiyun phy_type = "utmi_wide"; 2548*4882a593Smuzhiyun power-domains = <&power RV1126_PD_USB>; 2549*4882a593Smuzhiyun resets = <&cru SRST_USBOTG_A>; 2550*4882a593Smuzhiyun reset-names = "usb3-otg"; 2551*4882a593Smuzhiyun snps,dis_enblslpm_quirk; 2552*4882a593Smuzhiyun snps,dis-u2-freeclk-exists-quirk; 2553*4882a593Smuzhiyun snps,dis_u2_susphy_quirk; 2554*4882a593Smuzhiyun snps,dis-del-phy-power-chg-quirk; 2555*4882a593Smuzhiyun snps,tx-ipgap-linecheck-dis-quirk; 2556*4882a593Smuzhiyun snps,tx-fifo-resize; 2557*4882a593Smuzhiyun snps,xhci-trb-ent-quirk; 2558*4882a593Smuzhiyun snps,usb2-lpm-disable; 2559*4882a593Smuzhiyun status = "disabled"; 2560*4882a593Smuzhiyun }; 2561*4882a593Smuzhiyun }; 2562*4882a593Smuzhiyun 2563*4882a593Smuzhiyun usb_host0_ehci: usb@ffe00000 { 2564*4882a593Smuzhiyun compatible = "generic-ehci"; 2565*4882a593Smuzhiyun reg = <0xffe00000 0x10000>; 2566*4882a593Smuzhiyun interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 2567*4882a593Smuzhiyun clocks = <&cru HCLK_USBHOST>, <&cru HCLK_USBHOST_ARB>, 2568*4882a593Smuzhiyun <&u2phy1>; 2569*4882a593Smuzhiyun clock-names = "usbhost", "arbiter", "utmi"; 2570*4882a593Smuzhiyun phys = <&u2phy_host>; 2571*4882a593Smuzhiyun phy-names = "usb"; 2572*4882a593Smuzhiyun power-domains = <&power RV1126_PD_USB>; 2573*4882a593Smuzhiyun status = "disabled"; 2574*4882a593Smuzhiyun }; 2575*4882a593Smuzhiyun 2576*4882a593Smuzhiyun usb_host0_ohci: usb@ffe10000 { 2577*4882a593Smuzhiyun compatible = "generic-ohci"; 2578*4882a593Smuzhiyun reg = <0xffe10000 0x10000>; 2579*4882a593Smuzhiyun interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 2580*4882a593Smuzhiyun clocks = <&cru HCLK_USBHOST>, <&cru HCLK_USBHOST_ARB>, 2581*4882a593Smuzhiyun <&u2phy1>; 2582*4882a593Smuzhiyun clock-names = "usbhost", "arbiter", "utmi"; 2583*4882a593Smuzhiyun phys = <&u2phy_host>; 2584*4882a593Smuzhiyun phy-names = "usb"; 2585*4882a593Smuzhiyun power-domains = <&power RV1126_PD_USB>; 2586*4882a593Smuzhiyun status = "disabled"; 2587*4882a593Smuzhiyun }; 2588*4882a593Smuzhiyun 2589*4882a593Smuzhiyun pinctrl: pinctrl { 2590*4882a593Smuzhiyun compatible = "rockchip,rv1126-pinctrl"; 2591*4882a593Smuzhiyun rockchip,grf = <&grf>; 2592*4882a593Smuzhiyun rockchip,pmu = <&pmugrf>; 2593*4882a593Smuzhiyun #address-cells = <1>; 2594*4882a593Smuzhiyun #size-cells = <1>; 2595*4882a593Smuzhiyun ranges; 2596*4882a593Smuzhiyun 2597*4882a593Smuzhiyun gpio0: gpio0@ff460000 { 2598*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2599*4882a593Smuzhiyun reg = <0xff460000 0x100>; 2600*4882a593Smuzhiyun interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 2601*4882a593Smuzhiyun clocks = <&pmucru PCLK_GPIO0>, <&pmucru DBCLK_GPIO0>; 2602*4882a593Smuzhiyun 2603*4882a593Smuzhiyun gpio-controller; 2604*4882a593Smuzhiyun #gpio-cells = <2>; 2605*4882a593Smuzhiyun 2606*4882a593Smuzhiyun interrupt-controller; 2607*4882a593Smuzhiyun #interrupt-cells = <2>; 2608*4882a593Smuzhiyun }; 2609*4882a593Smuzhiyun 2610*4882a593Smuzhiyun gpio1: gpio1@ff620000 { 2611*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2612*4882a593Smuzhiyun reg = <0xff620000 0x100>; 2613*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 2614*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO1>, <&cru DBCLK_GPIO1>; 2615*4882a593Smuzhiyun 2616*4882a593Smuzhiyun gpio-controller; 2617*4882a593Smuzhiyun #gpio-cells = <2>; 2618*4882a593Smuzhiyun 2619*4882a593Smuzhiyun interrupt-controller; 2620*4882a593Smuzhiyun #interrupt-cells = <2>; 2621*4882a593Smuzhiyun }; 2622*4882a593Smuzhiyun 2623*4882a593Smuzhiyun gpio2: gpio2@ff630000 { 2624*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2625*4882a593Smuzhiyun reg = <0xff630000 0x100>; 2626*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 2627*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO2>, <&cru DBCLK_GPIO2>; 2628*4882a593Smuzhiyun 2629*4882a593Smuzhiyun gpio-controller; 2630*4882a593Smuzhiyun #gpio-cells = <2>; 2631*4882a593Smuzhiyun 2632*4882a593Smuzhiyun interrupt-controller; 2633*4882a593Smuzhiyun #interrupt-cells = <2>; 2634*4882a593Smuzhiyun }; 2635*4882a593Smuzhiyun 2636*4882a593Smuzhiyun gpio3: gpio3@ff640000 { 2637*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2638*4882a593Smuzhiyun reg = <0xff640000 0x100>; 2639*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 2640*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO3>, <&cru DBCLK_GPIO3>; 2641*4882a593Smuzhiyun 2642*4882a593Smuzhiyun gpio-controller; 2643*4882a593Smuzhiyun #gpio-cells = <2>; 2644*4882a593Smuzhiyun 2645*4882a593Smuzhiyun interrupt-controller; 2646*4882a593Smuzhiyun #interrupt-cells = <2>; 2647*4882a593Smuzhiyun }; 2648*4882a593Smuzhiyun 2649*4882a593Smuzhiyun gpio4: gpio4@ff650000 { 2650*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2651*4882a593Smuzhiyun reg = <0xff650000 0x100>; 2652*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 2653*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO4>, <&cru DBCLK_GPIO4>; 2654*4882a593Smuzhiyun 2655*4882a593Smuzhiyun gpio-controller; 2656*4882a593Smuzhiyun #gpio-cells = <2>; 2657*4882a593Smuzhiyun 2658*4882a593Smuzhiyun interrupt-controller; 2659*4882a593Smuzhiyun #interrupt-cells = <2>; 2660*4882a593Smuzhiyun }; 2661*4882a593Smuzhiyun }; 2662*4882a593Smuzhiyun}; 2663*4882a593Smuzhiyun 2664*4882a593Smuzhiyun#include "rv1126-pinctrl.dtsi" 2665*4882a593Smuzhiyun 2666