xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm/rv1108.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun
3*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
4*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
5*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
6*4882a593Smuzhiyun#include <dt-bindings/clock/rv1108-cru.h>
7*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h>
8*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
9*4882a593Smuzhiyun/ {
10*4882a593Smuzhiyun	#address-cells = <1>;
11*4882a593Smuzhiyun	#size-cells = <1>;
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun	compatible = "rockchip,rv1108";
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun	interrupt-parent = <&gic>;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	aliases {
18*4882a593Smuzhiyun		i2c0 = &i2c0;
19*4882a593Smuzhiyun		i2c1 = &i2c1;
20*4882a593Smuzhiyun		i2c2 = &i2c2;
21*4882a593Smuzhiyun		i2c3 = &i2c3;
22*4882a593Smuzhiyun		serial0 = &uart0;
23*4882a593Smuzhiyun		serial1 = &uart1;
24*4882a593Smuzhiyun		serial2 = &uart2;
25*4882a593Smuzhiyun	};
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun	cpus {
28*4882a593Smuzhiyun		#address-cells = <1>;
29*4882a593Smuzhiyun		#size-cells = <0>;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun		cpu0: cpu@f00 {
32*4882a593Smuzhiyun			device_type = "cpu";
33*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
34*4882a593Smuzhiyun			reg = <0xf00>;
35*4882a593Smuzhiyun			clock-latency = <40000>;
36*4882a593Smuzhiyun			clocks = <&cru ARMCLK>;
37*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
38*4882a593Smuzhiyun			dynamic-power-coefficient = <75>;
39*4882a593Smuzhiyun			operating-points-v2 = <&cpu_opp_table>;
40*4882a593Smuzhiyun		};
41*4882a593Smuzhiyun	};
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun	cpu_opp_table: opp_table {
44*4882a593Smuzhiyun		compatible = "operating-points-v2";
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun		opp-408000000 {
47*4882a593Smuzhiyun			opp-hz = /bits/ 64 <408000000>;
48*4882a593Smuzhiyun			opp-microvolt = <975000>;
49*4882a593Smuzhiyun			clock-latency-ns = <40000>;
50*4882a593Smuzhiyun		};
51*4882a593Smuzhiyun		opp-600000000 {
52*4882a593Smuzhiyun			opp-hz = /bits/ 64 <600000000>;
53*4882a593Smuzhiyun			opp-microvolt = <975000>;
54*4882a593Smuzhiyun			clock-latency-ns = <40000>;
55*4882a593Smuzhiyun		};
56*4882a593Smuzhiyun		opp-816000000 {
57*4882a593Smuzhiyun			opp-hz = /bits/ 64 <816000000>;
58*4882a593Smuzhiyun			opp-microvolt = <1025000>;
59*4882a593Smuzhiyun			clock-latency-ns = <40000>;
60*4882a593Smuzhiyun		};
61*4882a593Smuzhiyun		opp-1008000000 {
62*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1008000000>;
63*4882a593Smuzhiyun			opp-microvolt = <1150000>;
64*4882a593Smuzhiyun			clock-latency-ns = <40000>;
65*4882a593Smuzhiyun		};
66*4882a593Smuzhiyun	};
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun	arm-pmu {
69*4882a593Smuzhiyun		compatible = "arm,cortex-a7-pmu";
70*4882a593Smuzhiyun		interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
71*4882a593Smuzhiyun	};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun	timer {
74*4882a593Smuzhiyun		compatible = "arm,armv7-timer";
75*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>,
76*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>;
77*4882a593Smuzhiyun		arm,cpu-registers-not-fw-configured;
78*4882a593Smuzhiyun		clock-frequency = <24000000>;
79*4882a593Smuzhiyun	};
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun	xin24m: oscillator {
82*4882a593Smuzhiyun		compatible = "fixed-clock";
83*4882a593Smuzhiyun		clock-frequency = <24000000>;
84*4882a593Smuzhiyun		clock-output-names = "xin24m";
85*4882a593Smuzhiyun		#clock-cells = <0>;
86*4882a593Smuzhiyun	};
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun	amba: bus {
89*4882a593Smuzhiyun		compatible = "simple-bus";
90*4882a593Smuzhiyun		#address-cells = <1>;
91*4882a593Smuzhiyun		#size-cells = <1>;
92*4882a593Smuzhiyun		ranges;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun		pdma: pdma@102a0000 {
95*4882a593Smuzhiyun			compatible = "arm,pl330", "arm,primecell";
96*4882a593Smuzhiyun			reg = <0x102a0000 0x4000>;
97*4882a593Smuzhiyun			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
98*4882a593Smuzhiyun			#dma-cells = <1>;
99*4882a593Smuzhiyun			arm,pl330-broken-no-flushp;
100*4882a593Smuzhiyun			arm,pl330-periph-burst;
101*4882a593Smuzhiyun			clocks = <&cru ACLK_DMAC>;
102*4882a593Smuzhiyun			clock-names = "apb_pclk";
103*4882a593Smuzhiyun		};
104*4882a593Smuzhiyun	};
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun	bus_intmem: sram@10080000 {
107*4882a593Smuzhiyun		compatible = "mmio-sram";
108*4882a593Smuzhiyun		reg = <0x10080000 0x2000>;
109*4882a593Smuzhiyun		#address-cells = <1>;
110*4882a593Smuzhiyun		#size-cells = <1>;
111*4882a593Smuzhiyun		ranges = <0 0x10080000 0x2000>;
112*4882a593Smuzhiyun	};
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun	uart2: serial@10210000 {
115*4882a593Smuzhiyun		compatible = "rockchip,rv1108-uart", "snps,dw-apb-uart";
116*4882a593Smuzhiyun		reg = <0x10210000 0x100>;
117*4882a593Smuzhiyun		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
118*4882a593Smuzhiyun		reg-shift = <2>;
119*4882a593Smuzhiyun		reg-io-width = <4>;
120*4882a593Smuzhiyun		clock-frequency = <24000000>;
121*4882a593Smuzhiyun		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
122*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
123*4882a593Smuzhiyun		dmas = <&pdma 6>, <&pdma 7>;
124*4882a593Smuzhiyun		pinctrl-names = "default";
125*4882a593Smuzhiyun		pinctrl-0 = <&uart2m0_xfer>;
126*4882a593Smuzhiyun		status = "disabled";
127*4882a593Smuzhiyun	};
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun	uart1: serial@10220000 {
130*4882a593Smuzhiyun		compatible = "rockchip,rv1108-uart", "snps,dw-apb-uart";
131*4882a593Smuzhiyun		reg = <0x10220000 0x100>;
132*4882a593Smuzhiyun		interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
133*4882a593Smuzhiyun		reg-shift = <2>;
134*4882a593Smuzhiyun		reg-io-width = <4>;
135*4882a593Smuzhiyun		clock-frequency = <24000000>;
136*4882a593Smuzhiyun		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
137*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
138*4882a593Smuzhiyun		dmas = <&pdma 4>, <&pdma 5>;
139*4882a593Smuzhiyun		pinctrl-names = "default";
140*4882a593Smuzhiyun		pinctrl-0 = <&uart1_xfer>;
141*4882a593Smuzhiyun		status = "disabled";
142*4882a593Smuzhiyun	};
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun	uart0: serial@10230000 {
145*4882a593Smuzhiyun		compatible = "rockchip,rv1108-uart", "snps,dw-apb-uart";
146*4882a593Smuzhiyun		reg = <0x10230000 0x100>;
147*4882a593Smuzhiyun		interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
148*4882a593Smuzhiyun		reg-shift = <2>;
149*4882a593Smuzhiyun		reg-io-width = <4>;
150*4882a593Smuzhiyun		clock-frequency = <24000000>;
151*4882a593Smuzhiyun		clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
152*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
153*4882a593Smuzhiyun		dmas = <&pdma 2>, <&pdma 3>;
154*4882a593Smuzhiyun		pinctrl-names = "default";
155*4882a593Smuzhiyun		pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>;
156*4882a593Smuzhiyun		status = "disabled";
157*4882a593Smuzhiyun	};
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun	i2c1: i2c@10240000 {
160*4882a593Smuzhiyun		compatible = "rockchip,rv1108-i2c";
161*4882a593Smuzhiyun		reg = <0x10240000 0x1000>;
162*4882a593Smuzhiyun		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
163*4882a593Smuzhiyun		#address-cells = <1>;
164*4882a593Smuzhiyun		#size-cells = <0>;
165*4882a593Smuzhiyun		clocks = <&cru SCLK_I2C1>, <&cru PCLK_I2C1>;
166*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
167*4882a593Smuzhiyun		pinctrl-names = "default";
168*4882a593Smuzhiyun		pinctrl-0 = <&i2c1_xfer>;
169*4882a593Smuzhiyun		rockchip,grf = <&grf>;
170*4882a593Smuzhiyun		status = "disabled";
171*4882a593Smuzhiyun	};
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun	i2c2: i2c@10250000 {
174*4882a593Smuzhiyun		compatible = "rockchip,rv1108-i2c";
175*4882a593Smuzhiyun		reg = <0x10250000 0x1000>;
176*4882a593Smuzhiyun		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
177*4882a593Smuzhiyun		#address-cells = <1>;
178*4882a593Smuzhiyun		#size-cells = <0>;
179*4882a593Smuzhiyun		clocks = <&cru SCLK_I2C2>, <&cru PCLK_I2C2>;
180*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
181*4882a593Smuzhiyun		pinctrl-names = "default";
182*4882a593Smuzhiyun		pinctrl-0 = <&i2c2m1_xfer>;
183*4882a593Smuzhiyun		rockchip,grf = <&grf>;
184*4882a593Smuzhiyun		status = "disabled";
185*4882a593Smuzhiyun	};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun	i2c3: i2c@10260000 {
188*4882a593Smuzhiyun		compatible = "rockchip,rv1108-i2c";
189*4882a593Smuzhiyun		reg = <0x10260000 0x1000>;
190*4882a593Smuzhiyun		interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
191*4882a593Smuzhiyun		#address-cells = <1>;
192*4882a593Smuzhiyun		#size-cells = <0>;
193*4882a593Smuzhiyun		clocks = <&cru SCLK_I2C3>, <&cru PCLK_I2C3>;
194*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
195*4882a593Smuzhiyun		pinctrl-names = "default";
196*4882a593Smuzhiyun		pinctrl-0 = <&i2c3_xfer>;
197*4882a593Smuzhiyun		rockchip,grf = <&grf>;
198*4882a593Smuzhiyun		status = "disabled";
199*4882a593Smuzhiyun	};
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun	spi: spi@10270000 {
202*4882a593Smuzhiyun		compatible = "rockchip,rv1108-spi";
203*4882a593Smuzhiyun		reg = <0x10270000 0x1000>;
204*4882a593Smuzhiyun		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
205*4882a593Smuzhiyun		clocks = <&cru SCLK_SPI>, <&cru PCLK_SPI>;
206*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
207*4882a593Smuzhiyun		dmas = <&pdma 8>, <&pdma 9>;
208*4882a593Smuzhiyun		dma-names = "tx", "rx";
209*4882a593Smuzhiyun		#address-cells = <1>;
210*4882a593Smuzhiyun		#size-cells = <0>;
211*4882a593Smuzhiyun		status = "disabled";
212*4882a593Smuzhiyun	};
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun	pwm4: pwm@10280000 {
215*4882a593Smuzhiyun		compatible = "rockchip,rv1108-pwm", "rockchip,rk3288-pwm";
216*4882a593Smuzhiyun		reg = <0x10280000 0x10>;
217*4882a593Smuzhiyun		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
218*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>;
219*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
220*4882a593Smuzhiyun		pinctrl-names = "active";
221*4882a593Smuzhiyun		pinctrl-0 = <&pwm4_pin>;
222*4882a593Smuzhiyun		#pwm-cells = <3>;
223*4882a593Smuzhiyun		status = "disabled";
224*4882a593Smuzhiyun	};
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun	pwm5: pwm@10280010 {
227*4882a593Smuzhiyun		compatible = "rockchip,rv1108-pwm", "rockchip,rk3288-pwm";
228*4882a593Smuzhiyun		reg = <0x10280010 0x10>;
229*4882a593Smuzhiyun		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
230*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>;
231*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
232*4882a593Smuzhiyun		pinctrl-names = "active";
233*4882a593Smuzhiyun		pinctrl-0 = <&pwm5_pin>;
234*4882a593Smuzhiyun		#pwm-cells = <3>;
235*4882a593Smuzhiyun		status = "disabled";
236*4882a593Smuzhiyun	};
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun	pwm6: pwm@10280020 {
239*4882a593Smuzhiyun		compatible = "rockchip,rv1108-pwm", "rockchip,rk3288-pwm";
240*4882a593Smuzhiyun		reg = <0x10280020 0x10>;
241*4882a593Smuzhiyun		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
242*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>;
243*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
244*4882a593Smuzhiyun		pinctrl-names = "active";
245*4882a593Smuzhiyun		pinctrl-0 = <&pwm6_pin>;
246*4882a593Smuzhiyun		#pwm-cells = <3>;
247*4882a593Smuzhiyun		status = "disabled";
248*4882a593Smuzhiyun	};
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun	pwm7: pwm@10280030 {
251*4882a593Smuzhiyun		compatible = "rockchip,rv1108-pwm", "rockchip,rk3288-pwm";
252*4882a593Smuzhiyun		reg = <0x10280030 0x10>;
253*4882a593Smuzhiyun		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
254*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>;
255*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
256*4882a593Smuzhiyun		pinctrl-names = "active";
257*4882a593Smuzhiyun		pinctrl-0 = <&pwm7_pin>;
258*4882a593Smuzhiyun		#pwm-cells = <3>;
259*4882a593Smuzhiyun		status = "disabled";
260*4882a593Smuzhiyun	};
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun	grf: syscon@10300000 {
263*4882a593Smuzhiyun		compatible = "rockchip,rv1108-grf", "syscon", "simple-mfd";
264*4882a593Smuzhiyun		reg = <0x10300000 0x1000>;
265*4882a593Smuzhiyun		#address-cells = <1>;
266*4882a593Smuzhiyun		#size-cells = <1>;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun		u2phy: usb2-phy@100 {
269*4882a593Smuzhiyun			compatible = "rockchip,rv1108-usb2phy";
270*4882a593Smuzhiyun			reg = <0x100 0x0c>;
271*4882a593Smuzhiyun			clocks = <&cru SCLK_USBPHY>;
272*4882a593Smuzhiyun			clock-names = "phyclk";
273*4882a593Smuzhiyun			#clock-cells = <0>;
274*4882a593Smuzhiyun			clock-output-names = "usbphy";
275*4882a593Smuzhiyun			rockchip,usbgrf = <&usbgrf>;
276*4882a593Smuzhiyun			status = "disabled";
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun			u2phy_otg: otg-port {
279*4882a593Smuzhiyun				interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
280*4882a593Smuzhiyun				interrupt-names = "otg-mux";
281*4882a593Smuzhiyun				#phy-cells = <0>;
282*4882a593Smuzhiyun				status = "disabled";
283*4882a593Smuzhiyun			};
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun			u2phy_host: host-port {
286*4882a593Smuzhiyun				interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
287*4882a593Smuzhiyun				interrupt-names = "linestate";
288*4882a593Smuzhiyun				#phy-cells = <0>;
289*4882a593Smuzhiyun				status = "disabled";
290*4882a593Smuzhiyun			};
291*4882a593Smuzhiyun		};
292*4882a593Smuzhiyun	};
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun	timer: timer@10350000 {
295*4882a593Smuzhiyun		compatible = "rockchip,rv1108-timer", "rockchip,rk3288-timer";
296*4882a593Smuzhiyun		reg = <0x10350000 0x20>;
297*4882a593Smuzhiyun		interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
298*4882a593Smuzhiyun		clocks = <&xin24m>, <&cru PCLK_TIMER>;
299*4882a593Smuzhiyun		clock-names = "timer", "pclk";
300*4882a593Smuzhiyun	};
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun	watchdog: wdt@10360000 {
303*4882a593Smuzhiyun		compatible = "snps,dw-wdt";
304*4882a593Smuzhiyun		reg = <0x10360000 0x100>;
305*4882a593Smuzhiyun		interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
306*4882a593Smuzhiyun		clocks = <&cru PCLK_WDT>;
307*4882a593Smuzhiyun		clock-names = "pclk_wdt";
308*4882a593Smuzhiyun		status = "disabled";
309*4882a593Smuzhiyun	};
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun	thermal-zones {
312*4882a593Smuzhiyun		soc_thermal: soc-thermal {
313*4882a593Smuzhiyun			polling-delay-passive = <20>;
314*4882a593Smuzhiyun			polling-delay = <1000>;
315*4882a593Smuzhiyun			sustainable-power = <50>;
316*4882a593Smuzhiyun			thermal-sensors = <&tsadc 0>;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun			trips {
319*4882a593Smuzhiyun				threshold: trip-point0 {
320*4882a593Smuzhiyun					temperature = <70000>;
321*4882a593Smuzhiyun					hysteresis = <2000>;
322*4882a593Smuzhiyun					type = "passive";
323*4882a593Smuzhiyun				};
324*4882a593Smuzhiyun				target: trip-point1 {
325*4882a593Smuzhiyun					temperature = <85000>;
326*4882a593Smuzhiyun					hysteresis = <2000>;
327*4882a593Smuzhiyun					type = "passive";
328*4882a593Smuzhiyun				};
329*4882a593Smuzhiyun				soc_crit: soc-crit {
330*4882a593Smuzhiyun					temperature = <95000>;
331*4882a593Smuzhiyun					hysteresis = <2000>;
332*4882a593Smuzhiyun					type = "critical";
333*4882a593Smuzhiyun				};
334*4882a593Smuzhiyun			};
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun			cooling-maps {
337*4882a593Smuzhiyun				map0 {
338*4882a593Smuzhiyun					trip = <&target>;
339*4882a593Smuzhiyun					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
340*4882a593Smuzhiyun					contribution = <4096>;
341*4882a593Smuzhiyun				};
342*4882a593Smuzhiyun			};
343*4882a593Smuzhiyun		};
344*4882a593Smuzhiyun	};
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun	tsadc: tsadc@10370000 {
347*4882a593Smuzhiyun		compatible = "rockchip,rv1108-tsadc";
348*4882a593Smuzhiyun		reg = <0x10370000 0x100>;
349*4882a593Smuzhiyun		interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
350*4882a593Smuzhiyun		assigned-clocks = <&cru SCLK_TSADC>;
351*4882a593Smuzhiyun		assigned-clock-rates = <750000>;
352*4882a593Smuzhiyun		clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>;
353*4882a593Smuzhiyun		clock-names = "tsadc", "apb_pclk";
354*4882a593Smuzhiyun		pinctrl-names = "init", "default", "sleep";
355*4882a593Smuzhiyun		pinctrl-0 = <&otp_pin>;
356*4882a593Smuzhiyun		pinctrl-1 = <&otp_out>;
357*4882a593Smuzhiyun		pinctrl-2 = <&otp_pin>;
358*4882a593Smuzhiyun		resets = <&cru SRST_TSADC>;
359*4882a593Smuzhiyun		reset-names = "tsadc-apb";
360*4882a593Smuzhiyun		rockchip,hw-tshut-temp = <120000>;
361*4882a593Smuzhiyun		#thermal-sensor-cells = <1>;
362*4882a593Smuzhiyun		status = "disabled";
363*4882a593Smuzhiyun	};
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun	adc: adc@1038c000 {
366*4882a593Smuzhiyun		compatible = "rockchip,rv1108-saradc", "rockchip,rk3399-saradc";
367*4882a593Smuzhiyun		reg = <0x1038c000 0x100>;
368*4882a593Smuzhiyun		interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
369*4882a593Smuzhiyun		#io-channel-cells = <1>;
370*4882a593Smuzhiyun		clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
371*4882a593Smuzhiyun		clock-names = "saradc", "apb_pclk";
372*4882a593Smuzhiyun		status = "disabled";
373*4882a593Smuzhiyun	};
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun	i2c0: i2c@20000000 {
376*4882a593Smuzhiyun		compatible = "rockchip,rv1108-i2c";
377*4882a593Smuzhiyun		reg = <0x20000000 0x1000>;
378*4882a593Smuzhiyun		interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
379*4882a593Smuzhiyun		#address-cells = <1>;
380*4882a593Smuzhiyun		#size-cells = <0>;
381*4882a593Smuzhiyun		clocks = <&cru SCLK_I2C0_PMU>, <&cru PCLK_I2C0_PMU>;
382*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
383*4882a593Smuzhiyun		pinctrl-names = "default";
384*4882a593Smuzhiyun		pinctrl-0 = <&i2c0_xfer>;
385*4882a593Smuzhiyun		rockchip,grf = <&grf>;
386*4882a593Smuzhiyun		status = "disabled";
387*4882a593Smuzhiyun	};
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun	pwm0: pwm@20040000 {
390*4882a593Smuzhiyun		compatible = "rockchip,rv1108-pwm", "rockchip,rk3288-pwm";
391*4882a593Smuzhiyun		reg = <0x20040000 0x10>;
392*4882a593Smuzhiyun		interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
393*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM0_PMU>, <&cru PCLK_PWM0_PMU>;
394*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
395*4882a593Smuzhiyun		pinctrl-names = "active";
396*4882a593Smuzhiyun		pinctrl-0 = <&pwm0_pin>;
397*4882a593Smuzhiyun		#pwm-cells = <3>;
398*4882a593Smuzhiyun		status = "disabled";
399*4882a593Smuzhiyun	};
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun	pwm1: pwm@20040010 {
402*4882a593Smuzhiyun		compatible = "rockchip,rv1108-pwm", "rockchip,rk3288-pwm";
403*4882a593Smuzhiyun		reg = <0x20040010 0x10>;
404*4882a593Smuzhiyun		interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
405*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM0_PMU>, <&cru PCLK_PWM0_PMU>;
406*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
407*4882a593Smuzhiyun		pinctrl-names = "active";
408*4882a593Smuzhiyun		pinctrl-0 = <&pwm1_pin>;
409*4882a593Smuzhiyun		#pwm-cells = <3>;
410*4882a593Smuzhiyun		status = "disabled";
411*4882a593Smuzhiyun	};
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun	pwm2: pwm@20040020 {
414*4882a593Smuzhiyun		compatible = "rockchip,rv1108-pwm", "rockchip,rk3288-pwm";
415*4882a593Smuzhiyun		reg = <0x20040020 0x10>;
416*4882a593Smuzhiyun		interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
417*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM0_PMU>, <&cru PCLK_PWM0_PMU>;
418*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
419*4882a593Smuzhiyun		pinctrl-names = "active";
420*4882a593Smuzhiyun		pinctrl-0 = <&pwm2_pin>;
421*4882a593Smuzhiyun		#pwm-cells = <3>;
422*4882a593Smuzhiyun		status = "disabled";
423*4882a593Smuzhiyun	};
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun	pwm3: pwm@20040030 {
426*4882a593Smuzhiyun		compatible = "rockchip,rv1108-pwm", "rockchip,rk3288-pwm";
427*4882a593Smuzhiyun		reg = <0x20040030 0x10>;
428*4882a593Smuzhiyun		interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
429*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM0_PMU>, <&cru PCLK_PWM0_PMU>;
430*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
431*4882a593Smuzhiyun		pinctrl-names = "active";
432*4882a593Smuzhiyun		pinctrl-0 = <&pwm3_pin>;
433*4882a593Smuzhiyun		#pwm-cells = <3>;
434*4882a593Smuzhiyun		status = "disabled";
435*4882a593Smuzhiyun	};
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun	pmugrf: syscon@20060000 {
438*4882a593Smuzhiyun		compatible = "rockchip,rv1108-pmugrf", "syscon";
439*4882a593Smuzhiyun		reg = <0x20060000 0x1000>;
440*4882a593Smuzhiyun	};
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun	usbgrf: syscon@202a0000 {
443*4882a593Smuzhiyun		compatible = "rockchip,rv1108-usbgrf", "syscon";
444*4882a593Smuzhiyun		reg = <0x202a0000 0x1000>;
445*4882a593Smuzhiyun	};
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun	cru: clock-controller@20200000 {
448*4882a593Smuzhiyun		compatible = "rockchip,rv1108-cru";
449*4882a593Smuzhiyun		reg = <0x20200000 0x1000>;
450*4882a593Smuzhiyun		rockchip,grf = <&grf>;
451*4882a593Smuzhiyun		#clock-cells = <1>;
452*4882a593Smuzhiyun		#reset-cells = <1>;
453*4882a593Smuzhiyun	};
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun	emmc: mmc@30110000 {
456*4882a593Smuzhiyun		compatible = "rockchip,rv1108-dw-mshc", "rockchip,rk3288-dw-mshc";
457*4882a593Smuzhiyun		reg = <0x30110000 0x4000>;
458*4882a593Smuzhiyun		interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
459*4882a593Smuzhiyun		clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>,
460*4882a593Smuzhiyun			 <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
461*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
462*4882a593Smuzhiyun		fifo-depth = <0x100>;
463*4882a593Smuzhiyun		max-frequency = <150000000>;
464*4882a593Smuzhiyun		status = "disabled";
465*4882a593Smuzhiyun	};
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun	sdio: mmc@30120000 {
468*4882a593Smuzhiyun		compatible = "rockchip,rv1108-dw-mshc", "rockchip,rk3288-dw-mshc";
469*4882a593Smuzhiyun		reg = <0x30120000 0x4000>;
470*4882a593Smuzhiyun		interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
471*4882a593Smuzhiyun		clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>,
472*4882a593Smuzhiyun			 <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>;
473*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
474*4882a593Smuzhiyun		fifo-depth = <0x100>;
475*4882a593Smuzhiyun		max-frequency = <150000000>;
476*4882a593Smuzhiyun		status = "disabled";
477*4882a593Smuzhiyun	};
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun	sdmmc: mmc@30130000 {
480*4882a593Smuzhiyun		compatible = "rockchip,rv1108-dw-mshc", "rockchip,rk3288-dw-mshc";
481*4882a593Smuzhiyun		reg = <0x30130000 0x4000>;
482*4882a593Smuzhiyun		interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
483*4882a593Smuzhiyun		clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
484*4882a593Smuzhiyun			 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
485*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
486*4882a593Smuzhiyun		fifo-depth = <0x100>;
487*4882a593Smuzhiyun		max-frequency = <100000000>;
488*4882a593Smuzhiyun		pinctrl-names = "default";
489*4882a593Smuzhiyun		pinctrl-0 = <&sdmmc_clk &sdmmc_cmd &sdmmc_cd &sdmmc_bus4>;
490*4882a593Smuzhiyun		status = "disabled";
491*4882a593Smuzhiyun	};
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun	usb_host_ehci: usb@30140000 {
494*4882a593Smuzhiyun		compatible = "generic-ehci";
495*4882a593Smuzhiyun		reg = <0x30140000 0x20000>;
496*4882a593Smuzhiyun		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
497*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST0>, <&u2phy>;
498*4882a593Smuzhiyun		phys = <&u2phy_host>;
499*4882a593Smuzhiyun		phy-names = "usb";
500*4882a593Smuzhiyun		status = "disabled";
501*4882a593Smuzhiyun	};
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun	usb_host_ohci: usb@30160000 {
504*4882a593Smuzhiyun		compatible = "generic-ohci";
505*4882a593Smuzhiyun		reg = <0x30160000 0x20000>;
506*4882a593Smuzhiyun		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
507*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST0>, <&u2phy>;
508*4882a593Smuzhiyun		phys = <&u2phy_host>;
509*4882a593Smuzhiyun		phy-names = "usb";
510*4882a593Smuzhiyun		status = "disabled";
511*4882a593Smuzhiyun	};
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun	usb_otg: usb@30180000 {
514*4882a593Smuzhiyun		compatible = "rockchip,rv1108-usb", "rockchip,rk3066-usb",
515*4882a593Smuzhiyun			     "snps,dwc2";
516*4882a593Smuzhiyun		reg = <0x30180000 0x40000>;
517*4882a593Smuzhiyun		interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
518*4882a593Smuzhiyun		clocks = <&cru HCLK_OTG>;
519*4882a593Smuzhiyun		clock-names = "otg";
520*4882a593Smuzhiyun		dr_mode = "otg";
521*4882a593Smuzhiyun		g-np-tx-fifo-size = <16>;
522*4882a593Smuzhiyun		g-rx-fifo-size = <280>;
523*4882a593Smuzhiyun		g-tx-fifo-size = <256 128 128 64 32 16>;
524*4882a593Smuzhiyun		phys = <&u2phy_otg>;
525*4882a593Smuzhiyun		phy-names = "usb2-phy";
526*4882a593Smuzhiyun		status = "disabled";
527*4882a593Smuzhiyun	};
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun	gmac: eth@30200000 {
530*4882a593Smuzhiyun		compatible = "rockchip,rv1108-gmac";
531*4882a593Smuzhiyun		reg = <0x30200000 0x10000>;
532*4882a593Smuzhiyun		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
533*4882a593Smuzhiyun			     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
534*4882a593Smuzhiyun		interrupt-names = "macirq", "eth_wake_irq";
535*4882a593Smuzhiyun		clocks = <&cru SCLK_MAC>,
536*4882a593Smuzhiyun			<&cru SCLK_MAC_RX>, <&cru SCLK_MAC_RX>,
537*4882a593Smuzhiyun			<&cru SCLK_MAC_REF>, <&cru SCLK_MAC_REFOUT>,
538*4882a593Smuzhiyun			<&cru ACLK_GMAC>, <&cru PCLK_GMAC>;
539*4882a593Smuzhiyun		clock-names = "stmmaceth",
540*4882a593Smuzhiyun			"mac_clk_rx", "mac_clk_tx",
541*4882a593Smuzhiyun			"clk_mac_ref", "clk_mac_refout",
542*4882a593Smuzhiyun			"aclk_mac", "pclk_mac";
543*4882a593Smuzhiyun		/* rv1108 only supports an rmii interface */
544*4882a593Smuzhiyun		phy-mode = "rmii";
545*4882a593Smuzhiyun		pinctrl-names = "default";
546*4882a593Smuzhiyun		pinctrl-0 = <&rmii_pins>;
547*4882a593Smuzhiyun		rockchip,grf = <&grf>;
548*4882a593Smuzhiyun		status = "disabled";
549*4882a593Smuzhiyun	};
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun	gic: interrupt-controller@32010000 {
552*4882a593Smuzhiyun		compatible = "arm,gic-400";
553*4882a593Smuzhiyun		interrupt-controller;
554*4882a593Smuzhiyun		#interrupt-cells = <3>;
555*4882a593Smuzhiyun		#address-cells = <0>;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun		reg = <0x32011000 0x1000>,
558*4882a593Smuzhiyun		      <0x32012000 0x2000>,
559*4882a593Smuzhiyun		      <0x32014000 0x2000>,
560*4882a593Smuzhiyun		      <0x32016000 0x2000>;
561*4882a593Smuzhiyun		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>;
562*4882a593Smuzhiyun	};
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun	pinctrl: pinctrl {
565*4882a593Smuzhiyun		compatible = "rockchip,rv1108-pinctrl";
566*4882a593Smuzhiyun		rockchip,grf = <&grf>;
567*4882a593Smuzhiyun		rockchip,pmu = <&pmugrf>;
568*4882a593Smuzhiyun		#address-cells = <1>;
569*4882a593Smuzhiyun		#size-cells = <1>;
570*4882a593Smuzhiyun		ranges;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun		gpio0: gpio0@20030000 {
573*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
574*4882a593Smuzhiyun			reg = <0x20030000 0x100>;
575*4882a593Smuzhiyun			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
576*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO0_PMU>;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun			gpio-controller;
579*4882a593Smuzhiyun			#gpio-cells = <2>;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun			interrupt-controller;
582*4882a593Smuzhiyun			#interrupt-cells = <2>;
583*4882a593Smuzhiyun		};
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun		gpio1: gpio1@10310000 {
586*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
587*4882a593Smuzhiyun			reg = <0x10310000 0x100>;
588*4882a593Smuzhiyun			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
589*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO1>;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun			gpio-controller;
592*4882a593Smuzhiyun			#gpio-cells = <2>;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun			interrupt-controller;
595*4882a593Smuzhiyun			#interrupt-cells = <2>;
596*4882a593Smuzhiyun		};
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun		gpio2: gpio2@10320000 {
599*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
600*4882a593Smuzhiyun			reg = <0x10320000 0x100>;
601*4882a593Smuzhiyun			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
602*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO2>;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun			gpio-controller;
605*4882a593Smuzhiyun			#gpio-cells = <2>;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun			interrupt-controller;
608*4882a593Smuzhiyun			#interrupt-cells = <2>;
609*4882a593Smuzhiyun		};
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun		gpio3: gpio3@10330000 {
612*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
613*4882a593Smuzhiyun			reg = <0x10330000 0x100>;
614*4882a593Smuzhiyun			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
615*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO3>;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun			gpio-controller;
618*4882a593Smuzhiyun			#gpio-cells = <2>;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun			interrupt-controller;
621*4882a593Smuzhiyun			#interrupt-cells = <2>;
622*4882a593Smuzhiyun		};
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun		pcfg_pull_up: pcfg-pull-up {
625*4882a593Smuzhiyun			bias-pull-up;
626*4882a593Smuzhiyun		};
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun		pcfg_pull_down: pcfg-pull-down {
629*4882a593Smuzhiyun			bias-pull-down;
630*4882a593Smuzhiyun		};
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun		pcfg_pull_none: pcfg-pull-none {
633*4882a593Smuzhiyun			bias-disable;
634*4882a593Smuzhiyun		};
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun		pcfg_pull_none_drv_8ma: pcfg-pull-none-drv-8ma {
637*4882a593Smuzhiyun			drive-strength = <8>;
638*4882a593Smuzhiyun		};
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun		pcfg_pull_none_drv_12ma: pcfg-pull-none-drv-12ma {
641*4882a593Smuzhiyun			drive-strength = <12>;
642*4882a593Smuzhiyun		};
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun		pcfg_pull_none_smt: pcfg-pull-none-smt {
645*4882a593Smuzhiyun			bias-disable;
646*4882a593Smuzhiyun			input-schmitt-enable;
647*4882a593Smuzhiyun		};
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun		pcfg_pull_up_drv_8ma: pcfg-pull-up-drv-8ma {
650*4882a593Smuzhiyun			bias-pull-up;
651*4882a593Smuzhiyun			drive-strength = <8>;
652*4882a593Smuzhiyun		};
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun		pcfg_pull_none_drv_4ma: pcfg-pull-none-drv-4ma {
655*4882a593Smuzhiyun			drive-strength = <4>;
656*4882a593Smuzhiyun		};
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun		pcfg_pull_up_drv_4ma: pcfg-pull-up-drv-4ma {
659*4882a593Smuzhiyun			bias-pull-up;
660*4882a593Smuzhiyun			drive-strength = <4>;
661*4882a593Smuzhiyun		};
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun		pcfg_output_high: pcfg-output-high {
664*4882a593Smuzhiyun			output-high;
665*4882a593Smuzhiyun		};
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun		pcfg_output_low: pcfg-output-low {
668*4882a593Smuzhiyun			output-low;
669*4882a593Smuzhiyun		};
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun		pcfg_input_high: pcfg-input-high {
672*4882a593Smuzhiyun			bias-pull-up;
673*4882a593Smuzhiyun			input-enable;
674*4882a593Smuzhiyun		};
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun		emmc {
677*4882a593Smuzhiyun			emmc_bus8: emmc-bus8 {
678*4882a593Smuzhiyun				rockchip,pins = <2 RK_PA0 2 &pcfg_pull_up_drv_8ma>,
679*4882a593Smuzhiyun						<2 RK_PA1 2 &pcfg_pull_up_drv_8ma>,
680*4882a593Smuzhiyun						<2 RK_PA2 2 &pcfg_pull_up_drv_8ma>,
681*4882a593Smuzhiyun						<2 RK_PA3 2 &pcfg_pull_up_drv_8ma>,
682*4882a593Smuzhiyun						<2 RK_PA4 2 &pcfg_pull_up_drv_8ma>,
683*4882a593Smuzhiyun						<2 RK_PA5 2 &pcfg_pull_up_drv_8ma>,
684*4882a593Smuzhiyun						<2 RK_PA6 2 &pcfg_pull_up_drv_8ma>,
685*4882a593Smuzhiyun						<2 RK_PA7 2 &pcfg_pull_up_drv_8ma>;
686*4882a593Smuzhiyun			};
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun			emmc_clk: emmc-clk {
689*4882a593Smuzhiyun				rockchip,pins = <2 RK_PB6 1 &pcfg_pull_none_drv_8ma>;
690*4882a593Smuzhiyun			};
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun			emmc_cmd: emmc-cmd {
693*4882a593Smuzhiyun				rockchip,pins = <2 RK_PB4 2 &pcfg_pull_up_drv_8ma>;
694*4882a593Smuzhiyun			};
695*4882a593Smuzhiyun		};
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun		gmac {
698*4882a593Smuzhiyun			rmii_pins: rmii-pins {
699*4882a593Smuzhiyun				rockchip,pins =	<1 RK_PC5 2 &pcfg_pull_none>,
700*4882a593Smuzhiyun						<1 RK_PC3 2 &pcfg_pull_none>,
701*4882a593Smuzhiyun						<1 RK_PC4 2 &pcfg_pull_none>,
702*4882a593Smuzhiyun						<1 RK_PB2 3 &pcfg_pull_none_drv_12ma>,
703*4882a593Smuzhiyun						<1 RK_PB3 3 &pcfg_pull_none_drv_12ma>,
704*4882a593Smuzhiyun						<1 RK_PB4 3 &pcfg_pull_none_drv_12ma>,
705*4882a593Smuzhiyun						<1 RK_PB5 3 &pcfg_pull_none>,
706*4882a593Smuzhiyun						<1 RK_PB6 3 &pcfg_pull_none>,
707*4882a593Smuzhiyun						<1 RK_PB7 3 &pcfg_pull_none>,
708*4882a593Smuzhiyun						<1 RK_PC2 3 &pcfg_pull_none>;
709*4882a593Smuzhiyun			};
710*4882a593Smuzhiyun		};
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun		i2c0 {
713*4882a593Smuzhiyun			i2c0_xfer: i2c0-xfer {
714*4882a593Smuzhiyun				rockchip,pins = <0 RK_PB1 1 &pcfg_pull_none_smt>,
715*4882a593Smuzhiyun						<0 RK_PB2 1 &pcfg_pull_none_smt>;
716*4882a593Smuzhiyun			};
717*4882a593Smuzhiyun		};
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun		i2c1 {
720*4882a593Smuzhiyun			i2c1_xfer: i2c1-xfer {
721*4882a593Smuzhiyun				rockchip,pins = <2 RK_PD3 1 &pcfg_pull_up>,
722*4882a593Smuzhiyun						<2 RK_PD4 1 &pcfg_pull_up>;
723*4882a593Smuzhiyun			};
724*4882a593Smuzhiyun		};
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun		i2c2m1 {
727*4882a593Smuzhiyun			i2c2m1_xfer: i2c2m1-xfer {
728*4882a593Smuzhiyun				rockchip,pins = <0 RK_PC2 2 &pcfg_pull_none>,
729*4882a593Smuzhiyun						<0 RK_PC6 3 &pcfg_pull_none>;
730*4882a593Smuzhiyun			};
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun			i2c2m1_pins: i2c2m1-pins {
733*4882a593Smuzhiyun				rockchip,pins = <0 RK_PC2 RK_FUNC_GPIO &pcfg_pull_none>,
734*4882a593Smuzhiyun						<0 RK_PC6 RK_FUNC_GPIO &pcfg_pull_none>;
735*4882a593Smuzhiyun			};
736*4882a593Smuzhiyun		};
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun		i2c2m05v {
739*4882a593Smuzhiyun			i2c2m05v_xfer: i2c2m05v-xfer {
740*4882a593Smuzhiyun				rockchip,pins = <1 RK_PD5 2 &pcfg_pull_none>,
741*4882a593Smuzhiyun						<1 RK_PD4 2 &pcfg_pull_none>;
742*4882a593Smuzhiyun			};
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun			i2c2m05v_pins: i2c2m05v-pins {
745*4882a593Smuzhiyun				rockchip,pins = <1 RK_PD5 RK_FUNC_GPIO &pcfg_pull_none>,
746*4882a593Smuzhiyun						<1 RK_PD4 RK_FUNC_GPIO &pcfg_pull_none>;
747*4882a593Smuzhiyun			};
748*4882a593Smuzhiyun		};
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun		i2c3 {
751*4882a593Smuzhiyun			i2c3_xfer: i2c3-xfer {
752*4882a593Smuzhiyun				rockchip,pins = <0 RK_PB6 1 &pcfg_pull_none>,
753*4882a593Smuzhiyun						<0 RK_PC4 2 &pcfg_pull_none>;
754*4882a593Smuzhiyun			};
755*4882a593Smuzhiyun		};
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun		pwm0 {
758*4882a593Smuzhiyun			pwm0_pin: pwm0-pin {
759*4882a593Smuzhiyun				rockchip,pins = <0 RK_PC5 1 &pcfg_pull_none>;
760*4882a593Smuzhiyun			};
761*4882a593Smuzhiyun		};
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun		pwm1 {
764*4882a593Smuzhiyun			pwm1_pin: pwm1-pin {
765*4882a593Smuzhiyun				rockchip,pins = <0 RK_PC4 1 &pcfg_pull_none>;
766*4882a593Smuzhiyun			};
767*4882a593Smuzhiyun		};
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun		pwm2 {
770*4882a593Smuzhiyun			pwm2_pin: pwm2-pin {
771*4882a593Smuzhiyun				rockchip,pins = <0 RK_PC6 1 &pcfg_pull_none>;
772*4882a593Smuzhiyun			};
773*4882a593Smuzhiyun		};
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun		pwm3 {
776*4882a593Smuzhiyun			pwm3_pin: pwm3-pin {
777*4882a593Smuzhiyun				rockchip,pins = <0 RK_PC0 1 &pcfg_pull_none>;
778*4882a593Smuzhiyun			};
779*4882a593Smuzhiyun		};
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun		pwm4 {
782*4882a593Smuzhiyun			pwm4_pin: pwm4-pin {
783*4882a593Smuzhiyun				rockchip,pins = <1 RK_PC1 3 &pcfg_pull_none>;
784*4882a593Smuzhiyun			};
785*4882a593Smuzhiyun		};
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun		pwm5 {
788*4882a593Smuzhiyun			pwm5_pin: pwm5-pin {
789*4882a593Smuzhiyun				rockchip,pins = <1 RK_PA7 2 &pcfg_pull_none>;
790*4882a593Smuzhiyun			};
791*4882a593Smuzhiyun		};
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun		pwm6 {
794*4882a593Smuzhiyun			pwm6_pin: pwm6-pin {
795*4882a593Smuzhiyun				rockchip,pins = <1 RK_PB0 2 &pcfg_pull_none>;
796*4882a593Smuzhiyun			};
797*4882a593Smuzhiyun		};
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun		pwm7 {
800*4882a593Smuzhiyun			pwm7_pin: pwm7-pin {
801*4882a593Smuzhiyun				rockchip,pins = <1 RK_PB1 2 &pcfg_pull_none>;
802*4882a593Smuzhiyun			};
803*4882a593Smuzhiyun		};
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun		sdmmc {
806*4882a593Smuzhiyun			sdmmc_clk: sdmmc-clk {
807*4882a593Smuzhiyun				rockchip,pins = <3 RK_PC4 1 &pcfg_pull_none_drv_4ma>;
808*4882a593Smuzhiyun			};
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun			sdmmc_cmd: sdmmc-cmd {
811*4882a593Smuzhiyun				rockchip,pins = <3 RK_PC5 1 &pcfg_pull_up_drv_4ma>;
812*4882a593Smuzhiyun			};
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun			sdmmc_cd: sdmmc-cd {
815*4882a593Smuzhiyun				rockchip,pins = <0 RK_PA1 1 &pcfg_pull_up_drv_4ma>;
816*4882a593Smuzhiyun			};
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun			sdmmc_bus1: sdmmc-bus1 {
819*4882a593Smuzhiyun				rockchip,pins = <3 RK_PC3 1 &pcfg_pull_up_drv_4ma>;
820*4882a593Smuzhiyun			};
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun			sdmmc_bus4: sdmmc-bus4 {
823*4882a593Smuzhiyun				rockchip,pins = <3 RK_PC3 1 &pcfg_pull_up_drv_4ma>,
824*4882a593Smuzhiyun						<3 RK_PC2 1 &pcfg_pull_up_drv_4ma>,
825*4882a593Smuzhiyun						<3 RK_PC1 1 &pcfg_pull_up_drv_4ma>,
826*4882a593Smuzhiyun						<3 RK_PC0 1 &pcfg_pull_up_drv_4ma>;
827*4882a593Smuzhiyun			};
828*4882a593Smuzhiyun		};
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun		spim0 {
831*4882a593Smuzhiyun			spim0_clk: spim0-clk {
832*4882a593Smuzhiyun				rockchip,pins = <1 RK_PD0 2 &pcfg_pull_up>;
833*4882a593Smuzhiyun			};
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun			spim0_cs0: spim0-cs0 {
836*4882a593Smuzhiyun				rockchip,pins = <1 RK_PD1 2 &pcfg_pull_up>;
837*4882a593Smuzhiyun			};
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun			spim0_tx: spim0-tx {
840*4882a593Smuzhiyun				rockchip,pins = <1 RK_PD3 2 &pcfg_pull_up>;
841*4882a593Smuzhiyun			};
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun			spim0_rx: spim0-rx {
844*4882a593Smuzhiyun				rockchip,pins = <1 RK_PD2 2 &pcfg_pull_up>;
845*4882a593Smuzhiyun			};
846*4882a593Smuzhiyun		};
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun		spim1 {
849*4882a593Smuzhiyun			spim1_clk: spim1-clk {
850*4882a593Smuzhiyun				rockchip,pins = <0 RK_PA3 1 &pcfg_pull_up>;
851*4882a593Smuzhiyun			};
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun			spim1_cs0: spim1-cs0 {
854*4882a593Smuzhiyun				rockchip,pins = <0 RK_PA4 1 &pcfg_pull_up>;
855*4882a593Smuzhiyun			};
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun			spim1_rx: spim1-rx {
858*4882a593Smuzhiyun				rockchip,pins = <0 RK_PB0 1 &pcfg_pull_up>;
859*4882a593Smuzhiyun			};
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun			spim1_tx: spim1-tx {
862*4882a593Smuzhiyun				rockchip,pins = <0 RK_PA7 1 &pcfg_pull_up>;
863*4882a593Smuzhiyun			};
864*4882a593Smuzhiyun		};
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun		tsadc {
867*4882a593Smuzhiyun			otp_out: otp-out {
868*4882a593Smuzhiyun				rockchip,pins = <0 RK_PB7 1 &pcfg_pull_none>;
869*4882a593Smuzhiyun			};
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun			otp_pin: otp-pin {
872*4882a593Smuzhiyun				rockchip,pins = <0 RK_PB7 RK_FUNC_GPIO &pcfg_pull_none>;
873*4882a593Smuzhiyun			};
874*4882a593Smuzhiyun		};
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun		uart0 {
877*4882a593Smuzhiyun			uart0_xfer: uart0-xfer {
878*4882a593Smuzhiyun				rockchip,pins = <3 RK_PA6 1 &pcfg_pull_up>,
879*4882a593Smuzhiyun						<3 RK_PA5 1 &pcfg_pull_none>;
880*4882a593Smuzhiyun			};
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun			uart0_cts: uart0-cts {
883*4882a593Smuzhiyun				rockchip,pins = <3 RK_PA4 1 &pcfg_pull_none>;
884*4882a593Smuzhiyun			};
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun			uart0_rts: uart0-rts {
887*4882a593Smuzhiyun				rockchip,pins = <3 RK_PA3 1 &pcfg_pull_none>;
888*4882a593Smuzhiyun			};
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun			uart0_rts_pin: uart0-rts-pin {
891*4882a593Smuzhiyun				rockchip,pins = <3 RK_PA3 RK_FUNC_GPIO &pcfg_pull_none>;
892*4882a593Smuzhiyun			};
893*4882a593Smuzhiyun		};
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun		uart1 {
896*4882a593Smuzhiyun			uart1_xfer: uart1-xfer {
897*4882a593Smuzhiyun				rockchip,pins = <1 RK_PD3 1 &pcfg_pull_up>,
898*4882a593Smuzhiyun						<1 RK_PD2 1 &pcfg_pull_none>;
899*4882a593Smuzhiyun			};
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun			uart1_cts: uart1-cts {
902*4882a593Smuzhiyun				rockchip,pins = <1 RK_PD0 1 &pcfg_pull_none>;
903*4882a593Smuzhiyun			};
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun			uart1_rts: uart1-rts {
906*4882a593Smuzhiyun				rockchip,pins = <1 RK_PD1 1 &pcfg_pull_none>;
907*4882a593Smuzhiyun			};
908*4882a593Smuzhiyun		};
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun		uart2m0 {
911*4882a593Smuzhiyun			uart2m0_xfer: uart2m0-xfer {
912*4882a593Smuzhiyun				rockchip,pins = <2 RK_PD2 1 &pcfg_pull_up>,
913*4882a593Smuzhiyun						<2 RK_PD1 1 &pcfg_pull_none>;
914*4882a593Smuzhiyun			};
915*4882a593Smuzhiyun		};
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun		uart2m1 {
918*4882a593Smuzhiyun			uart2m1_xfer: uart2m1-xfer {
919*4882a593Smuzhiyun				rockchip,pins = <3 RK_PC3 2 &pcfg_pull_up>,
920*4882a593Smuzhiyun						<3 RK_PC2 2 &pcfg_pull_none>;
921*4882a593Smuzhiyun			};
922*4882a593Smuzhiyun		};
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun		uart2_5v {
925*4882a593Smuzhiyun			uart2_5v_cts: uart2_5v-cts {
926*4882a593Smuzhiyun				rockchip,pins = <1 RK_PD4 1 &pcfg_pull_none>;
927*4882a593Smuzhiyun			};
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun			uart2_5v_rts: uart2_5v-rts {
930*4882a593Smuzhiyun				rockchip,pins = <1 RK_PD5 1 &pcfg_pull_none>;
931*4882a593Smuzhiyun			};
932*4882a593Smuzhiyun		};
933*4882a593Smuzhiyun	};
934*4882a593Smuzhiyun};
935