xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm/rv1106-ipc.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2022 Rockchip Electronics Co., Ltd.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun#include "rv1106-amp.dtsi"
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun/ {
8*4882a593Smuzhiyun	chosen {
9*4882a593Smuzhiyun		bootargs = "earlycon=uart8250,mmio32,0xff4c0000 console=ttyFIQ0 rootwait snd_soc_core.prealloc_buffer_size_kbytes=16 coherent_pool=0";
10*4882a593Smuzhiyun	};
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun	acodec_sound: acodec-sound {
13*4882a593Smuzhiyun		compatible = "simple-audio-card";
14*4882a593Smuzhiyun		simple-audio-card,name = "rv-acodec";
15*4882a593Smuzhiyun		simple-audio-card,format = "i2s";
16*4882a593Smuzhiyun		simple-audio-card,mclk-fs = <256>;
17*4882a593Smuzhiyun		simple-audio-card,cpu {
18*4882a593Smuzhiyun			sound-dai = <&i2s0_8ch>;
19*4882a593Smuzhiyun		};
20*4882a593Smuzhiyun		simple-audio-card,codec {
21*4882a593Smuzhiyun			sound-dai = <&acodec>;
22*4882a593Smuzhiyun		};
23*4882a593Smuzhiyun	};
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun	vcc_1v8: vcc-1v8 {
26*4882a593Smuzhiyun		compatible = "regulator-fixed";
27*4882a593Smuzhiyun		regulator-name = "vcc_1v8";
28*4882a593Smuzhiyun		regulator-always-on;
29*4882a593Smuzhiyun		regulator-boot-on;
30*4882a593Smuzhiyun		regulator-min-microvolt = <1800000>;
31*4882a593Smuzhiyun		regulator-max-microvolt = <1800000>;
32*4882a593Smuzhiyun	};
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun	vcc_3v3: vcc-3v3 {
35*4882a593Smuzhiyun		compatible = "regulator-fixed";
36*4882a593Smuzhiyun		regulator-name = "vcc_3v3";
37*4882a593Smuzhiyun		regulator-always-on;
38*4882a593Smuzhiyun		regulator-boot-on;
39*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
40*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
41*4882a593Smuzhiyun	};
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun	vdd_arm: vdd-arm {
44*4882a593Smuzhiyun		compatible = "pwm-regulator";
45*4882a593Smuzhiyun		pwms = <&pwm0 0 5000 1>;
46*4882a593Smuzhiyun		regulator-name = "vdd_arm";
47*4882a593Smuzhiyun		regulator-min-microvolt = <724000>;
48*4882a593Smuzhiyun		regulator-max-microvolt = <1078000>;
49*4882a593Smuzhiyun		regulator-init-microvolt = <950000>;
50*4882a593Smuzhiyun		regulator-always-on;
51*4882a593Smuzhiyun		regulator-boot-on;
52*4882a593Smuzhiyun		regulator-settling-time-up-us = <250>;
53*4882a593Smuzhiyun	};
54*4882a593Smuzhiyun};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun&acodec {
57*4882a593Smuzhiyun	#sound-dai-cells = <0>;
58*4882a593Smuzhiyun	pa-ctl-gpios = <&gpio1 RK_PA1 GPIO_ACTIVE_HIGH>;
59*4882a593Smuzhiyun	status = "okay";
60*4882a593Smuzhiyun};
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun&cpu0 {
63*4882a593Smuzhiyun	cpu-supply = <&vdd_arm>;
64*4882a593Smuzhiyun};
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun&csi2_dphy_hw {
67*4882a593Smuzhiyun	status = "okay";
68*4882a593Smuzhiyun};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun&csi2_dphy0 {
71*4882a593Smuzhiyun	status = "okay";
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun	ports {
74*4882a593Smuzhiyun		#address-cells = <1>;
75*4882a593Smuzhiyun		#size-cells = <0>;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun		port@0 {
78*4882a593Smuzhiyun			reg = <0>;
79*4882a593Smuzhiyun			#address-cells = <1>;
80*4882a593Smuzhiyun			#size-cells = <0>;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun			csi_dphy_input0: endpoint@0 {
83*4882a593Smuzhiyun				reg = <0>;
84*4882a593Smuzhiyun				remote-endpoint = <&sc3336_out>;
85*4882a593Smuzhiyun				data-lanes = <1 2>;
86*4882a593Smuzhiyun			};
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun			csi_dphy_input1: endpoint@1 {
89*4882a593Smuzhiyun				reg = <1>;
90*4882a593Smuzhiyun				remote-endpoint = <&sc4336_out>;
91*4882a593Smuzhiyun				data-lanes = <1 2>;
92*4882a593Smuzhiyun			};
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun			csi_dphy_input2: endpoint@2 {
95*4882a593Smuzhiyun				reg = <2>;
96*4882a593Smuzhiyun				remote-endpoint = <&sc530ai_out>;
97*4882a593Smuzhiyun				data-lanes = <1 2>;
98*4882a593Smuzhiyun			};
99*4882a593Smuzhiyun		};
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun		port@1 {
102*4882a593Smuzhiyun			reg = <1>;
103*4882a593Smuzhiyun			#address-cells = <1>;
104*4882a593Smuzhiyun			#size-cells = <0>;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun			csi_dphy_output: endpoint@0 {
107*4882a593Smuzhiyun				reg = <0>;
108*4882a593Smuzhiyun				remote-endpoint = <&mipi_csi2_input>;
109*4882a593Smuzhiyun			};
110*4882a593Smuzhiyun		};
111*4882a593Smuzhiyun	};
112*4882a593Smuzhiyun};
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun&i2c4 {
115*4882a593Smuzhiyun	status = "okay";
116*4882a593Smuzhiyun	clock-frequency = <400000>;
117*4882a593Smuzhiyun	pinctrl-names = "default";
118*4882a593Smuzhiyun	pinctrl-0 = <&i2c4m2_xfer>;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun	sc3336: sc3336@30 {
121*4882a593Smuzhiyun		compatible = "smartsens,sc3336";
122*4882a593Smuzhiyun		status = "okay";
123*4882a593Smuzhiyun		reg = <0x30>;
124*4882a593Smuzhiyun		clocks = <&cru MCLK_REF_MIPI0>;
125*4882a593Smuzhiyun		clock-names = "xvclk";
126*4882a593Smuzhiyun		pwdn-gpios = <&gpio3 RK_PC5 GPIO_ACTIVE_HIGH>;
127*4882a593Smuzhiyun		pinctrl-names = "default";
128*4882a593Smuzhiyun		pinctrl-0 = <&mipi_refclk_out0>;
129*4882a593Smuzhiyun		rockchip,camera-module-index = <0>;
130*4882a593Smuzhiyun		rockchip,camera-module-facing = "back";
131*4882a593Smuzhiyun		rockchip,camera-module-name = "CMK-OT2119-PC1";
132*4882a593Smuzhiyun		rockchip,camera-module-lens-name = "30IRC-F16";
133*4882a593Smuzhiyun		port {
134*4882a593Smuzhiyun			sc3336_out: endpoint {
135*4882a593Smuzhiyun				remote-endpoint = <&csi_dphy_input0>;
136*4882a593Smuzhiyun				data-lanes = <1 2>;
137*4882a593Smuzhiyun			};
138*4882a593Smuzhiyun		};
139*4882a593Smuzhiyun	};
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun	sc4336: sc4336@30 {
142*4882a593Smuzhiyun		compatible = "smartsens,sc4336";
143*4882a593Smuzhiyun		status = "okay";
144*4882a593Smuzhiyun		reg = <0x30>;
145*4882a593Smuzhiyun		clocks = <&cru MCLK_REF_MIPI0>;
146*4882a593Smuzhiyun		clock-names = "xvclk";
147*4882a593Smuzhiyun		pwdn-gpios = <&gpio3 RK_PC5 GPIO_ACTIVE_HIGH>;
148*4882a593Smuzhiyun		pinctrl-names = "default";
149*4882a593Smuzhiyun		pinctrl-0 = <&mipi_refclk_out0>;
150*4882a593Smuzhiyun		rockchip,camera-module-index = <0>;
151*4882a593Smuzhiyun		rockchip,camera-module-facing = "back";
152*4882a593Smuzhiyun		rockchip,camera-module-name = "OT01";
153*4882a593Smuzhiyun		rockchip,camera-module-lens-name = "40IRC_F16";
154*4882a593Smuzhiyun		port {
155*4882a593Smuzhiyun			sc4336_out: endpoint {
156*4882a593Smuzhiyun				remote-endpoint = <&csi_dphy_input1>;
157*4882a593Smuzhiyun				data-lanes = <1 2>;
158*4882a593Smuzhiyun			};
159*4882a593Smuzhiyun		};
160*4882a593Smuzhiyun	};
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun	sc530ai: sc530ai@30 {
163*4882a593Smuzhiyun		compatible = "smartsens,sc530ai";
164*4882a593Smuzhiyun		status = "okay";
165*4882a593Smuzhiyun		reg = <0x30>;
166*4882a593Smuzhiyun		clocks = <&cru MCLK_REF_MIPI0>;
167*4882a593Smuzhiyun		clock-names = "xvclk";
168*4882a593Smuzhiyun		pwdn-gpios = <&gpio3 RK_PC5 GPIO_ACTIVE_HIGH>;
169*4882a593Smuzhiyun		pinctrl-names = "default";
170*4882a593Smuzhiyun		pinctrl-0 = <&mipi_refclk_out0>;
171*4882a593Smuzhiyun		rockchip,camera-module-index = <0>;
172*4882a593Smuzhiyun		rockchip,camera-module-facing = "back";
173*4882a593Smuzhiyun		rockchip,camera-module-name = "CMK-OT2115-PC1";
174*4882a593Smuzhiyun		rockchip,camera-module-lens-name = "30IRC-F16";
175*4882a593Smuzhiyun		port {
176*4882a593Smuzhiyun			sc530ai_out: endpoint {
177*4882a593Smuzhiyun				remote-endpoint = <&csi_dphy_input2>;
178*4882a593Smuzhiyun				data-lanes = <1 2>;
179*4882a593Smuzhiyun			};
180*4882a593Smuzhiyun		};
181*4882a593Smuzhiyun	};
182*4882a593Smuzhiyun};
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun&i2s0_8ch {
185*4882a593Smuzhiyun	#sound-dai-cells = <0>;
186*4882a593Smuzhiyun	status = "okay";
187*4882a593Smuzhiyun};
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun&mipi0_csi2 {
190*4882a593Smuzhiyun	status = "okay";
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun	ports {
193*4882a593Smuzhiyun		#address-cells = <1>;
194*4882a593Smuzhiyun		#size-cells = <0>;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun		port@0 {
197*4882a593Smuzhiyun			reg = <0>;
198*4882a593Smuzhiyun			#address-cells = <1>;
199*4882a593Smuzhiyun			#size-cells = <0>;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun			mipi_csi2_input: endpoint@1 {
202*4882a593Smuzhiyun				reg = <1>;
203*4882a593Smuzhiyun				remote-endpoint = <&csi_dphy_output>;
204*4882a593Smuzhiyun			};
205*4882a593Smuzhiyun		};
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun		port@1 {
208*4882a593Smuzhiyun			reg = <1>;
209*4882a593Smuzhiyun			#address-cells = <1>;
210*4882a593Smuzhiyun			#size-cells = <0>;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun			mipi_csi2_output: endpoint@0 {
213*4882a593Smuzhiyun				reg = <0>;
214*4882a593Smuzhiyun				remote-endpoint = <&cif_mipi_in>;
215*4882a593Smuzhiyun			};
216*4882a593Smuzhiyun		};
217*4882a593Smuzhiyun	};
218*4882a593Smuzhiyun};
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun&pwm0 {
221*4882a593Smuzhiyun	status = "okay";
222*4882a593Smuzhiyun};
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun&rkcif {
225*4882a593Smuzhiyun	status = "okay";
226*4882a593Smuzhiyun};
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun&rkcif_mipi_lvds {
229*4882a593Smuzhiyun	status = "okay";
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun	pinctrl-names = "default";
232*4882a593Smuzhiyun	pinctrl-0 = <&mipi_pins>;
233*4882a593Smuzhiyun	port {
234*4882a593Smuzhiyun		/* MIPI CSI-2 endpoint */
235*4882a593Smuzhiyun		cif_mipi_in: endpoint {
236*4882a593Smuzhiyun			remote-endpoint = <&mipi_csi2_output>;
237*4882a593Smuzhiyun		};
238*4882a593Smuzhiyun	};
239*4882a593Smuzhiyun};
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun&rkcif_mipi_lvds_sditf {
242*4882a593Smuzhiyun	status = "okay";
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun	port {
245*4882a593Smuzhiyun		/* MIPI CSI-2 endpoint */
246*4882a593Smuzhiyun		mipi_lvds_sditf: endpoint {
247*4882a593Smuzhiyun			remote-endpoint = <&isp_in>;
248*4882a593Smuzhiyun		};
249*4882a593Smuzhiyun	};
250*4882a593Smuzhiyun};
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun&rkisp {
253*4882a593Smuzhiyun	status = "okay";
254*4882a593Smuzhiyun};
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun&rkisp_vir0 {
257*4882a593Smuzhiyun	status = "okay";
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun	port@0 {
260*4882a593Smuzhiyun		isp_in: endpoint {
261*4882a593Smuzhiyun			remote-endpoint = <&mipi_lvds_sditf>;
262*4882a593Smuzhiyun		};
263*4882a593Smuzhiyun	};
264*4882a593Smuzhiyun};
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun&saradc {
267*4882a593Smuzhiyun	status = "okay";
268*4882a593Smuzhiyun	vref-supply = <&vcc_1v8>;
269*4882a593Smuzhiyun};
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun&sfc {
272*4882a593Smuzhiyun	status = "okay";
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun	flash@0 {
275*4882a593Smuzhiyun		compatible = "jedec,spi-nor";
276*4882a593Smuzhiyun		reg = <0>;
277*4882a593Smuzhiyun		spi-max-frequency = <80000000>;
278*4882a593Smuzhiyun		spi-rx-bus-width = <4>;
279*4882a593Smuzhiyun		spi-tx-bus-width = <1>;
280*4882a593Smuzhiyun	};
281*4882a593Smuzhiyun};
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun&sdmmc {
284*4882a593Smuzhiyun	max-frequency = <50000000>;
285*4882a593Smuzhiyun	no-sdio;
286*4882a593Smuzhiyun	no-mmc;
287*4882a593Smuzhiyun	bus-width = <4>;
288*4882a593Smuzhiyun	cap-mmc-highspeed;
289*4882a593Smuzhiyun	cap-sd-highspeed;
290*4882a593Smuzhiyun	disable-wp;
291*4882a593Smuzhiyun	pinctrl-names = "normal", "idle";
292*4882a593Smuzhiyun	pinctrl-0 = <&sdmmc0_clk &sdmmc0_cmd &sdmmc0_det &sdmmc0_bus4>;
293*4882a593Smuzhiyun	pinctrl-1 = <&sdmmc0_idle_pins &sdmmc0_det>;
294*4882a593Smuzhiyun	status = "okay";
295*4882a593Smuzhiyun};
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun&tsadc {
298*4882a593Smuzhiyun	status = "okay";
299*4882a593Smuzhiyun};
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun&u2phy {
302*4882a593Smuzhiyun	status = "disabled";
303*4882a593Smuzhiyun};
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun&u2phy_otg {
306*4882a593Smuzhiyun	status = "disabled";
307*4882a593Smuzhiyun};
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun&usbdrd {
310*4882a593Smuzhiyun	status = "disabled";
311*4882a593Smuzhiyun};
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun&usbdrd_dwc3 {
314*4882a593Smuzhiyun	status = "disabled";
315*4882a593Smuzhiyun};
316