1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2022 Rockchip Electronics Co., Ltd. 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun/dts-v1/; 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include "rv1103.dtsi" 9*4882a593Smuzhiyun#include "rv1106-thunder-boot-spi-nor.dtsi" 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun model = "Rockchip RV1103G RMSL311 DLOC Board"; 13*4882a593Smuzhiyun compatible = "rockchip,rv1103g-rmsl311-dloc-v10", "rockchip,rv1103"; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun chosen { 16*4882a593Smuzhiyun bootargs = "loglevel=0 rootfstype=erofs rootflags=dax console=ttyFIQ0 root=/dev/rd0 snd_soc_core.prealloc_buffer_size_kbytes=16 coherent_pool=0 driver_async_probe=dwmmc_rockchip"; 17*4882a593Smuzhiyun }; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun vcc_1v8: vcc-1v8 { 20*4882a593Smuzhiyun compatible = "regulator-fixed"; 21*4882a593Smuzhiyun regulator-name = "vcc_1v8"; 22*4882a593Smuzhiyun regulator-always-on; 23*4882a593Smuzhiyun regulator-boot-on; 24*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 25*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun vcc_3v3: vcc-3v3 { 29*4882a593Smuzhiyun compatible = "regulator-fixed"; 30*4882a593Smuzhiyun regulator-name = "vcc_3v3"; 31*4882a593Smuzhiyun regulator-always-on; 32*4882a593Smuzhiyun regulator-boot-on; 33*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 34*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun vdd_arm: vdd-arm { 38*4882a593Smuzhiyun compatible = "pwm-regulator"; 39*4882a593Smuzhiyun pwms = <&pwm0 0 5000 1>; 40*4882a593Smuzhiyun regulator-name = "vdd_arm"; 41*4882a593Smuzhiyun regulator-min-microvolt = <724000>; 42*4882a593Smuzhiyun regulator-max-microvolt = <1078000>; 43*4882a593Smuzhiyun regulator-init-microvolt = <950000>; 44*4882a593Smuzhiyun regulator-always-on; 45*4882a593Smuzhiyun regulator-boot-on; 46*4882a593Smuzhiyun regulator-settling-time-up-us = <250>; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun}; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun&csi2_dphy_hw { 51*4882a593Smuzhiyun status = "okay"; 52*4882a593Smuzhiyun}; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun&csi2_dphy1 { 55*4882a593Smuzhiyun status = "okay"; 56*4882a593Smuzhiyun ports { 57*4882a593Smuzhiyun #address-cells = <1>; 58*4882a593Smuzhiyun #size-cells = <0>; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun port@0 { 61*4882a593Smuzhiyun reg = <0>; 62*4882a593Smuzhiyun #address-cells = <1>; 63*4882a593Smuzhiyun #size-cells = <0>; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun dphy1_in: endpoint@1 { 66*4882a593Smuzhiyun reg = <1>; 67*4882a593Smuzhiyun remote-endpoint = <&sc035gs_out>; 68*4882a593Smuzhiyun data-lanes = <1 2>; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun port@1 { 73*4882a593Smuzhiyun reg = <1>; 74*4882a593Smuzhiyun #address-cells = <1>; 75*4882a593Smuzhiyun #size-cells = <0>; 76*4882a593Smuzhiyun dphy1_out: endpoint@1 { 77*4882a593Smuzhiyun reg = <1>; 78*4882a593Smuzhiyun remote-endpoint = <&mipi0_csi2_input>; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun}; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun&fiq_debugger { 85*4882a593Smuzhiyun rockchip,irq-mode-enable = <1>; 86*4882a593Smuzhiyun status = "okay"; 87*4882a593Smuzhiyun rockchip,baudrate = <1500000>; 88*4882a593Smuzhiyun pinctrl-names = "default"; 89*4882a593Smuzhiyun pinctrl-0 = <&uart2m1_xfer>; 90*4882a593Smuzhiyun}; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun&i2c4 { 93*4882a593Smuzhiyun status = "okay"; 94*4882a593Smuzhiyun clock-frequency = <400000>; 95*4882a593Smuzhiyun pinctrl-names = "default"; 96*4882a593Smuzhiyun pinctrl-0 = <&i2c4m2_xfer>; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun sc035gs: sc035gs@30 { 99*4882a593Smuzhiyun compatible = "smartsens,sc035gs"; 100*4882a593Smuzhiyun status = "okay"; 101*4882a593Smuzhiyun reg = <0x30>; 102*4882a593Smuzhiyun clocks = <&cru MCLK_REF_MIPI0>; 103*4882a593Smuzhiyun clock-names = "xvclk"; 104*4882a593Smuzhiyun reset-gpios = <&gpio3 RK_PC5 GPIO_ACTIVE_LOW>; 105*4882a593Smuzhiyun pinctrl-names = "default"; 106*4882a593Smuzhiyun pinctrl-0 = <&mipi_refclk_out0>; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun rockchip,camera-module-index = <0>; 109*4882a593Smuzhiyun rockchip,camera-module-facing = "back"; 110*4882a593Smuzhiyun rockchip,camera-module-name = "default"; 111*4882a593Smuzhiyun rockchip,camera-module-lens-name = "default"; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun port { 114*4882a593Smuzhiyun sc035gs_out: endpoint { 115*4882a593Smuzhiyun remote-endpoint = <&dphy1_in>; 116*4882a593Smuzhiyun data-lanes = <1 2>; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun vcsel_rk803: vcsel_rk803@63 { 122*4882a593Smuzhiyun compatible = "rockchip,rk803"; 123*4882a593Smuzhiyun status = "okay"; 124*4882a593Smuzhiyun reg = <0x63>; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun gpio-encc1-gpios = <&gpio1 RK_PC6 GPIO_ACTIVE_HIGH>; //Flood 127*4882a593Smuzhiyun gpio-encc2-gpios = <&gpio1 RK_PC7 GPIO_ACTIVE_HIGH>; //PRO 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun}; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun&memory { 132*4882a593Smuzhiyun reg = <0x00000000 0x04000000>; 133*4882a593Smuzhiyun}; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun&mipi0_csi2 { 136*4882a593Smuzhiyun status = "okay"; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun ports { 139*4882a593Smuzhiyun #address-cells = <1>; 140*4882a593Smuzhiyun #size-cells = <0>; 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun port@0 { 143*4882a593Smuzhiyun reg = <0>; 144*4882a593Smuzhiyun #address-cells = <1>; 145*4882a593Smuzhiyun #size-cells = <0>; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun mipi0_csi2_input: endpoint@1 { 148*4882a593Smuzhiyun reg = <1>; 149*4882a593Smuzhiyun remote-endpoint = <&dphy1_out>; 150*4882a593Smuzhiyun data-lanes = <1 2>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun port@1 { 155*4882a593Smuzhiyun reg = <1>; 156*4882a593Smuzhiyun #address-cells = <1>; 157*4882a593Smuzhiyun #size-cells = <0>; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun mipi0_csi2_output: endpoint@0 { 160*4882a593Smuzhiyun reg = <0>; 161*4882a593Smuzhiyun remote-endpoint = <&cif_mipi0_in>; 162*4882a593Smuzhiyun data-lanes = <1 2>; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun}; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun&npu { 169*4882a593Smuzhiyun status = "okay"; 170*4882a593Smuzhiyun}; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun&pwm0 { 173*4882a593Smuzhiyun status = "okay"; 174*4882a593Smuzhiyun}; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun&rga2 { 177*4882a593Smuzhiyun status = "okay"; 178*4882a593Smuzhiyun}; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun&rkcif { 181*4882a593Smuzhiyun status = "okay"; 182*4882a593Smuzhiyun}; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun&rkcif_mipi_lvds { 185*4882a593Smuzhiyun status = "okay"; 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun port { 188*4882a593Smuzhiyun /* MIPI CSI-2 endpoint */ 189*4882a593Smuzhiyun cif_mipi0_in: endpoint { 190*4882a593Smuzhiyun remote-endpoint = <&mipi0_csi2_output>; 191*4882a593Smuzhiyun data-lanes = <1 2>; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun}; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun&rkcif_mipi_lvds_sditf { 197*4882a593Smuzhiyun status = "okay"; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun port { 200*4882a593Smuzhiyun /* MIPI CSI-2 endpoint */ 201*4882a593Smuzhiyun mipi_lvds0_sditf: endpoint { 202*4882a593Smuzhiyun remote-endpoint = <&isp0_in>; 203*4882a593Smuzhiyun data-lanes = <1 2>; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun}; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun&rkisp { 209*4882a593Smuzhiyun status = "okay"; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun pinctrl-names = "default"; 212*4882a593Smuzhiyun pinctrl-0 = <&mipi_pins>; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun max-input = <640 480 30>; 215*4882a593Smuzhiyun}; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun&rkisp_vir0 { 218*4882a593Smuzhiyun status = "okay"; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun ports { 221*4882a593Smuzhiyun port@0 { 222*4882a593Smuzhiyun isp0_in: endpoint { 223*4882a593Smuzhiyun remote-endpoint = <&mipi_lvds0_sditf>; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun}; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun&rkisp_vir1 { 230*4882a593Smuzhiyun status = "okay"; 231*4882a593Smuzhiyun}; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun&rng { 234*4882a593Smuzhiyun status = "okay"; 235*4882a593Smuzhiyun}; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun&saradc { 238*4882a593Smuzhiyun status = "okay"; 239*4882a593Smuzhiyun vref-supply = <&vcc_1v8>; 240*4882a593Smuzhiyun}; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun&sfc { 243*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_SFC>; 244*4882a593Smuzhiyun assigned-clock-rates = <125000000>; 245*4882a593Smuzhiyun status = "okay"; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun flash@0 { 248*4882a593Smuzhiyun compatible = "jedec,spi-nor"; 249*4882a593Smuzhiyun reg = <0>; 250*4882a593Smuzhiyun spi-max-frequency = <125000000>; 251*4882a593Smuzhiyun spi-rx-bus-width = <4>; 252*4882a593Smuzhiyun spi-tx-bus-width = <1>; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun}; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun&tsadc { 257*4882a593Smuzhiyun status = "okay"; 258*4882a593Smuzhiyun}; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun&u2phy { 261*4882a593Smuzhiyun status = "okay"; 262*4882a593Smuzhiyun}; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun&u2phy_otg { 265*4882a593Smuzhiyun status = "okay"; 266*4882a593Smuzhiyun}; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun&uart5 { 269*4882a593Smuzhiyun status = "okay"; 270*4882a593Smuzhiyun}; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun&usbdrd { 273*4882a593Smuzhiyun status = "okay"; 274*4882a593Smuzhiyun}; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun&usbdrd_dwc3 { 277*4882a593Smuzhiyun extcon = <&u2phy>; 278*4882a593Smuzhiyun status = "okay"; 279*4882a593Smuzhiyun}; 280