xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm/rk3288-veyron.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Google Veyron (and derivatives) board device tree source
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2015 Google, Inc
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include <dt-bindings/clock/rockchip,rk808.h>
9*4882a593Smuzhiyun#include <dt-bindings/input/input.h>
10*4882a593Smuzhiyun#include "rk3288.dtsi"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun/ {
13*4882a593Smuzhiyun	chosen {
14*4882a593Smuzhiyun		stdout-path = "serial2:115200n8";
15*4882a593Smuzhiyun	};
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	/*
18*4882a593Smuzhiyun	 * The default coreboot on veyron devices ignores memory@0 nodes
19*4882a593Smuzhiyun	 * and would instead create another memory node.
20*4882a593Smuzhiyun	 */
21*4882a593Smuzhiyun	memory {
22*4882a593Smuzhiyun		device_type = "memory";
23*4882a593Smuzhiyun		reg = <0x0 0x0 0x0 0x80000000>;
24*4882a593Smuzhiyun	};
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun	power_button: power-button {
28*4882a593Smuzhiyun		compatible = "gpio-keys";
29*4882a593Smuzhiyun		pinctrl-names = "default";
30*4882a593Smuzhiyun		pinctrl-0 = <&pwr_key_l>;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun		power {
33*4882a593Smuzhiyun			label = "Power";
34*4882a593Smuzhiyun			gpios = <&gpio0 RK_PA5 GPIO_ACTIVE_LOW>;
35*4882a593Smuzhiyun			linux,code = <KEY_POWER>;
36*4882a593Smuzhiyun			debounce-interval = <100>;
37*4882a593Smuzhiyun			wakeup-source;
38*4882a593Smuzhiyun		};
39*4882a593Smuzhiyun	};
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun	gpio-restart {
42*4882a593Smuzhiyun		compatible = "gpio-restart";
43*4882a593Smuzhiyun		gpios = <&gpio0 RK_PB5 GPIO_ACTIVE_HIGH>;
44*4882a593Smuzhiyun		pinctrl-names = "default";
45*4882a593Smuzhiyun		pinctrl-0 = <&ap_warm_reset_h>;
46*4882a593Smuzhiyun		priority = <200>;
47*4882a593Smuzhiyun	};
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun	emmc_pwrseq: emmc-pwrseq {
50*4882a593Smuzhiyun		compatible = "mmc-pwrseq-emmc";
51*4882a593Smuzhiyun		pinctrl-0 = <&emmc_reset>;
52*4882a593Smuzhiyun		pinctrl-names = "default";
53*4882a593Smuzhiyun		reset-gpios = <&gpio2 RK_PB1 GPIO_ACTIVE_HIGH>;
54*4882a593Smuzhiyun	};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun	sdio_pwrseq: sdio-pwrseq {
57*4882a593Smuzhiyun		compatible = "mmc-pwrseq-simple";
58*4882a593Smuzhiyun		clocks = <&rk808 RK808_CLKOUT1>;
59*4882a593Smuzhiyun		clock-names = "ext_clock";
60*4882a593Smuzhiyun		pinctrl-names = "default";
61*4882a593Smuzhiyun		pinctrl-0 = <&wifi_enable_h>;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun		/*
64*4882a593Smuzhiyun		 * Depending on the actual card populated GPIO4 D4
65*4882a593Smuzhiyun		 * correspond to one of these signals on the module:
66*4882a593Smuzhiyun		 *
67*4882a593Smuzhiyun		 * D4:
68*4882a593Smuzhiyun		 * - SDIO_RESET_L_WL_REG_ON
69*4882a593Smuzhiyun		 * - PDN (power down when low)
70*4882a593Smuzhiyun		 */
71*4882a593Smuzhiyun		reset-gpios = <&gpio4 RK_PD4 GPIO_ACTIVE_LOW>;
72*4882a593Smuzhiyun	};
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun	vcc_5v: vcc-5v {
75*4882a593Smuzhiyun		compatible = "regulator-fixed";
76*4882a593Smuzhiyun		regulator-name = "vcc_5v";
77*4882a593Smuzhiyun		regulator-always-on;
78*4882a593Smuzhiyun		regulator-boot-on;
79*4882a593Smuzhiyun		regulator-min-microvolt = <5000000>;
80*4882a593Smuzhiyun		regulator-max-microvolt = <5000000>;
81*4882a593Smuzhiyun	};
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun	vcc33_sys: vcc33-sys {
84*4882a593Smuzhiyun		compatible = "regulator-fixed";
85*4882a593Smuzhiyun		regulator-name = "vcc33_sys";
86*4882a593Smuzhiyun		regulator-always-on;
87*4882a593Smuzhiyun		regulator-boot-on;
88*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
89*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
90*4882a593Smuzhiyun	};
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun	vcc50_hdmi: vcc50-hdmi {
93*4882a593Smuzhiyun		compatible = "regulator-fixed";
94*4882a593Smuzhiyun		regulator-name = "vcc50_hdmi";
95*4882a593Smuzhiyun		regulator-always-on;
96*4882a593Smuzhiyun		regulator-boot-on;
97*4882a593Smuzhiyun		vin-supply = <&vcc_5v>;
98*4882a593Smuzhiyun	};
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun	vdd_logic: vdd-logic {
101*4882a593Smuzhiyun		compatible = "pwm-regulator";
102*4882a593Smuzhiyun		regulator-name = "vdd_logic";
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun		pwms = <&pwm1 0 1994 0>;
105*4882a593Smuzhiyun		pwm-supply = <&vcc33_sys>;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun		pwm-dutycycle-range = <0x7b 0>;
108*4882a593Smuzhiyun		pwm-dutycycle-unit = <0x94>;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun		regulator-always-on;
111*4882a593Smuzhiyun		regulator-boot-on;
112*4882a593Smuzhiyun		regulator-min-microvolt = <950000>;
113*4882a593Smuzhiyun		regulator-max-microvolt = <1350000>;
114*4882a593Smuzhiyun		regulator-ramp-delay = <4000>;
115*4882a593Smuzhiyun	};
116*4882a593Smuzhiyun};
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun&cpu0 {
119*4882a593Smuzhiyun	cpu0-supply = <&vdd_cpu>;
120*4882a593Smuzhiyun};
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun&cpu_crit {
123*4882a593Smuzhiyun	temperature = <100000>;
124*4882a593Smuzhiyun};
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun/* rk3288-c used in Veyron Chrome-devices has slightly changed OPPs */
127*4882a593Smuzhiyun&cpu_opp_table {
128*4882a593Smuzhiyun	/delete-node/ opp-312000000;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun	opp-1512000000 {
131*4882a593Smuzhiyun		opp-microvolt = <1250000>;
132*4882a593Smuzhiyun	};
133*4882a593Smuzhiyun	opp-1608000000 {
134*4882a593Smuzhiyun		opp-microvolt = <1300000>;
135*4882a593Smuzhiyun	};
136*4882a593Smuzhiyun	opp-1704000000 {
137*4882a593Smuzhiyun		opp-hz = /bits/ 64 <1704000000>;
138*4882a593Smuzhiyun		opp-microvolt = <1350000>;
139*4882a593Smuzhiyun	};
140*4882a593Smuzhiyun	opp-1800000000 {
141*4882a593Smuzhiyun		opp-hz = /bits/ 64 <1800000000>;
142*4882a593Smuzhiyun		opp-microvolt = <1400000>;
143*4882a593Smuzhiyun	};
144*4882a593Smuzhiyun};
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun&emmc {
147*4882a593Smuzhiyun	status = "okay";
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun	bus-width = <8>;
150*4882a593Smuzhiyun	cap-mmc-highspeed;
151*4882a593Smuzhiyun	rockchip,default-sample-phase = <158>;
152*4882a593Smuzhiyun	disable-wp;
153*4882a593Smuzhiyun	mmc-hs200-1_8v;
154*4882a593Smuzhiyun	mmc-pwrseq = <&emmc_pwrseq>;
155*4882a593Smuzhiyun	non-removable;
156*4882a593Smuzhiyun	pinctrl-names = "default";
157*4882a593Smuzhiyun	pinctrl-0 = <&emmc_clk &emmc_cmd &emmc_bus8>;
158*4882a593Smuzhiyun};
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun&gpu {
161*4882a593Smuzhiyun	mali-supply = <&vdd_gpu>;
162*4882a593Smuzhiyun	status = "okay";
163*4882a593Smuzhiyun};
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun&gpu_alert0 {
166*4882a593Smuzhiyun	temperature = <72500>;
167*4882a593Smuzhiyun};
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun&gpu_crit {
170*4882a593Smuzhiyun	temperature = <100000>;
171*4882a593Smuzhiyun};
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun&hdmi {
174*4882a593Smuzhiyun	pinctrl-names = "default", "unwedge";
175*4882a593Smuzhiyun	pinctrl-0 = <&hdmi_ddc>;
176*4882a593Smuzhiyun	pinctrl-1 = <&hdmi_ddc_unwedge>;
177*4882a593Smuzhiyun	status = "okay";
178*4882a593Smuzhiyun};
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun&i2c0 {
181*4882a593Smuzhiyun	status = "okay";
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun	clock-frequency = <400000>;
184*4882a593Smuzhiyun	i2c-scl-falling-time-ns = <50>;		/* 2.5ns measured */
185*4882a593Smuzhiyun	i2c-scl-rising-time-ns = <100>;		/* 45ns measured */
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun	rk808: pmic@1b {
188*4882a593Smuzhiyun		compatible = "rockchip,rk808";
189*4882a593Smuzhiyun		reg = <0x1b>;
190*4882a593Smuzhiyun		clock-output-names = "xin32k", "wifibt_32kin";
191*4882a593Smuzhiyun		interrupt-parent = <&gpio0>;
192*4882a593Smuzhiyun		interrupts = <RK_PA4 IRQ_TYPE_LEVEL_LOW>;
193*4882a593Smuzhiyun		pinctrl-names = "default";
194*4882a593Smuzhiyun		pinctrl-0 = <&pmic_int_l>;
195*4882a593Smuzhiyun		rockchip,system-power-controller;
196*4882a593Smuzhiyun		wakeup-source;
197*4882a593Smuzhiyun		#clock-cells = <1>;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun		vcc1-supply = <&vcc33_sys>;
200*4882a593Smuzhiyun		vcc2-supply = <&vcc33_sys>;
201*4882a593Smuzhiyun		vcc3-supply = <&vcc33_sys>;
202*4882a593Smuzhiyun		vcc4-supply = <&vcc33_sys>;
203*4882a593Smuzhiyun		vcc6-supply = <&vcc_5v>;
204*4882a593Smuzhiyun		vcc7-supply = <&vcc33_sys>;
205*4882a593Smuzhiyun		vcc8-supply = <&vcc33_sys>;
206*4882a593Smuzhiyun		vcc12-supply = <&vcc_18>;
207*4882a593Smuzhiyun		vddio-supply = <&vcc33_io>;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun		regulators {
210*4882a593Smuzhiyun			vdd_cpu: DCDC_REG1 {
211*4882a593Smuzhiyun				regulator-name = "vdd_arm";
212*4882a593Smuzhiyun				regulator-always-on;
213*4882a593Smuzhiyun				regulator-boot-on;
214*4882a593Smuzhiyun				regulator-min-microvolt = <750000>;
215*4882a593Smuzhiyun				regulator-max-microvolt = <1450000>;
216*4882a593Smuzhiyun				regulator-ramp-delay = <6001>;
217*4882a593Smuzhiyun				regulator-state-mem {
218*4882a593Smuzhiyun					regulator-off-in-suspend;
219*4882a593Smuzhiyun				};
220*4882a593Smuzhiyun			};
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun			vdd_gpu: DCDC_REG2 {
223*4882a593Smuzhiyun				regulator-name = "vdd_gpu";
224*4882a593Smuzhiyun				regulator-always-on;
225*4882a593Smuzhiyun				regulator-boot-on;
226*4882a593Smuzhiyun				regulator-min-microvolt = <800000>;
227*4882a593Smuzhiyun				regulator-max-microvolt = <1250000>;
228*4882a593Smuzhiyun				regulator-ramp-delay = <6001>;
229*4882a593Smuzhiyun				regulator-state-mem {
230*4882a593Smuzhiyun					regulator-off-in-suspend;
231*4882a593Smuzhiyun				};
232*4882a593Smuzhiyun			};
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun			vcc135_ddr: DCDC_REG3 {
235*4882a593Smuzhiyun				regulator-name = "vcc135_ddr";
236*4882a593Smuzhiyun				regulator-always-on;
237*4882a593Smuzhiyun				regulator-boot-on;
238*4882a593Smuzhiyun				regulator-state-mem {
239*4882a593Smuzhiyun					regulator-on-in-suspend;
240*4882a593Smuzhiyun				};
241*4882a593Smuzhiyun			};
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun			/*
244*4882a593Smuzhiyun			 * vcc_18 has several aliases.  (vcc18_flashio and
245*4882a593Smuzhiyun			 * vcc18_wl).  We'll add those aliases here just to
246*4882a593Smuzhiyun			 * make it easier to follow the schematic.  The signals
247*4882a593Smuzhiyun			 * are actually hooked together and only separated for
248*4882a593Smuzhiyun			 * power measurement purposes).
249*4882a593Smuzhiyun			 */
250*4882a593Smuzhiyun			vcc18_wl: vcc18_flashio: vcc_18: DCDC_REG4 {
251*4882a593Smuzhiyun				regulator-name = "vcc_18";
252*4882a593Smuzhiyun				regulator-always-on;
253*4882a593Smuzhiyun				regulator-boot-on;
254*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
255*4882a593Smuzhiyun				regulator-max-microvolt = <1800000>;
256*4882a593Smuzhiyun				regulator-state-mem {
257*4882a593Smuzhiyun					regulator-on-in-suspend;
258*4882a593Smuzhiyun					regulator-suspend-microvolt = <1800000>;
259*4882a593Smuzhiyun				};
260*4882a593Smuzhiyun			};
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun			/*
263*4882a593Smuzhiyun			 * Note that both vcc33_io and vcc33_pmuio are always
264*4882a593Smuzhiyun			 * powered together. To simplify the logic in the dts
265*4882a593Smuzhiyun			 * we just refer to vcc33_io every time something is
266*4882a593Smuzhiyun			 * powered from vcc33_pmuio. In fact, on later boards
267*4882a593Smuzhiyun			 * (such as danger) they're the same net.
268*4882a593Smuzhiyun			 */
269*4882a593Smuzhiyun			vcc33_io: LDO_REG1 {
270*4882a593Smuzhiyun				regulator-name = "vcc33_io";
271*4882a593Smuzhiyun				regulator-always-on;
272*4882a593Smuzhiyun				regulator-boot-on;
273*4882a593Smuzhiyun				regulator-min-microvolt = <3300000>;
274*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
275*4882a593Smuzhiyun				regulator-state-mem {
276*4882a593Smuzhiyun					regulator-on-in-suspend;
277*4882a593Smuzhiyun					regulator-suspend-microvolt = <3300000>;
278*4882a593Smuzhiyun				};
279*4882a593Smuzhiyun			};
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun			vdd_10: LDO_REG3 {
282*4882a593Smuzhiyun				regulator-name = "vdd_10";
283*4882a593Smuzhiyun				regulator-always-on;
284*4882a593Smuzhiyun				regulator-boot-on;
285*4882a593Smuzhiyun				regulator-min-microvolt = <1000000>;
286*4882a593Smuzhiyun				regulator-max-microvolt = <1000000>;
287*4882a593Smuzhiyun				regulator-state-mem {
288*4882a593Smuzhiyun					regulator-on-in-suspend;
289*4882a593Smuzhiyun					regulator-suspend-microvolt = <1000000>;
290*4882a593Smuzhiyun				};
291*4882a593Smuzhiyun			};
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun			vdd10_lcd_pwren_h: LDO_REG7 {
294*4882a593Smuzhiyun				regulator-name = "vdd10_lcd_pwren_h";
295*4882a593Smuzhiyun				regulator-always-on;
296*4882a593Smuzhiyun				regulator-boot-on;
297*4882a593Smuzhiyun				regulator-min-microvolt = <2500000>;
298*4882a593Smuzhiyun				regulator-max-microvolt = <2500000>;
299*4882a593Smuzhiyun				regulator-state-mem {
300*4882a593Smuzhiyun					regulator-off-in-suspend;
301*4882a593Smuzhiyun				};
302*4882a593Smuzhiyun			};
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun			vcc33_lcd: SWITCH_REG1 {
305*4882a593Smuzhiyun				regulator-name = "vcc33_lcd";
306*4882a593Smuzhiyun				regulator-always-on;
307*4882a593Smuzhiyun				regulator-boot-on;
308*4882a593Smuzhiyun				regulator-state-mem {
309*4882a593Smuzhiyun					regulator-off-in-suspend;
310*4882a593Smuzhiyun				};
311*4882a593Smuzhiyun			};
312*4882a593Smuzhiyun		};
313*4882a593Smuzhiyun	};
314*4882a593Smuzhiyun};
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun&i2c1 {
317*4882a593Smuzhiyun	status = "okay";
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun	clock-frequency = <400000>;
320*4882a593Smuzhiyun	i2c-scl-falling-time-ns = <50>;		/* 2.5ns measured */
321*4882a593Smuzhiyun	i2c-scl-rising-time-ns = <100>;		/* 40ns measured */
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun	tpm: tpm@20 {
324*4882a593Smuzhiyun		compatible = "infineon,slb9645tt";
325*4882a593Smuzhiyun		reg = <0x20>;
326*4882a593Smuzhiyun		powered-while-suspended;
327*4882a593Smuzhiyun	};
328*4882a593Smuzhiyun};
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun&i2c2 {
331*4882a593Smuzhiyun	status = "okay";
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun	/* 100kHz since 4.7k resistors don't rise fast enough */
334*4882a593Smuzhiyun	clock-frequency = <100000>;
335*4882a593Smuzhiyun	i2c-scl-falling-time-ns = <50>;		/* 10ns measured */
336*4882a593Smuzhiyun	i2c-scl-rising-time-ns = <800>;		/* 600ns measured */
337*4882a593Smuzhiyun};
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun&i2c4 {
340*4882a593Smuzhiyun	status = "okay";
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun	clock-frequency = <400000>;
343*4882a593Smuzhiyun	i2c-scl-falling-time-ns = <50>;		/* 11ns measured */
344*4882a593Smuzhiyun	i2c-scl-rising-time-ns = <300>;		/* 225ns measured */
345*4882a593Smuzhiyun};
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun&io_domains {
348*4882a593Smuzhiyun	status = "okay";
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun	bb-supply = <&vcc33_io>;
351*4882a593Smuzhiyun	dvp-supply = <&vcc_18>;
352*4882a593Smuzhiyun	flash0-supply = <&vcc18_flashio>;
353*4882a593Smuzhiyun	gpio1830-supply = <&vcc33_io>;
354*4882a593Smuzhiyun	gpio30-supply = <&vcc33_io>;
355*4882a593Smuzhiyun	lcdc-supply = <&vcc33_lcd>;
356*4882a593Smuzhiyun	wifi-supply = <&vcc18_wl>;
357*4882a593Smuzhiyun};
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun&pwm1 {
360*4882a593Smuzhiyun	status = "okay";
361*4882a593Smuzhiyun};
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun&sdio0 {
364*4882a593Smuzhiyun	status = "okay";
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun	bus-width = <4>;
367*4882a593Smuzhiyun	cap-sd-highspeed;
368*4882a593Smuzhiyun	cap-sdio-irq;
369*4882a593Smuzhiyun	keep-power-in-suspend;
370*4882a593Smuzhiyun	mmc-pwrseq = <&sdio_pwrseq>;
371*4882a593Smuzhiyun	non-removable;
372*4882a593Smuzhiyun	pinctrl-names = "default";
373*4882a593Smuzhiyun	pinctrl-0 = <&sdio0_clk &sdio0_cmd &sdio0_bus4>;
374*4882a593Smuzhiyun	sd-uhs-sdr12;
375*4882a593Smuzhiyun	sd-uhs-sdr25;
376*4882a593Smuzhiyun	sd-uhs-sdr50;
377*4882a593Smuzhiyun	sd-uhs-sdr104;
378*4882a593Smuzhiyun	vmmc-supply = <&vcc33_sys>;
379*4882a593Smuzhiyun	vqmmc-supply = <&vcc18_wl>;
380*4882a593Smuzhiyun};
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun&spi2 {
383*4882a593Smuzhiyun	status = "okay";
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun	rx-sample-delay-ns = <12>;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun	flash@0 {
388*4882a593Smuzhiyun		compatible = "jedec,spi-nor";
389*4882a593Smuzhiyun		spi-max-frequency = <50000000>;
390*4882a593Smuzhiyun		reg = <0>;
391*4882a593Smuzhiyun	};
392*4882a593Smuzhiyun};
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun&tsadc {
395*4882a593Smuzhiyun	status = "okay";
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun	rockchip,hw-tshut-mode = <1>; /* tshut mode 0:CRU 1:GPIO */
398*4882a593Smuzhiyun	rockchip,hw-tshut-polarity = <1>; /* tshut polarity 0:LOW 1:HIGH */
399*4882a593Smuzhiyun	rockchip,hw-tshut-temp = <125000>;
400*4882a593Smuzhiyun};
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun&uart0 {
403*4882a593Smuzhiyun	status = "okay";
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun	/* Pins don't include flow control by default; add that in */
406*4882a593Smuzhiyun	pinctrl-names = "default";
407*4882a593Smuzhiyun	pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>;
408*4882a593Smuzhiyun};
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun&uart1 {
411*4882a593Smuzhiyun	status = "okay";
412*4882a593Smuzhiyun};
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun&uart2 {
415*4882a593Smuzhiyun	status = "okay";
416*4882a593Smuzhiyun};
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun&usbphy {
419*4882a593Smuzhiyun	status = "okay";
420*4882a593Smuzhiyun};
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun&usb_host0_ehci {
423*4882a593Smuzhiyun	status = "okay";
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun	needs-reset-on-resume;
426*4882a593Smuzhiyun};
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun&usb_host1 {
429*4882a593Smuzhiyun	status = "okay";
430*4882a593Smuzhiyun	snps,need-phy-for-wake;
431*4882a593Smuzhiyun};
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun&usb_otg {
434*4882a593Smuzhiyun	status = "okay";
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun	assigned-clocks = <&cru SCLK_USBPHY480M_SRC>;
437*4882a593Smuzhiyun	assigned-clock-parents = <&usbphy0>;
438*4882a593Smuzhiyun	dr_mode = "host";
439*4882a593Smuzhiyun	snps,need-phy-for-wake;
440*4882a593Smuzhiyun};
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun&vopb {
443*4882a593Smuzhiyun	status = "okay";
444*4882a593Smuzhiyun};
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun&vopb_mmu {
447*4882a593Smuzhiyun	status = "okay";
448*4882a593Smuzhiyun};
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun&wdt {
451*4882a593Smuzhiyun	status = "okay";
452*4882a593Smuzhiyun};
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun&pinctrl {
455*4882a593Smuzhiyun	pcfg_pull_none_drv_8ma: pcfg-pull-none-drv-8ma {
456*4882a593Smuzhiyun		bias-disable;
457*4882a593Smuzhiyun		drive-strength = <8>;
458*4882a593Smuzhiyun	};
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun	pcfg_pull_up_drv_8ma: pcfg-pull-up-drv-8ma {
461*4882a593Smuzhiyun		bias-pull-up;
462*4882a593Smuzhiyun		drive-strength = <8>;
463*4882a593Smuzhiyun	};
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun	pcfg_output_high: pcfg-output-high {
466*4882a593Smuzhiyun		output-high;
467*4882a593Smuzhiyun	};
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun	pcfg_output_low: pcfg-output-low {
470*4882a593Smuzhiyun		output-low;
471*4882a593Smuzhiyun	};
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun	buttons {
474*4882a593Smuzhiyun		pwr_key_l: pwr-key-l {
475*4882a593Smuzhiyun			rockchip,pins = <0 RK_PA5 RK_FUNC_GPIO &pcfg_pull_up>;
476*4882a593Smuzhiyun		};
477*4882a593Smuzhiyun	};
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun	emmc {
480*4882a593Smuzhiyun		emmc_reset: emmc-reset {
481*4882a593Smuzhiyun			rockchip,pins = <2 RK_PB1 RK_FUNC_GPIO &pcfg_pull_none>;
482*4882a593Smuzhiyun		};
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun		/*
485*4882a593Smuzhiyun		 * We run eMMC at max speed; bump up drive strength.
486*4882a593Smuzhiyun		 * We also have external pulls, so disable the internal ones.
487*4882a593Smuzhiyun		 */
488*4882a593Smuzhiyun		emmc_clk: emmc-clk {
489*4882a593Smuzhiyun			rockchip,pins = <3 RK_PC2 2 &pcfg_pull_none_drv_8ma>;
490*4882a593Smuzhiyun		};
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun		emmc_cmd: emmc-cmd {
493*4882a593Smuzhiyun			rockchip,pins = <3 RK_PC0 2 &pcfg_pull_none_drv_8ma>;
494*4882a593Smuzhiyun		};
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun		emmc_bus8: emmc-bus8 {
497*4882a593Smuzhiyun			rockchip,pins = <3 RK_PA0 2 &pcfg_pull_none_drv_8ma>,
498*4882a593Smuzhiyun					<3 RK_PA1 2 &pcfg_pull_none_drv_8ma>,
499*4882a593Smuzhiyun					<3 RK_PA2 2 &pcfg_pull_none_drv_8ma>,
500*4882a593Smuzhiyun					<3 RK_PA3 2 &pcfg_pull_none_drv_8ma>,
501*4882a593Smuzhiyun					<3 RK_PA4 2 &pcfg_pull_none_drv_8ma>,
502*4882a593Smuzhiyun					<3 RK_PA5 2 &pcfg_pull_none_drv_8ma>,
503*4882a593Smuzhiyun					<3 RK_PA6 2 &pcfg_pull_none_drv_8ma>,
504*4882a593Smuzhiyun					<3 RK_PA7 2 &pcfg_pull_none_drv_8ma>;
505*4882a593Smuzhiyun		};
506*4882a593Smuzhiyun	};
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun	pmic {
509*4882a593Smuzhiyun		pmic_int_l: pmic-int-l {
510*4882a593Smuzhiyun			rockchip,pins = <0 RK_PA4 RK_FUNC_GPIO &pcfg_pull_up>;
511*4882a593Smuzhiyun		};
512*4882a593Smuzhiyun	};
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun	reboot {
515*4882a593Smuzhiyun		ap_warm_reset_h: ap-warm-reset-h {
516*4882a593Smuzhiyun			rockchip,pins = <0 RK_PB5 RK_FUNC_GPIO &pcfg_pull_none>;
517*4882a593Smuzhiyun		};
518*4882a593Smuzhiyun	};
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun	recovery-switch {
521*4882a593Smuzhiyun		rec_mode_l: rec-mode-l {
522*4882a593Smuzhiyun			rockchip,pins = <0 RK_PB1 RK_FUNC_GPIO &pcfg_pull_up>;
523*4882a593Smuzhiyun		};
524*4882a593Smuzhiyun	};
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun	sdio0 {
527*4882a593Smuzhiyun		wifi_enable_h: wifienable-h {
528*4882a593Smuzhiyun			rockchip,pins = <4 RK_PD4 RK_FUNC_GPIO &pcfg_pull_none>;
529*4882a593Smuzhiyun		};
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun		/* NOTE: mislabelled on schematic; should be bt_enable_h */
532*4882a593Smuzhiyun		bt_enable_l: bt-enable-l {
533*4882a593Smuzhiyun			rockchip,pins = <4 RK_PD5 RK_FUNC_GPIO &pcfg_pull_none>;
534*4882a593Smuzhiyun		};
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun		bt_host_wake: bt-host-wake {
537*4882a593Smuzhiyun			rockchip,pins = <4 RK_PD7 RK_FUNC_GPIO &pcfg_pull_down>;
538*4882a593Smuzhiyun		};
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun		bt_host_wake_l: bt-host-wake-l {
541*4882a593Smuzhiyun			rockchip,pins = <4 RK_PD7 RK_FUNC_GPIO &pcfg_pull_none>;
542*4882a593Smuzhiyun		};
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun		/*
545*4882a593Smuzhiyun		 * We run sdio0 at max speed; bump up drive strength.
546*4882a593Smuzhiyun		 * We also have external pulls, so disable the internal ones.
547*4882a593Smuzhiyun		 */
548*4882a593Smuzhiyun		sdio0_bus4: sdio0-bus4 {
549*4882a593Smuzhiyun			rockchip,pins = <4 RK_PC4 1 &pcfg_pull_none_drv_8ma>,
550*4882a593Smuzhiyun					<4 RK_PC5 1 &pcfg_pull_none_drv_8ma>,
551*4882a593Smuzhiyun					<4 RK_PC6 1 &pcfg_pull_none_drv_8ma>,
552*4882a593Smuzhiyun					<4 RK_PC7 1 &pcfg_pull_none_drv_8ma>;
553*4882a593Smuzhiyun		};
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun		sdio0_cmd: sdio0-cmd {
556*4882a593Smuzhiyun			rockchip,pins = <4 RK_PD0 1 &pcfg_pull_none_drv_8ma>;
557*4882a593Smuzhiyun		};
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun		sdio0_clk: sdio0-clk {
560*4882a593Smuzhiyun			rockchip,pins = <4 RK_PD1 1 &pcfg_pull_none_drv_8ma>;
561*4882a593Smuzhiyun		};
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun		/*
564*4882a593Smuzhiyun		 * These pins are only present on very new veyron boards; on
565*4882a593Smuzhiyun		 * older boards bt_dev_wake is simply always high.  Note that
566*4882a593Smuzhiyun		 * gpio4_D2 is a NC on old veyron boards, so it doesn't hurt
567*4882a593Smuzhiyun		 * to map this pin everywhere
568*4882a593Smuzhiyun		 */
569*4882a593Smuzhiyun		bt_dev_wake_sleep: bt-dev-wake-sleep {
570*4882a593Smuzhiyun			rockchip,pins = <4 RK_PD2 RK_FUNC_GPIO &pcfg_output_low>;
571*4882a593Smuzhiyun		};
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun		bt_dev_wake_awake: bt-dev-wake-awake {
574*4882a593Smuzhiyun			rockchip,pins = <4 RK_PD2 RK_FUNC_GPIO &pcfg_output_high>;
575*4882a593Smuzhiyun		};
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun		bt_dev_wake: bt-dev-wake {
578*4882a593Smuzhiyun			rockchip,pins = <4 RK_PD2 RK_FUNC_GPIO &pcfg_pull_none>;
579*4882a593Smuzhiyun		};
580*4882a593Smuzhiyun	};
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun	tpm {
583*4882a593Smuzhiyun		tpm_int_h: tpm-int-h {
584*4882a593Smuzhiyun			rockchip,pins = <7 RK_PA4 RK_FUNC_GPIO &pcfg_pull_none>;
585*4882a593Smuzhiyun		};
586*4882a593Smuzhiyun	};
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun	write-protect {
589*4882a593Smuzhiyun		fw_wp_ap: fw-wp-ap {
590*4882a593Smuzhiyun			rockchip,pins = <7 RK_PA6 RK_FUNC_GPIO &pcfg_pull_none>;
591*4882a593Smuzhiyun		};
592*4882a593Smuzhiyun	};
593*4882a593Smuzhiyun};
594