1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2013 MundoReader S.L. 4*4882a593Smuzhiyun * Author: Heiko Stuebner <heiko@sntech.de> 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 8*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h> 9*4882a593Smuzhiyun#include <dt-bindings/clock/rk3188-cru.h> 10*4882a593Smuzhiyun#include <dt-bindings/power/rk3188-power.h> 11*4882a593Smuzhiyun#include "rk3xxx.dtsi" 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun/ { 14*4882a593Smuzhiyun compatible = "rockchip,rk3188"; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun aliases { 17*4882a593Smuzhiyun gpio0 = &gpio0; 18*4882a593Smuzhiyun gpio1 = &gpio1; 19*4882a593Smuzhiyun gpio2 = &gpio2; 20*4882a593Smuzhiyun gpio3 = &gpio3; 21*4882a593Smuzhiyun }; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun cpus { 24*4882a593Smuzhiyun #address-cells = <1>; 25*4882a593Smuzhiyun #size-cells = <0>; 26*4882a593Smuzhiyun enable-method = "rockchip,rk3066-smp"; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun cpu0: cpu@0 { 29*4882a593Smuzhiyun device_type = "cpu"; 30*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 31*4882a593Smuzhiyun next-level-cache = <&L2>; 32*4882a593Smuzhiyun reg = <0x0>; 33*4882a593Smuzhiyun clock-latency = <40000>; 34*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 35*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 36*4882a593Smuzhiyun resets = <&cru SRST_CORE0>; 37*4882a593Smuzhiyun }; 38*4882a593Smuzhiyun cpu1: cpu@1 { 39*4882a593Smuzhiyun device_type = "cpu"; 40*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 41*4882a593Smuzhiyun next-level-cache = <&L2>; 42*4882a593Smuzhiyun reg = <0x1>; 43*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 44*4882a593Smuzhiyun resets = <&cru SRST_CORE1>; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun cpu2: cpu@2 { 47*4882a593Smuzhiyun device_type = "cpu"; 48*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 49*4882a593Smuzhiyun next-level-cache = <&L2>; 50*4882a593Smuzhiyun reg = <0x2>; 51*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 52*4882a593Smuzhiyun resets = <&cru SRST_CORE2>; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun cpu3: cpu@3 { 55*4882a593Smuzhiyun device_type = "cpu"; 56*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 57*4882a593Smuzhiyun next-level-cache = <&L2>; 58*4882a593Smuzhiyun reg = <0x3>; 59*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 60*4882a593Smuzhiyun resets = <&cru SRST_CORE3>; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun cpu0_opp_table: opp_table0 { 65*4882a593Smuzhiyun compatible = "operating-points-v2"; 66*4882a593Smuzhiyun opp-shared; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun opp-312000000 { 69*4882a593Smuzhiyun opp-hz = /bits/ 64 <312000000>; 70*4882a593Smuzhiyun opp-microvolt = <875000>; 71*4882a593Smuzhiyun clock-latency-ns = <40000>; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun opp-504000000 { 74*4882a593Smuzhiyun opp-hz = /bits/ 64 <504000000>; 75*4882a593Smuzhiyun opp-microvolt = <925000>; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun opp-600000000 { 78*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 79*4882a593Smuzhiyun opp-microvolt = <950000>; 80*4882a593Smuzhiyun opp-suspend; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun opp-816000000 { 83*4882a593Smuzhiyun opp-hz = /bits/ 64 <816000000>; 84*4882a593Smuzhiyun opp-microvolt = <975000>; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun opp-1008000000 { 87*4882a593Smuzhiyun opp-hz = /bits/ 64 <1008000000>; 88*4882a593Smuzhiyun opp-microvolt = <1075000>; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun opp-1200000000 { 91*4882a593Smuzhiyun opp-hz = /bits/ 64 <1200000000>; 92*4882a593Smuzhiyun opp-microvolt = <1150000>; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun opp-1416000000 { 95*4882a593Smuzhiyun opp-hz = /bits/ 64 <1416000000>; 96*4882a593Smuzhiyun opp-microvolt = <1250000>; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun opp-1608000000 { 99*4882a593Smuzhiyun opp-hz = /bits/ 64 <1608000000>; 100*4882a593Smuzhiyun opp-microvolt = <1350000>; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun display-subsystem { 105*4882a593Smuzhiyun compatible = "rockchip,display-subsystem"; 106*4882a593Smuzhiyun ports = <&vop0_out>, <&vop1_out>; 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun sram: sram@10080000 { 110*4882a593Smuzhiyun compatible = "mmio-sram"; 111*4882a593Smuzhiyun reg = <0x10080000 0x8000>; 112*4882a593Smuzhiyun #address-cells = <1>; 113*4882a593Smuzhiyun #size-cells = <1>; 114*4882a593Smuzhiyun ranges = <0 0x10080000 0x8000>; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun smp-sram@0 { 117*4882a593Smuzhiyun compatible = "rockchip,rk3066-smp-sram"; 118*4882a593Smuzhiyun reg = <0x0 0x50>; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun vop0: vop@1010c000 { 123*4882a593Smuzhiyun compatible = "rockchip,rk3188-vop"; 124*4882a593Smuzhiyun reg = <0x1010c000 0x1000>; 125*4882a593Smuzhiyun interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 126*4882a593Smuzhiyun clocks = <&cru ACLK_LCDC0>, <&cru DCLK_LCDC0>, <&cru HCLK_LCDC0>; 127*4882a593Smuzhiyun clock-names = "aclk_vop", "dclk_vop", "hclk_vop"; 128*4882a593Smuzhiyun power-domains = <&power RK3188_PD_VIO>; 129*4882a593Smuzhiyun resets = <&cru SRST_LCDC0_AXI>, <&cru SRST_LCDC0_AHB>, <&cru SRST_LCDC0_DCLK>; 130*4882a593Smuzhiyun reset-names = "axi", "ahb", "dclk"; 131*4882a593Smuzhiyun status = "disabled"; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun vop0_out: port { 134*4882a593Smuzhiyun #address-cells = <1>; 135*4882a593Smuzhiyun #size-cells = <0>; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun vop1: vop@1010e000 { 140*4882a593Smuzhiyun compatible = "rockchip,rk3188-vop"; 141*4882a593Smuzhiyun reg = <0x1010e000 0x1000>; 142*4882a593Smuzhiyun interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 143*4882a593Smuzhiyun clocks = <&cru ACLK_LCDC1>, <&cru DCLK_LCDC1>, <&cru HCLK_LCDC1>; 144*4882a593Smuzhiyun clock-names = "aclk_vop", "dclk_vop", "hclk_vop"; 145*4882a593Smuzhiyun power-domains = <&power RK3188_PD_VIO>; 146*4882a593Smuzhiyun resets = <&cru SRST_LCDC1_AXI>, <&cru SRST_LCDC1_AHB>, <&cru SRST_LCDC1_DCLK>; 147*4882a593Smuzhiyun reset-names = "axi", "ahb", "dclk"; 148*4882a593Smuzhiyun status = "disabled"; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun vop1_out: port { 151*4882a593Smuzhiyun #address-cells = <1>; 152*4882a593Smuzhiyun #size-cells = <0>; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun timer3: timer@2000e000 { 157*4882a593Smuzhiyun compatible = "rockchip,rk3188-timer", "rockchip,rk3288-timer"; 158*4882a593Smuzhiyun reg = <0x2000e000 0x20>; 159*4882a593Smuzhiyun interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 160*4882a593Smuzhiyun clocks = <&cru PCLK_TIMER3>, <&cru SCLK_TIMER3>; 161*4882a593Smuzhiyun clock-names = "pclk", "timer"; 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun timer6: timer@200380a0 { 165*4882a593Smuzhiyun compatible = "rockchip,rk3188-timer", "rockchip,rk3288-timer"; 166*4882a593Smuzhiyun reg = <0x200380a0 0x20>; 167*4882a593Smuzhiyun interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>; 168*4882a593Smuzhiyun clocks = <&cru PCLK_TIMER0>, <&cru SCLK_TIMER6>; 169*4882a593Smuzhiyun clock-names = "pclk", "timer"; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun i2s0: i2s@1011a000 { 173*4882a593Smuzhiyun compatible = "rockchip,rk3188-i2s", "rockchip,rk3066-i2s"; 174*4882a593Smuzhiyun reg = <0x1011a000 0x2000>; 175*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 176*4882a593Smuzhiyun pinctrl-names = "default"; 177*4882a593Smuzhiyun pinctrl-0 = <&i2s0_bus>; 178*4882a593Smuzhiyun dmas = <&dmac1_s 6>, <&dmac1_s 7>; 179*4882a593Smuzhiyun dma-names = "tx", "rx"; 180*4882a593Smuzhiyun clock-names = "i2s_hclk", "i2s_clk"; 181*4882a593Smuzhiyun clocks = <&cru HCLK_I2S0_2CH>, <&cru SCLK_I2S0>; 182*4882a593Smuzhiyun rockchip,playback-channels = <2>; 183*4882a593Smuzhiyun rockchip,capture-channels = <2>; 184*4882a593Smuzhiyun #sound-dai-cells = <0>; 185*4882a593Smuzhiyun status = "disabled"; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun spdif: sound@1011e000 { 189*4882a593Smuzhiyun compatible = "rockchip,rk3188-spdif", "rockchip,rk3066-spdif"; 190*4882a593Smuzhiyun reg = <0x1011e000 0x2000>; 191*4882a593Smuzhiyun #sound-dai-cells = <0>; 192*4882a593Smuzhiyun clocks = <&cru SCLK_SPDIF>, <&cru HCLK_SPDIF>; 193*4882a593Smuzhiyun clock-names = "mclk", "hclk"; 194*4882a593Smuzhiyun dmas = <&dmac1_s 8>; 195*4882a593Smuzhiyun dma-names = "tx"; 196*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 197*4882a593Smuzhiyun pinctrl-names = "default"; 198*4882a593Smuzhiyun pinctrl-0 = <&spdif_tx>; 199*4882a593Smuzhiyun status = "disabled"; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun cru: clock-controller@20000000 { 203*4882a593Smuzhiyun compatible = "rockchip,rk3188-cru"; 204*4882a593Smuzhiyun reg = <0x20000000 0x1000>; 205*4882a593Smuzhiyun rockchip,grf = <&grf>; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun #clock-cells = <1>; 208*4882a593Smuzhiyun #reset-cells = <1>; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun efuse: efuse@20010000 { 212*4882a593Smuzhiyun compatible = "rockchip,rk3188-efuse"; 213*4882a593Smuzhiyun reg = <0x20010000 0x4000>; 214*4882a593Smuzhiyun #address-cells = <1>; 215*4882a593Smuzhiyun #size-cells = <1>; 216*4882a593Smuzhiyun clocks = <&cru PCLK_EFUSE>; 217*4882a593Smuzhiyun clock-names = "pclk_efuse"; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun cpu_leakage: cpu_leakage@17 { 220*4882a593Smuzhiyun reg = <0x17 0x1>; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun usbphy: phy { 225*4882a593Smuzhiyun compatible = "rockchip,rk3188-usb-phy", "rockchip,rk3288-usb-phy"; 226*4882a593Smuzhiyun rockchip,grf = <&grf>; 227*4882a593Smuzhiyun #address-cells = <1>; 228*4882a593Smuzhiyun #size-cells = <0>; 229*4882a593Smuzhiyun status = "disabled"; 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun usbphy0: usb-phy@10c { 232*4882a593Smuzhiyun #phy-cells = <0>; 233*4882a593Smuzhiyun reg = <0x10c>; 234*4882a593Smuzhiyun clocks = <&cru SCLK_OTGPHY0>; 235*4882a593Smuzhiyun clock-names = "phyclk"; 236*4882a593Smuzhiyun #clock-cells = <0>; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun usbphy1: usb-phy@11c { 240*4882a593Smuzhiyun #phy-cells = <0>; 241*4882a593Smuzhiyun reg = <0x11c>; 242*4882a593Smuzhiyun clocks = <&cru SCLK_OTGPHY1>; 243*4882a593Smuzhiyun clock-names = "phyclk"; 244*4882a593Smuzhiyun #clock-cells = <0>; 245*4882a593Smuzhiyun }; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun pinctrl: pinctrl { 249*4882a593Smuzhiyun compatible = "rockchip,rk3188-pinctrl"; 250*4882a593Smuzhiyun rockchip,grf = <&grf>; 251*4882a593Smuzhiyun rockchip,pmu = <&pmu>; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun #address-cells = <1>; 254*4882a593Smuzhiyun #size-cells = <1>; 255*4882a593Smuzhiyun ranges; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun gpio0: gpio0@2000a000 { 258*4882a593Smuzhiyun compatible = "rockchip,rk3188-gpio-bank0"; 259*4882a593Smuzhiyun reg = <0x2000a000 0x100>; 260*4882a593Smuzhiyun interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; 261*4882a593Smuzhiyun clock-names = "bus"; 262*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO0>; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun gpio-controller; 265*4882a593Smuzhiyun #gpio-cells = <2>; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun interrupt-controller; 268*4882a593Smuzhiyun #interrupt-cells = <2>; 269*4882a593Smuzhiyun }; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun gpio1: gpio1@2003c000 { 272*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 273*4882a593Smuzhiyun reg = <0x2003c000 0x100>; 274*4882a593Smuzhiyun interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 275*4882a593Smuzhiyun clock-names = "bus"; 276*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO1>; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun gpio-controller; 279*4882a593Smuzhiyun #gpio-cells = <2>; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun interrupt-controller; 282*4882a593Smuzhiyun #interrupt-cells = <2>; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun gpio2: gpio2@2003e000 { 286*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 287*4882a593Smuzhiyun reg = <0x2003e000 0x100>; 288*4882a593Smuzhiyun interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 289*4882a593Smuzhiyun clock-names = "bus"; 290*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO2>; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun gpio-controller; 293*4882a593Smuzhiyun #gpio-cells = <2>; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun interrupt-controller; 296*4882a593Smuzhiyun #interrupt-cells = <2>; 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun gpio3: gpio3@20080000 { 300*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 301*4882a593Smuzhiyun reg = <0x20080000 0x100>; 302*4882a593Smuzhiyun interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 303*4882a593Smuzhiyun clock-names = "bus"; 304*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO3>; 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun gpio-controller; 307*4882a593Smuzhiyun #gpio-cells = <2>; 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun interrupt-controller; 310*4882a593Smuzhiyun #interrupt-cells = <2>; 311*4882a593Smuzhiyun }; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun pcfg_pull_up: pcfg_pull_up { 314*4882a593Smuzhiyun bias-pull-up; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun pcfg_pull_down: pcfg_pull_down { 318*4882a593Smuzhiyun bias-pull-down; 319*4882a593Smuzhiyun }; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun pcfg_pull_none: pcfg_pull_none { 322*4882a593Smuzhiyun bias-disable; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun emmc { 326*4882a593Smuzhiyun emmc_clk: emmc-clk { 327*4882a593Smuzhiyun rockchip,pins = <0 RK_PD0 2 &pcfg_pull_none>; 328*4882a593Smuzhiyun }; 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun emmc_cmd: emmc-cmd { 331*4882a593Smuzhiyun rockchip,pins = <0 RK_PD2 2 &pcfg_pull_up>; 332*4882a593Smuzhiyun }; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun emmc_rst: emmc-rst { 335*4882a593Smuzhiyun rockchip,pins = <0 RK_PD3 2 &pcfg_pull_none>; 336*4882a593Smuzhiyun }; 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun /* 339*4882a593Smuzhiyun * The data pins are shared between nandc and emmc and 340*4882a593Smuzhiyun * not accessible through pinctrl. Also they should've 341*4882a593Smuzhiyun * been already set correctly by firmware, as 342*4882a593Smuzhiyun * flash/emmc is the boot-device. 343*4882a593Smuzhiyun */ 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun emac { 347*4882a593Smuzhiyun emac_xfer: emac-xfer { 348*4882a593Smuzhiyun rockchip,pins = <3 RK_PC0 2 &pcfg_pull_none>, /* tx_en */ 349*4882a593Smuzhiyun <3 RK_PC1 2 &pcfg_pull_none>, /* txd1 */ 350*4882a593Smuzhiyun <3 RK_PC2 2 &pcfg_pull_none>, /* txd0 */ 351*4882a593Smuzhiyun <3 RK_PC3 2 &pcfg_pull_none>, /* rxd0 */ 352*4882a593Smuzhiyun <3 RK_PC4 2 &pcfg_pull_none>, /* rxd1 */ 353*4882a593Smuzhiyun <3 RK_PC5 2 &pcfg_pull_none>, /* mac_clk */ 354*4882a593Smuzhiyun <3 RK_PC6 2 &pcfg_pull_none>, /* rx_err */ 355*4882a593Smuzhiyun <3 RK_PC7 2 &pcfg_pull_none>; /* crs_dvalid */ 356*4882a593Smuzhiyun }; 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun emac_mdio: emac-mdio { 359*4882a593Smuzhiyun rockchip,pins = <3 RK_PD0 2 &pcfg_pull_none>, 360*4882a593Smuzhiyun <3 RK_PD1 2 &pcfg_pull_none>; 361*4882a593Smuzhiyun }; 362*4882a593Smuzhiyun }; 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun i2c0 { 365*4882a593Smuzhiyun i2c0_xfer: i2c0-xfer { 366*4882a593Smuzhiyun rockchip,pins = <1 RK_PD0 1 &pcfg_pull_none>, 367*4882a593Smuzhiyun <1 RK_PD1 1 &pcfg_pull_none>; 368*4882a593Smuzhiyun }; 369*4882a593Smuzhiyun }; 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun i2c1 { 372*4882a593Smuzhiyun i2c1_xfer: i2c1-xfer { 373*4882a593Smuzhiyun rockchip,pins = <1 RK_PD2 1 &pcfg_pull_none>, 374*4882a593Smuzhiyun <1 RK_PD3 1 &pcfg_pull_none>; 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun }; 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun i2c2 { 379*4882a593Smuzhiyun i2c2_xfer: i2c2-xfer { 380*4882a593Smuzhiyun rockchip,pins = <1 RK_PD4 1 &pcfg_pull_none>, 381*4882a593Smuzhiyun <1 RK_PD5 1 &pcfg_pull_none>; 382*4882a593Smuzhiyun }; 383*4882a593Smuzhiyun }; 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun i2c3 { 386*4882a593Smuzhiyun i2c3_xfer: i2c3-xfer { 387*4882a593Smuzhiyun rockchip,pins = <3 RK_PB6 2 &pcfg_pull_none>, 388*4882a593Smuzhiyun <3 RK_PB7 2 &pcfg_pull_none>; 389*4882a593Smuzhiyun }; 390*4882a593Smuzhiyun }; 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun i2c4 { 393*4882a593Smuzhiyun i2c4_xfer: i2c4-xfer { 394*4882a593Smuzhiyun rockchip,pins = <1 RK_PD6 1 &pcfg_pull_none>, 395*4882a593Smuzhiyun <1 RK_PD7 1 &pcfg_pull_none>; 396*4882a593Smuzhiyun }; 397*4882a593Smuzhiyun }; 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun lcdc1 { 400*4882a593Smuzhiyun lcdc1_dclk: lcdc1-dclk { 401*4882a593Smuzhiyun rockchip,pins = <2 RK_PD0 1 &pcfg_pull_none>; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun lcdc1_den: lcdc1-den { 405*4882a593Smuzhiyun rockchip,pins = <2 RK_PD1 1 &pcfg_pull_none>; 406*4882a593Smuzhiyun }; 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun lcdc1_hsync: lcdc1-hsync { 409*4882a593Smuzhiyun rockchip,pins = <2 RK_PD2 1 &pcfg_pull_none>; 410*4882a593Smuzhiyun }; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun lcdc1_vsync: lcdc1-vsync { 413*4882a593Smuzhiyun rockchip,pins = <2 RK_PD3 1 &pcfg_pull_none>; 414*4882a593Smuzhiyun }; 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun lcdc1_rgb24: lcdc1-rgb24 { 417*4882a593Smuzhiyun rockchip,pins = <2 RK_PA0 1 &pcfg_pull_none>, 418*4882a593Smuzhiyun <2 RK_PA1 1 &pcfg_pull_none>, 419*4882a593Smuzhiyun <2 RK_PA2 1 &pcfg_pull_none>, 420*4882a593Smuzhiyun <2 RK_PA3 1 &pcfg_pull_none>, 421*4882a593Smuzhiyun <2 RK_PA4 1 &pcfg_pull_none>, 422*4882a593Smuzhiyun <2 RK_PA5 1 &pcfg_pull_none>, 423*4882a593Smuzhiyun <2 RK_PA6 1 &pcfg_pull_none>, 424*4882a593Smuzhiyun <2 RK_PA7 1 &pcfg_pull_none>, 425*4882a593Smuzhiyun <2 RK_PB0 1 &pcfg_pull_none>, 426*4882a593Smuzhiyun <2 RK_PB1 1 &pcfg_pull_none>, 427*4882a593Smuzhiyun <2 RK_PB2 1 &pcfg_pull_none>, 428*4882a593Smuzhiyun <2 RK_PB3 1 &pcfg_pull_none>, 429*4882a593Smuzhiyun <2 RK_PB4 1 &pcfg_pull_none>, 430*4882a593Smuzhiyun <2 RK_PB5 1 &pcfg_pull_none>, 431*4882a593Smuzhiyun <2 RK_PB6 1 &pcfg_pull_none>, 432*4882a593Smuzhiyun <2 RK_PB7 1 &pcfg_pull_none>, 433*4882a593Smuzhiyun <2 RK_PC0 1 &pcfg_pull_none>, 434*4882a593Smuzhiyun <2 RK_PC1 1 &pcfg_pull_none>, 435*4882a593Smuzhiyun <2 RK_PC2 1 &pcfg_pull_none>, 436*4882a593Smuzhiyun <2 RK_PC3 1 &pcfg_pull_none>, 437*4882a593Smuzhiyun <2 RK_PC4 1 &pcfg_pull_none>, 438*4882a593Smuzhiyun <2 RK_PC5 1 &pcfg_pull_none>, 439*4882a593Smuzhiyun <2 RK_PC6 1 &pcfg_pull_none>, 440*4882a593Smuzhiyun <2 RK_PC7 1 &pcfg_pull_none>; 441*4882a593Smuzhiyun }; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun pwm0 { 445*4882a593Smuzhiyun pwm0_out: pwm0-out { 446*4882a593Smuzhiyun rockchip,pins = <3 RK_PD3 1 &pcfg_pull_none>; 447*4882a593Smuzhiyun }; 448*4882a593Smuzhiyun }; 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun pwm1 { 451*4882a593Smuzhiyun pwm1_out: pwm1-out { 452*4882a593Smuzhiyun rockchip,pins = <3 RK_PD4 1 &pcfg_pull_none>; 453*4882a593Smuzhiyun }; 454*4882a593Smuzhiyun }; 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun pwm2 { 457*4882a593Smuzhiyun pwm2_out: pwm2-out { 458*4882a593Smuzhiyun rockchip,pins = <3 RK_PD5 1 &pcfg_pull_none>; 459*4882a593Smuzhiyun }; 460*4882a593Smuzhiyun }; 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun pwm3 { 463*4882a593Smuzhiyun pwm3_out: pwm3-out { 464*4882a593Smuzhiyun rockchip,pins = <3 RK_PD6 1 &pcfg_pull_none>; 465*4882a593Smuzhiyun }; 466*4882a593Smuzhiyun }; 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun spi0 { 469*4882a593Smuzhiyun spi0_clk: spi0-clk { 470*4882a593Smuzhiyun rockchip,pins = <1 RK_PA6 2 &pcfg_pull_up>; 471*4882a593Smuzhiyun }; 472*4882a593Smuzhiyun spi0_cs0: spi0-cs0 { 473*4882a593Smuzhiyun rockchip,pins = <1 RK_PA7 2 &pcfg_pull_up>; 474*4882a593Smuzhiyun }; 475*4882a593Smuzhiyun spi0_tx: spi0-tx { 476*4882a593Smuzhiyun rockchip,pins = <1 RK_PA5 2 &pcfg_pull_up>; 477*4882a593Smuzhiyun }; 478*4882a593Smuzhiyun spi0_rx: spi0-rx { 479*4882a593Smuzhiyun rockchip,pins = <1 RK_PA4 2 &pcfg_pull_up>; 480*4882a593Smuzhiyun }; 481*4882a593Smuzhiyun spi0_cs1: spi0-cs1 { 482*4882a593Smuzhiyun rockchip,pins = <1 RK_PB7 1 &pcfg_pull_up>; 483*4882a593Smuzhiyun }; 484*4882a593Smuzhiyun }; 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun spi1 { 487*4882a593Smuzhiyun spi1_clk: spi1-clk { 488*4882a593Smuzhiyun rockchip,pins = <0 RK_PD6 1 &pcfg_pull_up>; 489*4882a593Smuzhiyun }; 490*4882a593Smuzhiyun spi1_cs0: spi1-cs0 { 491*4882a593Smuzhiyun rockchip,pins = <0 RK_PD7 1 &pcfg_pull_up>; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun spi1_rx: spi1-rx { 494*4882a593Smuzhiyun rockchip,pins = <0 RK_PD4 1 &pcfg_pull_up>; 495*4882a593Smuzhiyun }; 496*4882a593Smuzhiyun spi1_tx: spi1-tx { 497*4882a593Smuzhiyun rockchip,pins = <0 RK_PD5 1 &pcfg_pull_up>; 498*4882a593Smuzhiyun }; 499*4882a593Smuzhiyun spi1_cs1: spi1-cs1 { 500*4882a593Smuzhiyun rockchip,pins = <1 RK_PB6 2 &pcfg_pull_up>; 501*4882a593Smuzhiyun }; 502*4882a593Smuzhiyun }; 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun uart0 { 505*4882a593Smuzhiyun uart0_xfer: uart0-xfer { 506*4882a593Smuzhiyun rockchip,pins = <1 RK_PA0 1 &pcfg_pull_up>, 507*4882a593Smuzhiyun <1 RK_PA1 1 &pcfg_pull_up>; 508*4882a593Smuzhiyun }; 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun uart0_cts: uart0-cts { 511*4882a593Smuzhiyun rockchip,pins = <1 RK_PA2 1 &pcfg_pull_none>; 512*4882a593Smuzhiyun }; 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun uart0_rts: uart0-rts { 515*4882a593Smuzhiyun rockchip,pins = <1 RK_PA3 1 &pcfg_pull_none>; 516*4882a593Smuzhiyun }; 517*4882a593Smuzhiyun }; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun uart1 { 520*4882a593Smuzhiyun uart1_xfer: uart1-xfer { 521*4882a593Smuzhiyun rockchip,pins = <1 RK_PA4 1 &pcfg_pull_up>, 522*4882a593Smuzhiyun <1 RK_PA5 1 &pcfg_pull_up>; 523*4882a593Smuzhiyun }; 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun uart1_cts: uart1-cts { 526*4882a593Smuzhiyun rockchip,pins = <1 RK_PA6 1 &pcfg_pull_none>; 527*4882a593Smuzhiyun }; 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun uart1_rts: uart1-rts { 530*4882a593Smuzhiyun rockchip,pins = <1 RK_PA7 1 &pcfg_pull_none>; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun }; 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun uart2 { 535*4882a593Smuzhiyun uart2_xfer: uart2-xfer { 536*4882a593Smuzhiyun rockchip,pins = <1 RK_PB0 1 &pcfg_pull_up>, 537*4882a593Smuzhiyun <1 RK_PB1 1 &pcfg_pull_up>; 538*4882a593Smuzhiyun }; 539*4882a593Smuzhiyun /* no rts / cts for uart2 */ 540*4882a593Smuzhiyun }; 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun uart3 { 543*4882a593Smuzhiyun uart3_xfer: uart3-xfer { 544*4882a593Smuzhiyun rockchip,pins = <1 RK_PB2 1 &pcfg_pull_up>, 545*4882a593Smuzhiyun <1 RK_PB3 1 &pcfg_pull_up>; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun uart3_cts: uart3-cts { 549*4882a593Smuzhiyun rockchip,pins = <1 RK_PB4 1 &pcfg_pull_none>; 550*4882a593Smuzhiyun }; 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun uart3_rts: uart3-rts { 553*4882a593Smuzhiyun rockchip,pins = <1 RK_PB5 1 &pcfg_pull_none>; 554*4882a593Smuzhiyun }; 555*4882a593Smuzhiyun }; 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun sd0 { 558*4882a593Smuzhiyun sd0_clk: sd0-clk { 559*4882a593Smuzhiyun rockchip,pins = <3 RK_PA2 1 &pcfg_pull_none>; 560*4882a593Smuzhiyun }; 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun sd0_cmd: sd0-cmd { 563*4882a593Smuzhiyun rockchip,pins = <3 RK_PA3 1 &pcfg_pull_none>; 564*4882a593Smuzhiyun }; 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun sd0_cd: sd0-cd { 567*4882a593Smuzhiyun rockchip,pins = <3 RK_PB0 1 &pcfg_pull_none>; 568*4882a593Smuzhiyun }; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun sd0_wp: sd0-wp { 571*4882a593Smuzhiyun rockchip,pins = <3 RK_PB1 1 &pcfg_pull_none>; 572*4882a593Smuzhiyun }; 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun sd0_pwr: sd0-pwr { 575*4882a593Smuzhiyun rockchip,pins = <3 RK_PA1 1 &pcfg_pull_none>; 576*4882a593Smuzhiyun }; 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun sd0_bus1: sd0-bus-width1 { 579*4882a593Smuzhiyun rockchip,pins = <3 RK_PA4 1 &pcfg_pull_none>; 580*4882a593Smuzhiyun }; 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun sd0_bus4: sd0-bus-width4 { 583*4882a593Smuzhiyun rockchip,pins = <3 RK_PA4 1 &pcfg_pull_none>, 584*4882a593Smuzhiyun <3 RK_PA5 1 &pcfg_pull_none>, 585*4882a593Smuzhiyun <3 RK_PA6 1 &pcfg_pull_none>, 586*4882a593Smuzhiyun <3 RK_PA7 1 &pcfg_pull_none>; 587*4882a593Smuzhiyun }; 588*4882a593Smuzhiyun }; 589*4882a593Smuzhiyun 590*4882a593Smuzhiyun sd1 { 591*4882a593Smuzhiyun sd1_clk: sd1-clk { 592*4882a593Smuzhiyun rockchip,pins = <3 RK_PC5 1 &pcfg_pull_none>; 593*4882a593Smuzhiyun }; 594*4882a593Smuzhiyun 595*4882a593Smuzhiyun sd1_cmd: sd1-cmd { 596*4882a593Smuzhiyun rockchip,pins = <3 RK_PC0 1 &pcfg_pull_none>; 597*4882a593Smuzhiyun }; 598*4882a593Smuzhiyun 599*4882a593Smuzhiyun sd1_cd: sd1-cd { 600*4882a593Smuzhiyun rockchip,pins = <3 RK_PC6 1 &pcfg_pull_none>; 601*4882a593Smuzhiyun }; 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun sd1_wp: sd1-wp { 604*4882a593Smuzhiyun rockchip,pins = <3 RK_PC7 1 &pcfg_pull_none>; 605*4882a593Smuzhiyun }; 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun sd1_bus1: sd1-bus-width1 { 608*4882a593Smuzhiyun rockchip,pins = <3 RK_PC1 1 &pcfg_pull_none>; 609*4882a593Smuzhiyun }; 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun sd1_bus4: sd1-bus-width4 { 612*4882a593Smuzhiyun rockchip,pins = <3 RK_PC1 1 &pcfg_pull_none>, 613*4882a593Smuzhiyun <3 RK_PC2 1 &pcfg_pull_none>, 614*4882a593Smuzhiyun <3 RK_PC3 1 &pcfg_pull_none>, 615*4882a593Smuzhiyun <3 RK_PC4 1 &pcfg_pull_none>; 616*4882a593Smuzhiyun }; 617*4882a593Smuzhiyun }; 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun i2s0 { 620*4882a593Smuzhiyun i2s0_bus: i2s0-bus { 621*4882a593Smuzhiyun rockchip,pins = <1 RK_PC0 1 &pcfg_pull_none>, 622*4882a593Smuzhiyun <1 RK_PC1 1 &pcfg_pull_none>, 623*4882a593Smuzhiyun <1 RK_PC2 1 &pcfg_pull_none>, 624*4882a593Smuzhiyun <1 RK_PC3 1 &pcfg_pull_none>, 625*4882a593Smuzhiyun <1 RK_PC4 1 &pcfg_pull_none>, 626*4882a593Smuzhiyun <1 RK_PC5 1 &pcfg_pull_none>; 627*4882a593Smuzhiyun }; 628*4882a593Smuzhiyun }; 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun spdif { 631*4882a593Smuzhiyun spdif_tx: spdif-tx { 632*4882a593Smuzhiyun rockchip,pins = <1 RK_PB6 1 &pcfg_pull_none>; 633*4882a593Smuzhiyun }; 634*4882a593Smuzhiyun }; 635*4882a593Smuzhiyun }; 636*4882a593Smuzhiyun}; 637*4882a593Smuzhiyun 638*4882a593Smuzhiyun&emac { 639*4882a593Smuzhiyun compatible = "rockchip,rk3188-emac"; 640*4882a593Smuzhiyun}; 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun&global_timer { 643*4882a593Smuzhiyun interrupts = <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>; 644*4882a593Smuzhiyun}; 645*4882a593Smuzhiyun 646*4882a593Smuzhiyun&local_timer { 647*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>; 648*4882a593Smuzhiyun}; 649*4882a593Smuzhiyun 650*4882a593Smuzhiyun&gpu { 651*4882a593Smuzhiyun compatible = "rockchip,rk3188-mali", "arm,mali-400"; 652*4882a593Smuzhiyun interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 653*4882a593Smuzhiyun <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 654*4882a593Smuzhiyun <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 655*4882a593Smuzhiyun <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 656*4882a593Smuzhiyun <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 657*4882a593Smuzhiyun <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 658*4882a593Smuzhiyun <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 659*4882a593Smuzhiyun <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 660*4882a593Smuzhiyun <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 661*4882a593Smuzhiyun <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 662*4882a593Smuzhiyun interrupt-names = "gp", 663*4882a593Smuzhiyun "gpmmu", 664*4882a593Smuzhiyun "pp0", 665*4882a593Smuzhiyun "ppmmu0", 666*4882a593Smuzhiyun "pp1", 667*4882a593Smuzhiyun "ppmmu1", 668*4882a593Smuzhiyun "pp2", 669*4882a593Smuzhiyun "ppmmu2", 670*4882a593Smuzhiyun "pp3", 671*4882a593Smuzhiyun "ppmmu3"; 672*4882a593Smuzhiyun power-domains = <&power RK3188_PD_GPU>; 673*4882a593Smuzhiyun}; 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun&i2c0 { 676*4882a593Smuzhiyun compatible = "rockchip,rk3188-i2c"; 677*4882a593Smuzhiyun pinctrl-names = "default"; 678*4882a593Smuzhiyun pinctrl-0 = <&i2c0_xfer>; 679*4882a593Smuzhiyun}; 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun&i2c1 { 682*4882a593Smuzhiyun compatible = "rockchip,rk3188-i2c"; 683*4882a593Smuzhiyun pinctrl-names = "default"; 684*4882a593Smuzhiyun pinctrl-0 = <&i2c1_xfer>; 685*4882a593Smuzhiyun}; 686*4882a593Smuzhiyun 687*4882a593Smuzhiyun&i2c2 { 688*4882a593Smuzhiyun compatible = "rockchip,rk3188-i2c"; 689*4882a593Smuzhiyun pinctrl-names = "default"; 690*4882a593Smuzhiyun pinctrl-0 = <&i2c2_xfer>; 691*4882a593Smuzhiyun}; 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun&i2c3 { 694*4882a593Smuzhiyun compatible = "rockchip,rk3188-i2c"; 695*4882a593Smuzhiyun pinctrl-names = "default"; 696*4882a593Smuzhiyun pinctrl-0 = <&i2c3_xfer>; 697*4882a593Smuzhiyun}; 698*4882a593Smuzhiyun 699*4882a593Smuzhiyun&i2c4 { 700*4882a593Smuzhiyun compatible = "rockchip,rk3188-i2c"; 701*4882a593Smuzhiyun pinctrl-names = "default"; 702*4882a593Smuzhiyun pinctrl-0 = <&i2c4_xfer>; 703*4882a593Smuzhiyun}; 704*4882a593Smuzhiyun 705*4882a593Smuzhiyun&pmu { 706*4882a593Smuzhiyun power: power-controller { 707*4882a593Smuzhiyun compatible = "rockchip,rk3188-power-controller"; 708*4882a593Smuzhiyun #power-domain-cells = <1>; 709*4882a593Smuzhiyun #address-cells = <1>; 710*4882a593Smuzhiyun #size-cells = <0>; 711*4882a593Smuzhiyun 712*4882a593Smuzhiyun power-domain@RK3188_PD_VIO { 713*4882a593Smuzhiyun reg = <RK3188_PD_VIO>; 714*4882a593Smuzhiyun clocks = <&cru ACLK_LCDC0>, 715*4882a593Smuzhiyun <&cru ACLK_LCDC1>, 716*4882a593Smuzhiyun <&cru DCLK_LCDC0>, 717*4882a593Smuzhiyun <&cru DCLK_LCDC1>, 718*4882a593Smuzhiyun <&cru HCLK_LCDC0>, 719*4882a593Smuzhiyun <&cru HCLK_LCDC1>, 720*4882a593Smuzhiyun <&cru SCLK_CIF0>, 721*4882a593Smuzhiyun <&cru ACLK_CIF0>, 722*4882a593Smuzhiyun <&cru HCLK_CIF0>, 723*4882a593Smuzhiyun <&cru ACLK_IPP>, 724*4882a593Smuzhiyun <&cru HCLK_IPP>, 725*4882a593Smuzhiyun <&cru ACLK_RGA>, 726*4882a593Smuzhiyun <&cru HCLK_RGA>; 727*4882a593Smuzhiyun pm_qos = <&qos_lcdc0>, 728*4882a593Smuzhiyun <&qos_lcdc1>, 729*4882a593Smuzhiyun <&qos_cif0>, 730*4882a593Smuzhiyun <&qos_ipp>, 731*4882a593Smuzhiyun <&qos_rga>; 732*4882a593Smuzhiyun }; 733*4882a593Smuzhiyun 734*4882a593Smuzhiyun power-domain@RK3188_PD_VIDEO { 735*4882a593Smuzhiyun reg = <RK3188_PD_VIDEO>; 736*4882a593Smuzhiyun clocks = <&cru ACLK_VDPU>, 737*4882a593Smuzhiyun <&cru ACLK_VEPU>, 738*4882a593Smuzhiyun <&cru HCLK_VDPU>, 739*4882a593Smuzhiyun <&cru HCLK_VEPU>; 740*4882a593Smuzhiyun pm_qos = <&qos_vpu>; 741*4882a593Smuzhiyun }; 742*4882a593Smuzhiyun 743*4882a593Smuzhiyun power-domain@RK3188_PD_GPU { 744*4882a593Smuzhiyun reg = <RK3188_PD_GPU>; 745*4882a593Smuzhiyun clocks = <&cru ACLK_GPU>; 746*4882a593Smuzhiyun pm_qos = <&qos_gpu>; 747*4882a593Smuzhiyun }; 748*4882a593Smuzhiyun }; 749*4882a593Smuzhiyun}; 750*4882a593Smuzhiyun 751*4882a593Smuzhiyun&pwm0 { 752*4882a593Smuzhiyun pinctrl-names = "active"; 753*4882a593Smuzhiyun pinctrl-0 = <&pwm0_out>; 754*4882a593Smuzhiyun}; 755*4882a593Smuzhiyun 756*4882a593Smuzhiyun&pwm1 { 757*4882a593Smuzhiyun pinctrl-names = "active"; 758*4882a593Smuzhiyun pinctrl-0 = <&pwm1_out>; 759*4882a593Smuzhiyun}; 760*4882a593Smuzhiyun 761*4882a593Smuzhiyun&pwm2 { 762*4882a593Smuzhiyun pinctrl-names = "active"; 763*4882a593Smuzhiyun pinctrl-0 = <&pwm2_out>; 764*4882a593Smuzhiyun}; 765*4882a593Smuzhiyun 766*4882a593Smuzhiyun&pwm3 { 767*4882a593Smuzhiyun pinctrl-names = "active"; 768*4882a593Smuzhiyun pinctrl-0 = <&pwm3_out>; 769*4882a593Smuzhiyun}; 770*4882a593Smuzhiyun 771*4882a593Smuzhiyun&spi0 { 772*4882a593Smuzhiyun compatible = "rockchip,rk3188-spi", "rockchip,rk3066-spi"; 773*4882a593Smuzhiyun pinctrl-names = "default"; 774*4882a593Smuzhiyun pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>; 775*4882a593Smuzhiyun}; 776*4882a593Smuzhiyun 777*4882a593Smuzhiyun&spi1 { 778*4882a593Smuzhiyun compatible = "rockchip,rk3188-spi", "rockchip,rk3066-spi"; 779*4882a593Smuzhiyun pinctrl-names = "default"; 780*4882a593Smuzhiyun pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>; 781*4882a593Smuzhiyun}; 782*4882a593Smuzhiyun 783*4882a593Smuzhiyun&uart0 { 784*4882a593Smuzhiyun compatible = "rockchip,rk3188-uart", "snps,dw-apb-uart"; 785*4882a593Smuzhiyun pinctrl-names = "default"; 786*4882a593Smuzhiyun pinctrl-0 = <&uart0_xfer>; 787*4882a593Smuzhiyun}; 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun&uart1 { 790*4882a593Smuzhiyun compatible = "rockchip,rk3188-uart", "snps,dw-apb-uart"; 791*4882a593Smuzhiyun pinctrl-names = "default"; 792*4882a593Smuzhiyun pinctrl-0 = <&uart1_xfer>; 793*4882a593Smuzhiyun}; 794*4882a593Smuzhiyun 795*4882a593Smuzhiyun&uart2 { 796*4882a593Smuzhiyun compatible = "rockchip,rk3188-uart", "snps,dw-apb-uart"; 797*4882a593Smuzhiyun pinctrl-names = "default"; 798*4882a593Smuzhiyun pinctrl-0 = <&uart2_xfer>; 799*4882a593Smuzhiyun}; 800*4882a593Smuzhiyun 801*4882a593Smuzhiyun&uart3 { 802*4882a593Smuzhiyun compatible = "rockchip,rk3188-uart", "snps,dw-apb-uart"; 803*4882a593Smuzhiyun pinctrl-names = "default"; 804*4882a593Smuzhiyun pinctrl-0 = <&uart3_xfer>; 805*4882a593Smuzhiyun}; 806*4882a593Smuzhiyun 807*4882a593Smuzhiyun&wdt { 808*4882a593Smuzhiyun compatible = "rockchip,rk3188-wdt", "snps,dw-wdt"; 809*4882a593Smuzhiyun}; 810