1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Source for the R-Car E2 (R8A77940) SoC 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2014 Renesas Electronics Corporation 6*4882a593Smuzhiyun * Copyright (C) 2014 Ulrich Hecht 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun#include <dt-bindings/clock/r8a7794-cpg-mssr.h> 10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 11*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 12*4882a593Smuzhiyun#include <dt-bindings/power/r8a7794-sysc.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/ { 15*4882a593Smuzhiyun compatible = "renesas,r8a7794"; 16*4882a593Smuzhiyun #address-cells = <2>; 17*4882a593Smuzhiyun #size-cells = <2>; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun aliases { 20*4882a593Smuzhiyun i2c0 = &i2c0; 21*4882a593Smuzhiyun i2c1 = &i2c1; 22*4882a593Smuzhiyun i2c2 = &i2c2; 23*4882a593Smuzhiyun i2c3 = &i2c3; 24*4882a593Smuzhiyun i2c4 = &i2c4; 25*4882a593Smuzhiyun i2c5 = &i2c5; 26*4882a593Smuzhiyun i2c6 = &i2c6; 27*4882a593Smuzhiyun i2c7 = &i2c7; 28*4882a593Smuzhiyun spi0 = &qspi; 29*4882a593Smuzhiyun vin0 = &vin0; 30*4882a593Smuzhiyun vin1 = &vin1; 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun /* 34*4882a593Smuzhiyun * The external audio clocks are configured as 0 Hz fixed frequency 35*4882a593Smuzhiyun * clocks by default. 36*4882a593Smuzhiyun * Boards that provide audio clocks should override them. 37*4882a593Smuzhiyun */ 38*4882a593Smuzhiyun audio_clka: audio_clka { 39*4882a593Smuzhiyun compatible = "fixed-clock"; 40*4882a593Smuzhiyun #clock-cells = <0>; 41*4882a593Smuzhiyun clock-frequency = <0>; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun audio_clkb: audio_clkb { 44*4882a593Smuzhiyun compatible = "fixed-clock"; 45*4882a593Smuzhiyun #clock-cells = <0>; 46*4882a593Smuzhiyun clock-frequency = <0>; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun audio_clkc: audio_clkc { 49*4882a593Smuzhiyun compatible = "fixed-clock"; 50*4882a593Smuzhiyun #clock-cells = <0>; 51*4882a593Smuzhiyun clock-frequency = <0>; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* External CAN clock */ 55*4882a593Smuzhiyun can_clk: can { 56*4882a593Smuzhiyun compatible = "fixed-clock"; 57*4882a593Smuzhiyun #clock-cells = <0>; 58*4882a593Smuzhiyun /* This value must be overridden by the board. */ 59*4882a593Smuzhiyun clock-frequency = <0>; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun cpus { 63*4882a593Smuzhiyun #address-cells = <1>; 64*4882a593Smuzhiyun #size-cells = <0>; 65*4882a593Smuzhiyun enable-method = "renesas,apmu"; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun cpu0: cpu@0 { 68*4882a593Smuzhiyun device_type = "cpu"; 69*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 70*4882a593Smuzhiyun reg = <0>; 71*4882a593Smuzhiyun clock-frequency = <1000000000>; 72*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A7794_CLK_Z2>; 73*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_CA7_CPU0>; 74*4882a593Smuzhiyun next-level-cache = <&L2_CA7>; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun cpu1: cpu@1 { 78*4882a593Smuzhiyun device_type = "cpu"; 79*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 80*4882a593Smuzhiyun reg = <1>; 81*4882a593Smuzhiyun clock-frequency = <1000000000>; 82*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A7794_CLK_Z2>; 83*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_CA7_CPU1>; 84*4882a593Smuzhiyun next-level-cache = <&L2_CA7>; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun L2_CA7: cache-controller-0 { 88*4882a593Smuzhiyun compatible = "cache"; 89*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_CA7_SCU>; 90*4882a593Smuzhiyun cache-unified; 91*4882a593Smuzhiyun cache-level = <2>; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /* External root clock */ 96*4882a593Smuzhiyun extal_clk: extal { 97*4882a593Smuzhiyun compatible = "fixed-clock"; 98*4882a593Smuzhiyun #clock-cells = <0>; 99*4882a593Smuzhiyun /* This value must be overridden by the board. */ 100*4882a593Smuzhiyun clock-frequency = <0>; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun pmu { 104*4882a593Smuzhiyun compatible = "arm,cortex-a7-pmu"; 105*4882a593Smuzhiyun interrupts-extended = <&gic GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>, 106*4882a593Smuzhiyun <&gic GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 107*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* External SCIF clock */ 111*4882a593Smuzhiyun scif_clk: scif { 112*4882a593Smuzhiyun compatible = "fixed-clock"; 113*4882a593Smuzhiyun #clock-cells = <0>; 114*4882a593Smuzhiyun /* This value must be overridden by the board. */ 115*4882a593Smuzhiyun clock-frequency = <0>; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun soc { 119*4882a593Smuzhiyun compatible = "simple-bus"; 120*4882a593Smuzhiyun interrupt-parent = <&gic>; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun #address-cells = <2>; 123*4882a593Smuzhiyun #size-cells = <2>; 124*4882a593Smuzhiyun ranges; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun rwdt: watchdog@e6020000 { 127*4882a593Smuzhiyun compatible = "renesas,r8a7794-wdt", 128*4882a593Smuzhiyun "renesas,rcar-gen2-wdt"; 129*4882a593Smuzhiyun reg = <0 0xe6020000 0 0x0c>; 130*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 402>; 131*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 132*4882a593Smuzhiyun resets = <&cpg 402>; 133*4882a593Smuzhiyun status = "disabled"; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun gpio0: gpio@e6050000 { 137*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7794", 138*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 139*4882a593Smuzhiyun reg = <0 0xe6050000 0 0x50>; 140*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 141*4882a593Smuzhiyun #gpio-cells = <2>; 142*4882a593Smuzhiyun gpio-controller; 143*4882a593Smuzhiyun gpio-ranges = <&pfc 0 0 32>; 144*4882a593Smuzhiyun #interrupt-cells = <2>; 145*4882a593Smuzhiyun interrupt-controller; 146*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 912>; 147*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 148*4882a593Smuzhiyun resets = <&cpg 912>; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun gpio1: gpio@e6051000 { 152*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7794", 153*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 154*4882a593Smuzhiyun reg = <0 0xe6051000 0 0x50>; 155*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 156*4882a593Smuzhiyun #gpio-cells = <2>; 157*4882a593Smuzhiyun gpio-controller; 158*4882a593Smuzhiyun gpio-ranges = <&pfc 0 32 26>; 159*4882a593Smuzhiyun #interrupt-cells = <2>; 160*4882a593Smuzhiyun interrupt-controller; 161*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 911>; 162*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 163*4882a593Smuzhiyun resets = <&cpg 911>; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun gpio2: gpio@e6052000 { 167*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7794", 168*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 169*4882a593Smuzhiyun reg = <0 0xe6052000 0 0x50>; 170*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 171*4882a593Smuzhiyun #gpio-cells = <2>; 172*4882a593Smuzhiyun gpio-controller; 173*4882a593Smuzhiyun gpio-ranges = <&pfc 0 64 32>; 174*4882a593Smuzhiyun #interrupt-cells = <2>; 175*4882a593Smuzhiyun interrupt-controller; 176*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 910>; 177*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 178*4882a593Smuzhiyun resets = <&cpg 910>; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun gpio3: gpio@e6053000 { 182*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7794", 183*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 184*4882a593Smuzhiyun reg = <0 0xe6053000 0 0x50>; 185*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 186*4882a593Smuzhiyun #gpio-cells = <2>; 187*4882a593Smuzhiyun gpio-controller; 188*4882a593Smuzhiyun gpio-ranges = <&pfc 0 96 32>; 189*4882a593Smuzhiyun #interrupt-cells = <2>; 190*4882a593Smuzhiyun interrupt-controller; 191*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 909>; 192*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 193*4882a593Smuzhiyun resets = <&cpg 909>; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun gpio4: gpio@e6054000 { 197*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7794", 198*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 199*4882a593Smuzhiyun reg = <0 0xe6054000 0 0x50>; 200*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 201*4882a593Smuzhiyun #gpio-cells = <2>; 202*4882a593Smuzhiyun gpio-controller; 203*4882a593Smuzhiyun gpio-ranges = <&pfc 0 128 32>; 204*4882a593Smuzhiyun #interrupt-cells = <2>; 205*4882a593Smuzhiyun interrupt-controller; 206*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 908>; 207*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 208*4882a593Smuzhiyun resets = <&cpg 908>; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun gpio5: gpio@e6055000 { 212*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7794", 213*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 214*4882a593Smuzhiyun reg = <0 0xe6055000 0 0x50>; 215*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 216*4882a593Smuzhiyun #gpio-cells = <2>; 217*4882a593Smuzhiyun gpio-controller; 218*4882a593Smuzhiyun gpio-ranges = <&pfc 0 160 28>; 219*4882a593Smuzhiyun #interrupt-cells = <2>; 220*4882a593Smuzhiyun interrupt-controller; 221*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 907>; 222*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 223*4882a593Smuzhiyun resets = <&cpg 907>; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun gpio6: gpio@e6055400 { 227*4882a593Smuzhiyun compatible = "renesas,gpio-r8a7794", 228*4882a593Smuzhiyun "renesas,rcar-gen2-gpio"; 229*4882a593Smuzhiyun reg = <0 0xe6055400 0 0x50>; 230*4882a593Smuzhiyun interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 231*4882a593Smuzhiyun #gpio-cells = <2>; 232*4882a593Smuzhiyun gpio-controller; 233*4882a593Smuzhiyun gpio-ranges = <&pfc 0 192 26>; 234*4882a593Smuzhiyun #interrupt-cells = <2>; 235*4882a593Smuzhiyun interrupt-controller; 236*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 905>; 237*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 238*4882a593Smuzhiyun resets = <&cpg 905>; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun pfc: pinctrl@e6060000 { 242*4882a593Smuzhiyun compatible = "renesas,pfc-r8a7794"; 243*4882a593Smuzhiyun reg = <0 0xe6060000 0 0x11c>; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun cpg: clock-controller@e6150000 { 247*4882a593Smuzhiyun compatible = "renesas,r8a7794-cpg-mssr"; 248*4882a593Smuzhiyun reg = <0 0xe6150000 0 0x1000>; 249*4882a593Smuzhiyun clocks = <&extal_clk>, <&usb_extal_clk>; 250*4882a593Smuzhiyun clock-names = "extal", "usb_extal"; 251*4882a593Smuzhiyun #clock-cells = <2>; 252*4882a593Smuzhiyun #power-domain-cells = <0>; 253*4882a593Smuzhiyun #reset-cells = <1>; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun apmu@e6151000 { 257*4882a593Smuzhiyun compatible = "renesas,r8a7794-apmu", "renesas,apmu"; 258*4882a593Smuzhiyun reg = <0 0xe6151000 0 0x188>; 259*4882a593Smuzhiyun cpus = <&cpu0 &cpu1>; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun rst: reset-controller@e6160000 { 263*4882a593Smuzhiyun compatible = "renesas,r8a7794-rst"; 264*4882a593Smuzhiyun reg = <0 0xe6160000 0 0x0100>; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun sysc: system-controller@e6180000 { 268*4882a593Smuzhiyun compatible = "renesas,r8a7794-sysc"; 269*4882a593Smuzhiyun reg = <0 0xe6180000 0 0x0200>; 270*4882a593Smuzhiyun #power-domain-cells = <1>; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun irqc0: interrupt-controller@e61c0000 { 274*4882a593Smuzhiyun compatible = "renesas,irqc-r8a7794", "renesas,irqc"; 275*4882a593Smuzhiyun #interrupt-cells = <2>; 276*4882a593Smuzhiyun interrupt-controller; 277*4882a593Smuzhiyun reg = <0 0xe61c0000 0 0x200>; 278*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 279*4882a593Smuzhiyun <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 280*4882a593Smuzhiyun <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 281*4882a593Smuzhiyun <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 282*4882a593Smuzhiyun <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 283*4882a593Smuzhiyun <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 284*4882a593Smuzhiyun <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, 285*4882a593Smuzhiyun <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>, 286*4882a593Smuzhiyun <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>, 287*4882a593Smuzhiyun <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 288*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 407>; 289*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 290*4882a593Smuzhiyun resets = <&cpg 407>; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun ipmmu_sy0: iommu@e6280000 { 294*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7794", 295*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 296*4882a593Smuzhiyun reg = <0 0xe6280000 0 0x1000>; 297*4882a593Smuzhiyun interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>, 298*4882a593Smuzhiyun <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>; 299*4882a593Smuzhiyun #iommu-cells = <1>; 300*4882a593Smuzhiyun status = "disabled"; 301*4882a593Smuzhiyun }; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun ipmmu_sy1: iommu@e6290000 { 304*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7794", 305*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 306*4882a593Smuzhiyun reg = <0 0xe6290000 0 0x1000>; 307*4882a593Smuzhiyun interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>; 308*4882a593Smuzhiyun #iommu-cells = <1>; 309*4882a593Smuzhiyun status = "disabled"; 310*4882a593Smuzhiyun }; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun ipmmu_ds: iommu@e6740000 { 313*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7794", 314*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 315*4882a593Smuzhiyun reg = <0 0xe6740000 0 0x1000>; 316*4882a593Smuzhiyun interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>, 317*4882a593Smuzhiyun <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>; 318*4882a593Smuzhiyun #iommu-cells = <1>; 319*4882a593Smuzhiyun status = "disabled"; 320*4882a593Smuzhiyun }; 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun ipmmu_mp: iommu@ec680000 { 323*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7794", 324*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 325*4882a593Smuzhiyun reg = <0 0xec680000 0 0x1000>; 326*4882a593Smuzhiyun interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>; 327*4882a593Smuzhiyun #iommu-cells = <1>; 328*4882a593Smuzhiyun status = "disabled"; 329*4882a593Smuzhiyun }; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun ipmmu_mx: iommu@fe951000 { 332*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7794", 333*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 334*4882a593Smuzhiyun reg = <0 0xfe951000 0 0x1000>; 335*4882a593Smuzhiyun interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>, 336*4882a593Smuzhiyun <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>; 337*4882a593Smuzhiyun #iommu-cells = <1>; 338*4882a593Smuzhiyun status = "disabled"; 339*4882a593Smuzhiyun }; 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun ipmmu_gp: iommu@e62a0000 { 342*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a7794", 343*4882a593Smuzhiyun "renesas,ipmmu-vmsa"; 344*4882a593Smuzhiyun reg = <0 0xe62a0000 0 0x1000>; 345*4882a593Smuzhiyun interrupts = <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>, 346*4882a593Smuzhiyun <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>; 347*4882a593Smuzhiyun #iommu-cells = <1>; 348*4882a593Smuzhiyun status = "disabled"; 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun icram0: sram@e63a0000 { 352*4882a593Smuzhiyun compatible = "mmio-sram"; 353*4882a593Smuzhiyun reg = <0 0xe63a0000 0 0x12000>; 354*4882a593Smuzhiyun #address-cells = <1>; 355*4882a593Smuzhiyun #size-cells = <1>; 356*4882a593Smuzhiyun ranges = <0 0 0xe63a0000 0x12000>; 357*4882a593Smuzhiyun }; 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun icram1: sram@e63c0000 { 360*4882a593Smuzhiyun compatible = "mmio-sram"; 361*4882a593Smuzhiyun reg = <0 0xe63c0000 0 0x1000>; 362*4882a593Smuzhiyun #address-cells = <1>; 363*4882a593Smuzhiyun #size-cells = <1>; 364*4882a593Smuzhiyun ranges = <0 0 0xe63c0000 0x1000>; 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun smp-sram@0 { 367*4882a593Smuzhiyun compatible = "renesas,smp-sram"; 368*4882a593Smuzhiyun reg = <0 0x100>; 369*4882a593Smuzhiyun }; 370*4882a593Smuzhiyun }; 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun /* The memory map in the User's Manual maps the cores to 373*4882a593Smuzhiyun * bus numbers 374*4882a593Smuzhiyun */ 375*4882a593Smuzhiyun i2c0: i2c@e6508000 { 376*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7794", 377*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 378*4882a593Smuzhiyun reg = <0 0xe6508000 0 0x40>; 379*4882a593Smuzhiyun interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 380*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 931>; 381*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 382*4882a593Smuzhiyun resets = <&cpg 931>; 383*4882a593Smuzhiyun #address-cells = <1>; 384*4882a593Smuzhiyun #size-cells = <0>; 385*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 386*4882a593Smuzhiyun status = "disabled"; 387*4882a593Smuzhiyun }; 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun i2c1: i2c@e6518000 { 390*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7794", 391*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 392*4882a593Smuzhiyun reg = <0 0xe6518000 0 0x40>; 393*4882a593Smuzhiyun interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 394*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 930>; 395*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 396*4882a593Smuzhiyun resets = <&cpg 930>; 397*4882a593Smuzhiyun #address-cells = <1>; 398*4882a593Smuzhiyun #size-cells = <0>; 399*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 400*4882a593Smuzhiyun status = "disabled"; 401*4882a593Smuzhiyun }; 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun i2c2: i2c@e6530000 { 404*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7794", 405*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 406*4882a593Smuzhiyun reg = <0 0xe6530000 0 0x40>; 407*4882a593Smuzhiyun interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 408*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 929>; 409*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 410*4882a593Smuzhiyun resets = <&cpg 929>; 411*4882a593Smuzhiyun #address-cells = <1>; 412*4882a593Smuzhiyun #size-cells = <0>; 413*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 414*4882a593Smuzhiyun status = "disabled"; 415*4882a593Smuzhiyun }; 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun i2c3: i2c@e6540000 { 418*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7794", 419*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 420*4882a593Smuzhiyun reg = <0 0xe6540000 0 0x40>; 421*4882a593Smuzhiyun interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 422*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 928>; 423*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 424*4882a593Smuzhiyun resets = <&cpg 928>; 425*4882a593Smuzhiyun #address-cells = <1>; 426*4882a593Smuzhiyun #size-cells = <0>; 427*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 428*4882a593Smuzhiyun status = "disabled"; 429*4882a593Smuzhiyun }; 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun i2c4: i2c@e6520000 { 432*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7794", 433*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 434*4882a593Smuzhiyun reg = <0 0xe6520000 0 0x40>; 435*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 436*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 927>; 437*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 438*4882a593Smuzhiyun resets = <&cpg 927>; 439*4882a593Smuzhiyun #address-cells = <1>; 440*4882a593Smuzhiyun #size-cells = <0>; 441*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 442*4882a593Smuzhiyun status = "disabled"; 443*4882a593Smuzhiyun }; 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun i2c5: i2c@e6528000 { 446*4882a593Smuzhiyun compatible = "renesas,i2c-r8a7794", 447*4882a593Smuzhiyun "renesas,rcar-gen2-i2c"; 448*4882a593Smuzhiyun reg = <0 0xe6528000 0 0x40>; 449*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 450*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 925>; 451*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 452*4882a593Smuzhiyun resets = <&cpg 925>; 453*4882a593Smuzhiyun #address-cells = <1>; 454*4882a593Smuzhiyun #size-cells = <0>; 455*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 456*4882a593Smuzhiyun status = "disabled"; 457*4882a593Smuzhiyun }; 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun i2c6: i2c@e6500000 { 460*4882a593Smuzhiyun compatible = "renesas,iic-r8a7794", 461*4882a593Smuzhiyun "renesas,rcar-gen2-iic", 462*4882a593Smuzhiyun "renesas,rmobile-iic"; 463*4882a593Smuzhiyun reg = <0 0xe6500000 0 0x425>; 464*4882a593Smuzhiyun interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 465*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 318>; 466*4882a593Smuzhiyun dmas = <&dmac0 0x61>, <&dmac0 0x62>, 467*4882a593Smuzhiyun <&dmac1 0x61>, <&dmac1 0x62>; 468*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 469*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 470*4882a593Smuzhiyun resets = <&cpg 318>; 471*4882a593Smuzhiyun #address-cells = <1>; 472*4882a593Smuzhiyun #size-cells = <0>; 473*4882a593Smuzhiyun status = "disabled"; 474*4882a593Smuzhiyun }; 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun i2c7: i2c@e6510000 { 477*4882a593Smuzhiyun compatible = "renesas,iic-r8a7794", 478*4882a593Smuzhiyun "renesas,rcar-gen2-iic", 479*4882a593Smuzhiyun "renesas,rmobile-iic"; 480*4882a593Smuzhiyun reg = <0 0xe6510000 0 0x425>; 481*4882a593Smuzhiyun interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 482*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 323>; 483*4882a593Smuzhiyun dmas = <&dmac0 0x65>, <&dmac0 0x66>, 484*4882a593Smuzhiyun <&dmac1 0x65>, <&dmac1 0x66>; 485*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 486*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 487*4882a593Smuzhiyun resets = <&cpg 323>; 488*4882a593Smuzhiyun #address-cells = <1>; 489*4882a593Smuzhiyun #size-cells = <0>; 490*4882a593Smuzhiyun status = "disabled"; 491*4882a593Smuzhiyun }; 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun hsusb: usb@e6590000 { 494*4882a593Smuzhiyun compatible = "renesas,usbhs-r8a7794", 495*4882a593Smuzhiyun "renesas,rcar-gen2-usbhs"; 496*4882a593Smuzhiyun reg = <0 0xe6590000 0 0x100>; 497*4882a593Smuzhiyun interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 498*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 704>; 499*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 500*4882a593Smuzhiyun resets = <&cpg 704>; 501*4882a593Smuzhiyun renesas,buswait = <4>; 502*4882a593Smuzhiyun phys = <&usb0 1>; 503*4882a593Smuzhiyun phy-names = "usb"; 504*4882a593Smuzhiyun status = "disabled"; 505*4882a593Smuzhiyun }; 506*4882a593Smuzhiyun 507*4882a593Smuzhiyun usbphy: usb-phy@e6590100 { 508*4882a593Smuzhiyun compatible = "renesas,usb-phy-r8a7794", 509*4882a593Smuzhiyun "renesas,rcar-gen2-usb-phy"; 510*4882a593Smuzhiyun reg = <0 0xe6590100 0 0x100>; 511*4882a593Smuzhiyun #address-cells = <1>; 512*4882a593Smuzhiyun #size-cells = <0>; 513*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 704>; 514*4882a593Smuzhiyun clock-names = "usbhs"; 515*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 516*4882a593Smuzhiyun resets = <&cpg 704>; 517*4882a593Smuzhiyun status = "disabled"; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun usb0: usb-channel@0 { 520*4882a593Smuzhiyun reg = <0>; 521*4882a593Smuzhiyun #phy-cells = <1>; 522*4882a593Smuzhiyun }; 523*4882a593Smuzhiyun usb2: usb-channel@2 { 524*4882a593Smuzhiyun reg = <2>; 525*4882a593Smuzhiyun #phy-cells = <1>; 526*4882a593Smuzhiyun }; 527*4882a593Smuzhiyun }; 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun dmac0: dma-controller@e6700000 { 530*4882a593Smuzhiyun compatible = "renesas,dmac-r8a7794", 531*4882a593Smuzhiyun "renesas,rcar-dmac"; 532*4882a593Smuzhiyun reg = <0 0xe6700000 0 0x20000>; 533*4882a593Smuzhiyun interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>, 534*4882a593Smuzhiyun <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 535*4882a593Smuzhiyun <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 536*4882a593Smuzhiyun <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 537*4882a593Smuzhiyun <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 538*4882a593Smuzhiyun <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 539*4882a593Smuzhiyun <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 540*4882a593Smuzhiyun <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, 541*4882a593Smuzhiyun <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 542*4882a593Smuzhiyun <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 543*4882a593Smuzhiyun <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>, 544*4882a593Smuzhiyun <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 545*4882a593Smuzhiyun <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 546*4882a593Smuzhiyun <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 547*4882a593Smuzhiyun <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, 548*4882a593Smuzhiyun <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>; 549*4882a593Smuzhiyun interrupt-names = "error", 550*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 551*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 552*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 553*4882a593Smuzhiyun "ch12", "ch13", "ch14"; 554*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 219>; 555*4882a593Smuzhiyun clock-names = "fck"; 556*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 557*4882a593Smuzhiyun resets = <&cpg 219>; 558*4882a593Smuzhiyun #dma-cells = <1>; 559*4882a593Smuzhiyun dma-channels = <15>; 560*4882a593Smuzhiyun }; 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun dmac1: dma-controller@e6720000 { 563*4882a593Smuzhiyun compatible = "renesas,dmac-r8a7794", 564*4882a593Smuzhiyun "renesas,rcar-dmac"; 565*4882a593Smuzhiyun reg = <0 0xe6720000 0 0x20000>; 566*4882a593Smuzhiyun interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 567*4882a593Smuzhiyun <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 568*4882a593Smuzhiyun <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 569*4882a593Smuzhiyun <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 570*4882a593Smuzhiyun <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 571*4882a593Smuzhiyun <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 572*4882a593Smuzhiyun <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 573*4882a593Smuzhiyun <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 574*4882a593Smuzhiyun <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 575*4882a593Smuzhiyun <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 576*4882a593Smuzhiyun <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 577*4882a593Smuzhiyun <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 578*4882a593Smuzhiyun <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 579*4882a593Smuzhiyun <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 580*4882a593Smuzhiyun <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 581*4882a593Smuzhiyun <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>; 582*4882a593Smuzhiyun interrupt-names = "error", 583*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 584*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 585*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 586*4882a593Smuzhiyun "ch12", "ch13", "ch14"; 587*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 218>; 588*4882a593Smuzhiyun clock-names = "fck"; 589*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 590*4882a593Smuzhiyun resets = <&cpg 218>; 591*4882a593Smuzhiyun #dma-cells = <1>; 592*4882a593Smuzhiyun dma-channels = <15>; 593*4882a593Smuzhiyun }; 594*4882a593Smuzhiyun 595*4882a593Smuzhiyun avb: ethernet@e6800000 { 596*4882a593Smuzhiyun compatible = "renesas,etheravb-r8a7794", 597*4882a593Smuzhiyun "renesas,etheravb-rcar-gen2"; 598*4882a593Smuzhiyun reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>; 599*4882a593Smuzhiyun interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>; 600*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 812>; 601*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 602*4882a593Smuzhiyun resets = <&cpg 812>; 603*4882a593Smuzhiyun #address-cells = <1>; 604*4882a593Smuzhiyun #size-cells = <0>; 605*4882a593Smuzhiyun status = "disabled"; 606*4882a593Smuzhiyun }; 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun qspi: spi@e6b10000 { 609*4882a593Smuzhiyun compatible = "renesas,qspi-r8a7794", "renesas,qspi"; 610*4882a593Smuzhiyun reg = <0 0xe6b10000 0 0x2c>; 611*4882a593Smuzhiyun interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>; 612*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 917>; 613*4882a593Smuzhiyun dmas = <&dmac0 0x17>, <&dmac0 0x18>, 614*4882a593Smuzhiyun <&dmac1 0x17>, <&dmac1 0x18>; 615*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 616*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 617*4882a593Smuzhiyun resets = <&cpg 917>; 618*4882a593Smuzhiyun num-cs = <1>; 619*4882a593Smuzhiyun #address-cells = <1>; 620*4882a593Smuzhiyun #size-cells = <0>; 621*4882a593Smuzhiyun status = "disabled"; 622*4882a593Smuzhiyun }; 623*4882a593Smuzhiyun 624*4882a593Smuzhiyun scifa0: serial@e6c40000 { 625*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7794", 626*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 627*4882a593Smuzhiyun reg = <0 0xe6c40000 0 64>; 628*4882a593Smuzhiyun interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 629*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 204>; 630*4882a593Smuzhiyun clock-names = "fck"; 631*4882a593Smuzhiyun dmas = <&dmac0 0x21>, <&dmac0 0x22>, 632*4882a593Smuzhiyun <&dmac1 0x21>, <&dmac1 0x22>; 633*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 634*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 635*4882a593Smuzhiyun resets = <&cpg 204>; 636*4882a593Smuzhiyun status = "disabled"; 637*4882a593Smuzhiyun }; 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun scifa1: serial@e6c50000 { 640*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7794", 641*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 642*4882a593Smuzhiyun reg = <0 0xe6c50000 0 64>; 643*4882a593Smuzhiyun interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 644*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 203>; 645*4882a593Smuzhiyun clock-names = "fck"; 646*4882a593Smuzhiyun dmas = <&dmac0 0x25>, <&dmac0 0x26>, 647*4882a593Smuzhiyun <&dmac1 0x25>, <&dmac1 0x26>; 648*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 649*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 650*4882a593Smuzhiyun resets = <&cpg 203>; 651*4882a593Smuzhiyun status = "disabled"; 652*4882a593Smuzhiyun }; 653*4882a593Smuzhiyun 654*4882a593Smuzhiyun scifa2: serial@e6c60000 { 655*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7794", 656*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 657*4882a593Smuzhiyun reg = <0 0xe6c60000 0 64>; 658*4882a593Smuzhiyun interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>; 659*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 202>; 660*4882a593Smuzhiyun clock-names = "fck"; 661*4882a593Smuzhiyun dmas = <&dmac0 0x27>, <&dmac0 0x28>, 662*4882a593Smuzhiyun <&dmac1 0x27>, <&dmac1 0x28>; 663*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 664*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 665*4882a593Smuzhiyun resets = <&cpg 202>; 666*4882a593Smuzhiyun status = "disabled"; 667*4882a593Smuzhiyun }; 668*4882a593Smuzhiyun 669*4882a593Smuzhiyun scifa3: serial@e6c70000 { 670*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7794", 671*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 672*4882a593Smuzhiyun reg = <0 0xe6c70000 0 64>; 673*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 674*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 1106>; 675*4882a593Smuzhiyun clock-names = "fck"; 676*4882a593Smuzhiyun dmas = <&dmac0 0x1b>, <&dmac0 0x1c>, 677*4882a593Smuzhiyun <&dmac1 0x1b>, <&dmac1 0x1c>; 678*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 679*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 680*4882a593Smuzhiyun resets = <&cpg 1106>; 681*4882a593Smuzhiyun status = "disabled"; 682*4882a593Smuzhiyun }; 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun scifa4: serial@e6c78000 { 685*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7794", 686*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 687*4882a593Smuzhiyun reg = <0 0xe6c78000 0 64>; 688*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 689*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 1107>; 690*4882a593Smuzhiyun clock-names = "fck"; 691*4882a593Smuzhiyun dmas = <&dmac0 0x1f>, <&dmac0 0x20>, 692*4882a593Smuzhiyun <&dmac1 0x1f>, <&dmac1 0x20>; 693*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 694*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 695*4882a593Smuzhiyun resets = <&cpg 1107>; 696*4882a593Smuzhiyun status = "disabled"; 697*4882a593Smuzhiyun }; 698*4882a593Smuzhiyun 699*4882a593Smuzhiyun scifa5: serial@e6c80000 { 700*4882a593Smuzhiyun compatible = "renesas,scifa-r8a7794", 701*4882a593Smuzhiyun "renesas,rcar-gen2-scifa", "renesas,scifa"; 702*4882a593Smuzhiyun reg = <0 0xe6c80000 0 64>; 703*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 704*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 1108>; 705*4882a593Smuzhiyun clock-names = "fck"; 706*4882a593Smuzhiyun dmas = <&dmac0 0x23>, <&dmac0 0x24>, 707*4882a593Smuzhiyun <&dmac1 0x23>, <&dmac1 0x24>; 708*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 709*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 710*4882a593Smuzhiyun resets = <&cpg 1108>; 711*4882a593Smuzhiyun status = "disabled"; 712*4882a593Smuzhiyun }; 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun scifb0: serial@e6c20000 { 715*4882a593Smuzhiyun compatible = "renesas,scifb-r8a7794", 716*4882a593Smuzhiyun "renesas,rcar-gen2-scifb", "renesas,scifb"; 717*4882a593Smuzhiyun reg = <0 0xe6c20000 0 0x100>; 718*4882a593Smuzhiyun interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; 719*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 206>; 720*4882a593Smuzhiyun clock-names = "fck"; 721*4882a593Smuzhiyun dmas = <&dmac0 0x3d>, <&dmac0 0x3e>, 722*4882a593Smuzhiyun <&dmac1 0x3d>, <&dmac1 0x3e>; 723*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 724*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 725*4882a593Smuzhiyun resets = <&cpg 206>; 726*4882a593Smuzhiyun status = "disabled"; 727*4882a593Smuzhiyun }; 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun scifb1: serial@e6c30000 { 730*4882a593Smuzhiyun compatible = "renesas,scifb-r8a7794", 731*4882a593Smuzhiyun "renesas,rcar-gen2-scifb", "renesas,scifb"; 732*4882a593Smuzhiyun reg = <0 0xe6c30000 0 0x100>; 733*4882a593Smuzhiyun interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>; 734*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 207>; 735*4882a593Smuzhiyun clock-names = "fck"; 736*4882a593Smuzhiyun dmas = <&dmac0 0x19>, <&dmac0 0x1a>, 737*4882a593Smuzhiyun <&dmac1 0x19>, <&dmac1 0x1a>; 738*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 739*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 740*4882a593Smuzhiyun resets = <&cpg 207>; 741*4882a593Smuzhiyun status = "disabled"; 742*4882a593Smuzhiyun }; 743*4882a593Smuzhiyun 744*4882a593Smuzhiyun scifb2: serial@e6ce0000 { 745*4882a593Smuzhiyun compatible = "renesas,scifb-r8a7794", 746*4882a593Smuzhiyun "renesas,rcar-gen2-scifb", "renesas,scifb"; 747*4882a593Smuzhiyun reg = <0 0xe6ce0000 0 0x100>; 748*4882a593Smuzhiyun interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>; 749*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 216>; 750*4882a593Smuzhiyun clock-names = "fck"; 751*4882a593Smuzhiyun dmas = <&dmac0 0x1d>, <&dmac0 0x1e>, 752*4882a593Smuzhiyun <&dmac1 0x1d>, <&dmac1 0x1e>; 753*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 754*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 755*4882a593Smuzhiyun resets = <&cpg 216>; 756*4882a593Smuzhiyun status = "disabled"; 757*4882a593Smuzhiyun }; 758*4882a593Smuzhiyun 759*4882a593Smuzhiyun scif0: serial@e6e60000 { 760*4882a593Smuzhiyun compatible = "renesas,scif-r8a7794", 761*4882a593Smuzhiyun "renesas,rcar-gen2-scif", 762*4882a593Smuzhiyun "renesas,scif"; 763*4882a593Smuzhiyun reg = <0 0xe6e60000 0 64>; 764*4882a593Smuzhiyun interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 765*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 721>, <&cpg CPG_CORE R8A7794_CLK_ZS>, 766*4882a593Smuzhiyun <&scif_clk>; 767*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 768*4882a593Smuzhiyun dmas = <&dmac0 0x29>, <&dmac0 0x2a>, 769*4882a593Smuzhiyun <&dmac1 0x29>, <&dmac1 0x2a>; 770*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 771*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 772*4882a593Smuzhiyun resets = <&cpg 721>; 773*4882a593Smuzhiyun status = "disabled"; 774*4882a593Smuzhiyun }; 775*4882a593Smuzhiyun 776*4882a593Smuzhiyun scif1: serial@e6e68000 { 777*4882a593Smuzhiyun compatible = "renesas,scif-r8a7794", 778*4882a593Smuzhiyun "renesas,rcar-gen2-scif", 779*4882a593Smuzhiyun "renesas,scif"; 780*4882a593Smuzhiyun reg = <0 0xe6e68000 0 64>; 781*4882a593Smuzhiyun interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 782*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 720>, <&cpg CPG_CORE R8A7794_CLK_ZS>, 783*4882a593Smuzhiyun <&scif_clk>; 784*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 785*4882a593Smuzhiyun dmas = <&dmac0 0x2d>, <&dmac0 0x2e>, 786*4882a593Smuzhiyun <&dmac1 0x2d>, <&dmac1 0x2e>; 787*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 788*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 789*4882a593Smuzhiyun resets = <&cpg 720>; 790*4882a593Smuzhiyun status = "disabled"; 791*4882a593Smuzhiyun }; 792*4882a593Smuzhiyun 793*4882a593Smuzhiyun scif2: serial@e6e58000 { 794*4882a593Smuzhiyun compatible = "renesas,scif-r8a7794", 795*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 796*4882a593Smuzhiyun reg = <0 0xe6e58000 0 64>; 797*4882a593Smuzhiyun interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 798*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 719>, <&cpg CPG_CORE R8A7794_CLK_ZS>, 799*4882a593Smuzhiyun <&scif_clk>; 800*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 801*4882a593Smuzhiyun dmas = <&dmac0 0x2b>, <&dmac0 0x2c>, 802*4882a593Smuzhiyun <&dmac1 0x2b>, <&dmac1 0x2c>; 803*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 804*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 805*4882a593Smuzhiyun resets = <&cpg 719>; 806*4882a593Smuzhiyun status = "disabled"; 807*4882a593Smuzhiyun }; 808*4882a593Smuzhiyun 809*4882a593Smuzhiyun scif3: serial@e6ea8000 { 810*4882a593Smuzhiyun compatible = "renesas,scif-r8a7794", 811*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 812*4882a593Smuzhiyun reg = <0 0xe6ea8000 0 64>; 813*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 814*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 718>, <&cpg CPG_CORE R8A7794_CLK_ZS>, 815*4882a593Smuzhiyun <&scif_clk>; 816*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 817*4882a593Smuzhiyun dmas = <&dmac0 0x2f>, <&dmac0 0x30>, 818*4882a593Smuzhiyun <&dmac1 0x2f>, <&dmac1 0x30>; 819*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 820*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 821*4882a593Smuzhiyun resets = <&cpg 718>; 822*4882a593Smuzhiyun status = "disabled"; 823*4882a593Smuzhiyun }; 824*4882a593Smuzhiyun 825*4882a593Smuzhiyun scif4: serial@e6ee0000 { 826*4882a593Smuzhiyun compatible = "renesas,scif-r8a7794", 827*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 828*4882a593Smuzhiyun reg = <0 0xe6ee0000 0 64>; 829*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 830*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 715>, <&cpg CPG_CORE R8A7794_CLK_ZS>, 831*4882a593Smuzhiyun <&scif_clk>; 832*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 833*4882a593Smuzhiyun dmas = <&dmac0 0xfb>, <&dmac0 0xfc>, 834*4882a593Smuzhiyun <&dmac1 0xfb>, <&dmac1 0xfc>; 835*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 836*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 837*4882a593Smuzhiyun resets = <&cpg 715>; 838*4882a593Smuzhiyun status = "disabled"; 839*4882a593Smuzhiyun }; 840*4882a593Smuzhiyun 841*4882a593Smuzhiyun scif5: serial@e6ee8000 { 842*4882a593Smuzhiyun compatible = "renesas,scif-r8a7794", 843*4882a593Smuzhiyun "renesas,rcar-gen2-scif", "renesas,scif"; 844*4882a593Smuzhiyun reg = <0 0xe6ee8000 0 64>; 845*4882a593Smuzhiyun interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 846*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 714>, <&cpg CPG_CORE R8A7794_CLK_ZS>, 847*4882a593Smuzhiyun <&scif_clk>; 848*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 849*4882a593Smuzhiyun dmas = <&dmac0 0xfd>, <&dmac0 0xfe>, 850*4882a593Smuzhiyun <&dmac1 0xfd>, <&dmac1 0xfe>; 851*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 852*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 853*4882a593Smuzhiyun resets = <&cpg 714>; 854*4882a593Smuzhiyun status = "disabled"; 855*4882a593Smuzhiyun }; 856*4882a593Smuzhiyun 857*4882a593Smuzhiyun hscif0: serial@e62c0000 { 858*4882a593Smuzhiyun compatible = "renesas,hscif-r8a7794", 859*4882a593Smuzhiyun "renesas,rcar-gen2-hscif", "renesas,hscif"; 860*4882a593Smuzhiyun reg = <0 0xe62c0000 0 96>; 861*4882a593Smuzhiyun interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 862*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 717>, 863*4882a593Smuzhiyun <&cpg CPG_CORE R8A7794_CLK_ZS>, <&scif_clk>; 864*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 865*4882a593Smuzhiyun dmas = <&dmac0 0x39>, <&dmac0 0x3a>, 866*4882a593Smuzhiyun <&dmac1 0x39>, <&dmac1 0x3a>; 867*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 868*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 869*4882a593Smuzhiyun resets = <&cpg 717>; 870*4882a593Smuzhiyun status = "disabled"; 871*4882a593Smuzhiyun }; 872*4882a593Smuzhiyun 873*4882a593Smuzhiyun hscif1: serial@e62c8000 { 874*4882a593Smuzhiyun compatible = "renesas,hscif-r8a7794", 875*4882a593Smuzhiyun "renesas,rcar-gen2-hscif", "renesas,hscif"; 876*4882a593Smuzhiyun reg = <0 0xe62c8000 0 96>; 877*4882a593Smuzhiyun interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 878*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 716>, 879*4882a593Smuzhiyun <&cpg CPG_CORE R8A7794_CLK_ZS>, <&scif_clk>; 880*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 881*4882a593Smuzhiyun dmas = <&dmac0 0x4d>, <&dmac0 0x4e>, 882*4882a593Smuzhiyun <&dmac1 0x4d>, <&dmac1 0x4e>; 883*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 884*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 885*4882a593Smuzhiyun resets = <&cpg 716>; 886*4882a593Smuzhiyun status = "disabled"; 887*4882a593Smuzhiyun }; 888*4882a593Smuzhiyun 889*4882a593Smuzhiyun hscif2: serial@e62d0000 { 890*4882a593Smuzhiyun compatible = "renesas,hscif-r8a7794", 891*4882a593Smuzhiyun "renesas,rcar-gen2-hscif", "renesas,hscif"; 892*4882a593Smuzhiyun reg = <0 0xe62d0000 0 96>; 893*4882a593Smuzhiyun interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 894*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 713>, <&cpg CPG_CORE R8A7794_CLK_ZS>, 895*4882a593Smuzhiyun <&scif_clk>; 896*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 897*4882a593Smuzhiyun dmas = <&dmac0 0x3b>, <&dmac0 0x3c>, 898*4882a593Smuzhiyun <&dmac1 0x3b>, <&dmac1 0x3c>; 899*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 900*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 901*4882a593Smuzhiyun resets = <&cpg 713>; 902*4882a593Smuzhiyun status = "disabled"; 903*4882a593Smuzhiyun }; 904*4882a593Smuzhiyun 905*4882a593Smuzhiyun can0: can@e6e80000 { 906*4882a593Smuzhiyun compatible = "renesas,can-r8a7794", 907*4882a593Smuzhiyun "renesas,rcar-gen2-can"; 908*4882a593Smuzhiyun reg = <0 0xe6e80000 0 0x1000>; 909*4882a593Smuzhiyun interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 910*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 916>, <&cpg CPG_CORE R8A7794_CLK_RCAN>, 911*4882a593Smuzhiyun <&can_clk>; 912*4882a593Smuzhiyun clock-names = "clkp1", "clkp2", "can_clk"; 913*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 914*4882a593Smuzhiyun resets = <&cpg 916>; 915*4882a593Smuzhiyun status = "disabled"; 916*4882a593Smuzhiyun }; 917*4882a593Smuzhiyun 918*4882a593Smuzhiyun can1: can@e6e88000 { 919*4882a593Smuzhiyun compatible = "renesas,can-r8a7794", 920*4882a593Smuzhiyun "renesas,rcar-gen2-can"; 921*4882a593Smuzhiyun reg = <0 0xe6e88000 0 0x1000>; 922*4882a593Smuzhiyun interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 923*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 915>, <&cpg CPG_CORE R8A7794_CLK_RCAN>, 924*4882a593Smuzhiyun <&can_clk>; 925*4882a593Smuzhiyun clock-names = "clkp1", "clkp2", "can_clk"; 926*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 927*4882a593Smuzhiyun resets = <&cpg 915>; 928*4882a593Smuzhiyun status = "disabled"; 929*4882a593Smuzhiyun }; 930*4882a593Smuzhiyun 931*4882a593Smuzhiyun vin0: video@e6ef0000 { 932*4882a593Smuzhiyun compatible = "renesas,vin-r8a7794", 933*4882a593Smuzhiyun "renesas,rcar-gen2-vin"; 934*4882a593Smuzhiyun reg = <0 0xe6ef0000 0 0x1000>; 935*4882a593Smuzhiyun interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; 936*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 811>; 937*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 938*4882a593Smuzhiyun resets = <&cpg 811>; 939*4882a593Smuzhiyun status = "disabled"; 940*4882a593Smuzhiyun }; 941*4882a593Smuzhiyun 942*4882a593Smuzhiyun vin1: video@e6ef1000 { 943*4882a593Smuzhiyun compatible = "renesas,vin-r8a7794", 944*4882a593Smuzhiyun "renesas,rcar-gen2-vin"; 945*4882a593Smuzhiyun reg = <0 0xe6ef1000 0 0x1000>; 946*4882a593Smuzhiyun interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>; 947*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 810>; 948*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 949*4882a593Smuzhiyun resets = <&cpg 810>; 950*4882a593Smuzhiyun status = "disabled"; 951*4882a593Smuzhiyun }; 952*4882a593Smuzhiyun 953*4882a593Smuzhiyun rcar_sound: sound@ec500000 { 954*4882a593Smuzhiyun /* 955*4882a593Smuzhiyun * #sound-dai-cells is required 956*4882a593Smuzhiyun * 957*4882a593Smuzhiyun * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>; 958*4882a593Smuzhiyun * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>; 959*4882a593Smuzhiyun */ 960*4882a593Smuzhiyun compatible = "renesas,rcar_sound-r8a7794", 961*4882a593Smuzhiyun "renesas,rcar_sound-gen2"; 962*4882a593Smuzhiyun reg = <0 0xec500000 0 0x1000>, /* SCU */ 963*4882a593Smuzhiyun <0 0xec5a0000 0 0x100>, /* ADG */ 964*4882a593Smuzhiyun <0 0xec540000 0 0x1000>, /* SSIU */ 965*4882a593Smuzhiyun <0 0xec541000 0 0x280>, /* SSI */ 966*4882a593Smuzhiyun <0 0xec740000 0 0x200>; /* Audio DMAC peri peri */ 967*4882a593Smuzhiyun reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 968*4882a593Smuzhiyun 969*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 1005>, 970*4882a593Smuzhiyun <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>, 971*4882a593Smuzhiyun <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>, 972*4882a593Smuzhiyun <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>, 973*4882a593Smuzhiyun <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>, 974*4882a593Smuzhiyun <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>, 975*4882a593Smuzhiyun <&cpg CPG_MOD 1025>, <&cpg CPG_MOD 1026>, 976*4882a593Smuzhiyun <&cpg CPG_MOD 1027>, <&cpg CPG_MOD 1028>, 977*4882a593Smuzhiyun <&cpg CPG_MOD 1029>, <&cpg CPG_MOD 1030>, 978*4882a593Smuzhiyun <&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>, 979*4882a593Smuzhiyun <&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>, 980*4882a593Smuzhiyun <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>, 981*4882a593Smuzhiyun <&audio_clka>, <&audio_clkb>, <&audio_clkc>, 982*4882a593Smuzhiyun <&cpg CPG_CORE R8A7794_CLK_M2>; 983*4882a593Smuzhiyun clock-names = "ssi-all", 984*4882a593Smuzhiyun "ssi.9", "ssi.8", "ssi.7", "ssi.6", 985*4882a593Smuzhiyun "ssi.5", "ssi.4", "ssi.3", "ssi.2", 986*4882a593Smuzhiyun "ssi.1", "ssi.0", 987*4882a593Smuzhiyun "src.6", "src.5", "src.4", "src.3", 988*4882a593Smuzhiyun "src.2", "src.1", 989*4882a593Smuzhiyun "ctu.0", "ctu.1", 990*4882a593Smuzhiyun "mix.0", "mix.1", 991*4882a593Smuzhiyun "dvc.0", "dvc.1", 992*4882a593Smuzhiyun "clk_a", "clk_b", "clk_c", "clk_i"; 993*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 994*4882a593Smuzhiyun resets = <&cpg 1005>, 995*4882a593Smuzhiyun <&cpg 1006>, <&cpg 1007>, 996*4882a593Smuzhiyun <&cpg 1008>, <&cpg 1009>, 997*4882a593Smuzhiyun <&cpg 1010>, <&cpg 1011>, 998*4882a593Smuzhiyun <&cpg 1012>, <&cpg 1013>, 999*4882a593Smuzhiyun <&cpg 1014>, <&cpg 1015>; 1000*4882a593Smuzhiyun reset-names = "ssi-all", 1001*4882a593Smuzhiyun "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1002*4882a593Smuzhiyun "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1003*4882a593Smuzhiyun "ssi.1", "ssi.0"; 1004*4882a593Smuzhiyun 1005*4882a593Smuzhiyun status = "disabled"; 1006*4882a593Smuzhiyun 1007*4882a593Smuzhiyun rcar_sound,dvc { 1008*4882a593Smuzhiyun dvc0: dvc-0 { 1009*4882a593Smuzhiyun dmas = <&audma0 0xbc>; 1010*4882a593Smuzhiyun dma-names = "tx"; 1011*4882a593Smuzhiyun }; 1012*4882a593Smuzhiyun dvc1: dvc-1 { 1013*4882a593Smuzhiyun dmas = <&audma0 0xbe>; 1014*4882a593Smuzhiyun dma-names = "tx"; 1015*4882a593Smuzhiyun }; 1016*4882a593Smuzhiyun }; 1017*4882a593Smuzhiyun 1018*4882a593Smuzhiyun rcar_sound,mix { 1019*4882a593Smuzhiyun mix0: mix-0 { }; 1020*4882a593Smuzhiyun mix1: mix-1 { }; 1021*4882a593Smuzhiyun }; 1022*4882a593Smuzhiyun 1023*4882a593Smuzhiyun rcar_sound,ctu { 1024*4882a593Smuzhiyun ctu00: ctu-0 { }; 1025*4882a593Smuzhiyun ctu01: ctu-1 { }; 1026*4882a593Smuzhiyun ctu02: ctu-2 { }; 1027*4882a593Smuzhiyun ctu03: ctu-3 { }; 1028*4882a593Smuzhiyun ctu10: ctu-4 { }; 1029*4882a593Smuzhiyun ctu11: ctu-5 { }; 1030*4882a593Smuzhiyun ctu12: ctu-6 { }; 1031*4882a593Smuzhiyun ctu13: ctu-7 { }; 1032*4882a593Smuzhiyun }; 1033*4882a593Smuzhiyun 1034*4882a593Smuzhiyun rcar_sound,src { 1035*4882a593Smuzhiyun src-0 { 1036*4882a593Smuzhiyun status = "disabled"; 1037*4882a593Smuzhiyun }; 1038*4882a593Smuzhiyun src1: src-1 { 1039*4882a593Smuzhiyun interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1040*4882a593Smuzhiyun dmas = <&audma0 0x87>, <&audma0 0x9c>; 1041*4882a593Smuzhiyun dma-names = "rx", "tx"; 1042*4882a593Smuzhiyun }; 1043*4882a593Smuzhiyun src2: src-2 { 1044*4882a593Smuzhiyun interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1045*4882a593Smuzhiyun dmas = <&audma0 0x89>, <&audma0 0x9e>; 1046*4882a593Smuzhiyun dma-names = "rx", "tx"; 1047*4882a593Smuzhiyun }; 1048*4882a593Smuzhiyun src3: src-3 { 1049*4882a593Smuzhiyun interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1050*4882a593Smuzhiyun dmas = <&audma0 0x8b>, <&audma0 0xa0>; 1051*4882a593Smuzhiyun dma-names = "rx", "tx"; 1052*4882a593Smuzhiyun }; 1053*4882a593Smuzhiyun src4: src-4 { 1054*4882a593Smuzhiyun interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1055*4882a593Smuzhiyun dmas = <&audma0 0x8d>, <&audma0 0xb0>; 1056*4882a593Smuzhiyun dma-names = "rx", "tx"; 1057*4882a593Smuzhiyun }; 1058*4882a593Smuzhiyun src5: src-5 { 1059*4882a593Smuzhiyun interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1060*4882a593Smuzhiyun dmas = <&audma0 0x8f>, <&audma0 0xb2>; 1061*4882a593Smuzhiyun dma-names = "rx", "tx"; 1062*4882a593Smuzhiyun }; 1063*4882a593Smuzhiyun src6: src-6 { 1064*4882a593Smuzhiyun interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1065*4882a593Smuzhiyun dmas = <&audma0 0x91>, <&audma0 0xb4>; 1066*4882a593Smuzhiyun dma-names = "rx", "tx"; 1067*4882a593Smuzhiyun }; 1068*4882a593Smuzhiyun }; 1069*4882a593Smuzhiyun 1070*4882a593Smuzhiyun rcar_sound,ssi { 1071*4882a593Smuzhiyun ssi0: ssi-0 { 1072*4882a593Smuzhiyun interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>; 1073*4882a593Smuzhiyun dmas = <&audma0 0x01>, <&audma0 0x02>, 1074*4882a593Smuzhiyun <&audma0 0x15>, <&audma0 0x16>; 1075*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1076*4882a593Smuzhiyun }; 1077*4882a593Smuzhiyun ssi1: ssi-1 { 1078*4882a593Smuzhiyun interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>; 1079*4882a593Smuzhiyun dmas = <&audma0 0x03>, <&audma0 0x04>, 1080*4882a593Smuzhiyun <&audma0 0x49>, <&audma0 0x4a>; 1081*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1082*4882a593Smuzhiyun }; 1083*4882a593Smuzhiyun ssi2: ssi-2 { 1084*4882a593Smuzhiyun interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>; 1085*4882a593Smuzhiyun dmas = <&audma0 0x05>, <&audma0 0x06>, 1086*4882a593Smuzhiyun <&audma0 0x63>, <&audma0 0x64>; 1087*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1088*4882a593Smuzhiyun }; 1089*4882a593Smuzhiyun ssi3: ssi-3 { 1090*4882a593Smuzhiyun interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>; 1091*4882a593Smuzhiyun dmas = <&audma0 0x07>, <&audma0 0x08>, 1092*4882a593Smuzhiyun <&audma0 0x6f>, <&audma0 0x70>; 1093*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1094*4882a593Smuzhiyun }; 1095*4882a593Smuzhiyun ssi4: ssi-4 { 1096*4882a593Smuzhiyun interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>; 1097*4882a593Smuzhiyun dmas = <&audma0 0x09>, <&audma0 0x0a>, 1098*4882a593Smuzhiyun <&audma0 0x71>, <&audma0 0x72>; 1099*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1100*4882a593Smuzhiyun }; 1101*4882a593Smuzhiyun ssi5: ssi-5 { 1102*4882a593Smuzhiyun interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>; 1103*4882a593Smuzhiyun dmas = <&audma0 0x0b>, <&audma0 0x0c>, 1104*4882a593Smuzhiyun <&audma0 0x73>, <&audma0 0x74>; 1105*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1106*4882a593Smuzhiyun }; 1107*4882a593Smuzhiyun ssi6: ssi-6 { 1108*4882a593Smuzhiyun interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>; 1109*4882a593Smuzhiyun dmas = <&audma0 0x0d>, <&audma0 0x0e>, 1110*4882a593Smuzhiyun <&audma0 0x75>, <&audma0 0x76>; 1111*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1112*4882a593Smuzhiyun }; 1113*4882a593Smuzhiyun ssi7: ssi-7 { 1114*4882a593Smuzhiyun interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>; 1115*4882a593Smuzhiyun dmas = <&audma0 0x0f>, <&audma0 0x10>, 1116*4882a593Smuzhiyun <&audma0 0x79>, <&audma0 0x7a>; 1117*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1118*4882a593Smuzhiyun }; 1119*4882a593Smuzhiyun ssi8: ssi-8 { 1120*4882a593Smuzhiyun interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>; 1121*4882a593Smuzhiyun dmas = <&audma0 0x11>, <&audma0 0x12>, 1122*4882a593Smuzhiyun <&audma0 0x7b>, <&audma0 0x7c>; 1123*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1124*4882a593Smuzhiyun }; 1125*4882a593Smuzhiyun ssi9: ssi-9 { 1126*4882a593Smuzhiyun interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>; 1127*4882a593Smuzhiyun dmas = <&audma0 0x13>, <&audma0 0x14>, 1128*4882a593Smuzhiyun <&audma0 0x7d>, <&audma0 0x7e>; 1129*4882a593Smuzhiyun dma-names = "rx", "tx", "rxu", "txu"; 1130*4882a593Smuzhiyun }; 1131*4882a593Smuzhiyun }; 1132*4882a593Smuzhiyun }; 1133*4882a593Smuzhiyun 1134*4882a593Smuzhiyun audma0: dma-controller@ec700000 { 1135*4882a593Smuzhiyun compatible = "renesas,dmac-r8a7794", 1136*4882a593Smuzhiyun "renesas,rcar-dmac"; 1137*4882a593Smuzhiyun reg = <0 0xec700000 0 0x10000>; 1138*4882a593Smuzhiyun interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>, 1139*4882a593Smuzhiyun <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 1140*4882a593Smuzhiyun <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 1141*4882a593Smuzhiyun <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 1142*4882a593Smuzhiyun <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 1143*4882a593Smuzhiyun <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 1144*4882a593Smuzhiyun <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 1145*4882a593Smuzhiyun <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 1146*4882a593Smuzhiyun <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 1147*4882a593Smuzhiyun <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 1148*4882a593Smuzhiyun <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 1149*4882a593Smuzhiyun <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 1150*4882a593Smuzhiyun <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 1151*4882a593Smuzhiyun <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>; 1152*4882a593Smuzhiyun interrupt-names = "error", 1153*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", "ch4", 1154*4882a593Smuzhiyun "ch5", "ch6", "ch7", "ch8", "ch9", 1155*4882a593Smuzhiyun "ch10", "ch11", 1156*4882a593Smuzhiyun "ch12"; 1157*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 502>; 1158*4882a593Smuzhiyun clock-names = "fck"; 1159*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 1160*4882a593Smuzhiyun resets = <&cpg 502>; 1161*4882a593Smuzhiyun #dma-cells = <1>; 1162*4882a593Smuzhiyun dma-channels = <13>; 1163*4882a593Smuzhiyun }; 1164*4882a593Smuzhiyun 1165*4882a593Smuzhiyun pci0: pci@ee090000 { 1166*4882a593Smuzhiyun compatible = "renesas,pci-r8a7794", 1167*4882a593Smuzhiyun "renesas,pci-rcar-gen2"; 1168*4882a593Smuzhiyun device_type = "pci"; 1169*4882a593Smuzhiyun reg = <0 0xee090000 0 0xc00>, 1170*4882a593Smuzhiyun <0 0xee080000 0 0x1100>; 1171*4882a593Smuzhiyun interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1172*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 703>; 1173*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 1174*4882a593Smuzhiyun resets = <&cpg 703>; 1175*4882a593Smuzhiyun status = "disabled"; 1176*4882a593Smuzhiyun 1177*4882a593Smuzhiyun bus-range = <0 0>; 1178*4882a593Smuzhiyun #address-cells = <3>; 1179*4882a593Smuzhiyun #size-cells = <2>; 1180*4882a593Smuzhiyun #interrupt-cells = <1>; 1181*4882a593Smuzhiyun ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>; 1182*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 0x7>; 1183*4882a593Smuzhiyun interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 1184*4882a593Smuzhiyun <0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 1185*4882a593Smuzhiyun <0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1186*4882a593Smuzhiyun 1187*4882a593Smuzhiyun usb@1,0 { 1188*4882a593Smuzhiyun reg = <0x800 0 0 0 0>; 1189*4882a593Smuzhiyun phys = <&usb0 0>; 1190*4882a593Smuzhiyun phy-names = "usb"; 1191*4882a593Smuzhiyun }; 1192*4882a593Smuzhiyun 1193*4882a593Smuzhiyun usb@2,0 { 1194*4882a593Smuzhiyun reg = <0x1000 0 0 0 0>; 1195*4882a593Smuzhiyun phys = <&usb0 0>; 1196*4882a593Smuzhiyun phy-names = "usb"; 1197*4882a593Smuzhiyun }; 1198*4882a593Smuzhiyun }; 1199*4882a593Smuzhiyun 1200*4882a593Smuzhiyun pci1: pci@ee0d0000 { 1201*4882a593Smuzhiyun compatible = "renesas,pci-r8a7794", 1202*4882a593Smuzhiyun "renesas,pci-rcar-gen2"; 1203*4882a593Smuzhiyun device_type = "pci"; 1204*4882a593Smuzhiyun reg = <0 0xee0d0000 0 0xc00>, 1205*4882a593Smuzhiyun <0 0xee0c0000 0 0x1100>; 1206*4882a593Smuzhiyun interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; 1207*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 703>; 1208*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 1209*4882a593Smuzhiyun resets = <&cpg 703>; 1210*4882a593Smuzhiyun status = "disabled"; 1211*4882a593Smuzhiyun 1212*4882a593Smuzhiyun bus-range = <1 1>; 1213*4882a593Smuzhiyun #address-cells = <3>; 1214*4882a593Smuzhiyun #size-cells = <2>; 1215*4882a593Smuzhiyun #interrupt-cells = <1>; 1216*4882a593Smuzhiyun ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>; 1217*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 0x7>; 1218*4882a593Smuzhiyun interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 1219*4882a593Smuzhiyun <0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 1220*4882a593Smuzhiyun <0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; 1221*4882a593Smuzhiyun 1222*4882a593Smuzhiyun usb@1,0 { 1223*4882a593Smuzhiyun reg = <0x10800 0 0 0 0>; 1224*4882a593Smuzhiyun phys = <&usb2 0>; 1225*4882a593Smuzhiyun phy-names = "usb"; 1226*4882a593Smuzhiyun }; 1227*4882a593Smuzhiyun 1228*4882a593Smuzhiyun usb@2,0 { 1229*4882a593Smuzhiyun reg = <0x11000 0 0 0 0>; 1230*4882a593Smuzhiyun phys = <&usb2 0>; 1231*4882a593Smuzhiyun phy-names = "usb"; 1232*4882a593Smuzhiyun }; 1233*4882a593Smuzhiyun }; 1234*4882a593Smuzhiyun 1235*4882a593Smuzhiyun sdhi0: mmc@ee100000 { 1236*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a7794", 1237*4882a593Smuzhiyun "renesas,rcar-gen2-sdhi"; 1238*4882a593Smuzhiyun reg = <0 0xee100000 0 0x328>; 1239*4882a593Smuzhiyun interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 1240*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 314>; 1241*4882a593Smuzhiyun dmas = <&dmac0 0xcd>, <&dmac0 0xce>, 1242*4882a593Smuzhiyun <&dmac1 0xcd>, <&dmac1 0xce>; 1243*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1244*4882a593Smuzhiyun max-frequency = <195000000>; 1245*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 1246*4882a593Smuzhiyun resets = <&cpg 314>; 1247*4882a593Smuzhiyun status = "disabled"; 1248*4882a593Smuzhiyun }; 1249*4882a593Smuzhiyun 1250*4882a593Smuzhiyun sdhi1: mmc@ee140000 { 1251*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a7794", 1252*4882a593Smuzhiyun "renesas,rcar-gen2-sdhi"; 1253*4882a593Smuzhiyun reg = <0 0xee140000 0 0x100>; 1254*4882a593Smuzhiyun interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>; 1255*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 312>; 1256*4882a593Smuzhiyun dmas = <&dmac0 0xc1>, <&dmac0 0xc2>, 1257*4882a593Smuzhiyun <&dmac1 0xc1>, <&dmac1 0xc2>; 1258*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1259*4882a593Smuzhiyun max-frequency = <97500000>; 1260*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 1261*4882a593Smuzhiyun resets = <&cpg 312>; 1262*4882a593Smuzhiyun status = "disabled"; 1263*4882a593Smuzhiyun }; 1264*4882a593Smuzhiyun 1265*4882a593Smuzhiyun sdhi2: mmc@ee160000 { 1266*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a7794", 1267*4882a593Smuzhiyun "renesas,rcar-gen2-sdhi"; 1268*4882a593Smuzhiyun reg = <0 0xee160000 0 0x100>; 1269*4882a593Smuzhiyun interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 1270*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 311>; 1271*4882a593Smuzhiyun dmas = <&dmac0 0xd3>, <&dmac0 0xd4>, 1272*4882a593Smuzhiyun <&dmac1 0xd3>, <&dmac1 0xd4>; 1273*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1274*4882a593Smuzhiyun max-frequency = <97500000>; 1275*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 1276*4882a593Smuzhiyun resets = <&cpg 311>; 1277*4882a593Smuzhiyun status = "disabled"; 1278*4882a593Smuzhiyun }; 1279*4882a593Smuzhiyun 1280*4882a593Smuzhiyun mmcif0: mmc@ee200000 { 1281*4882a593Smuzhiyun compatible = "renesas,mmcif-r8a7794", 1282*4882a593Smuzhiyun "renesas,sh-mmcif"; 1283*4882a593Smuzhiyun reg = <0 0xee200000 0 0x80>; 1284*4882a593Smuzhiyun interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>; 1285*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 315>; 1286*4882a593Smuzhiyun dmas = <&dmac0 0xd1>, <&dmac0 0xd2>, 1287*4882a593Smuzhiyun <&dmac1 0xd1>, <&dmac1 0xd2>; 1288*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1289*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 1290*4882a593Smuzhiyun resets = <&cpg 315>; 1291*4882a593Smuzhiyun reg-io-width = <4>; 1292*4882a593Smuzhiyun status = "disabled"; 1293*4882a593Smuzhiyun }; 1294*4882a593Smuzhiyun 1295*4882a593Smuzhiyun ether: ethernet@ee700000 { 1296*4882a593Smuzhiyun compatible = "renesas,ether-r8a7794", 1297*4882a593Smuzhiyun "renesas,rcar-gen2-ether"; 1298*4882a593Smuzhiyun reg = <0 0xee700000 0 0x400>; 1299*4882a593Smuzhiyun interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>; 1300*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 813>; 1301*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 1302*4882a593Smuzhiyun resets = <&cpg 813>; 1303*4882a593Smuzhiyun phy-mode = "rmii"; 1304*4882a593Smuzhiyun #address-cells = <1>; 1305*4882a593Smuzhiyun #size-cells = <0>; 1306*4882a593Smuzhiyun status = "disabled"; 1307*4882a593Smuzhiyun }; 1308*4882a593Smuzhiyun 1309*4882a593Smuzhiyun gic: interrupt-controller@f1001000 { 1310*4882a593Smuzhiyun compatible = "arm,gic-400"; 1311*4882a593Smuzhiyun #interrupt-cells = <3>; 1312*4882a593Smuzhiyun #address-cells = <0>; 1313*4882a593Smuzhiyun interrupt-controller; 1314*4882a593Smuzhiyun reg = <0 0xf1001000 0 0x1000>, 1315*4882a593Smuzhiyun <0 0xf1002000 0 0x2000>, 1316*4882a593Smuzhiyun <0 0xf1004000 0 0x2000>, 1317*4882a593Smuzhiyun <0 0xf1006000 0 0x2000>; 1318*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; 1319*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 408>; 1320*4882a593Smuzhiyun clock-names = "clk"; 1321*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 1322*4882a593Smuzhiyun resets = <&cpg 408>; 1323*4882a593Smuzhiyun }; 1324*4882a593Smuzhiyun 1325*4882a593Smuzhiyun vsp@fe928000 { 1326*4882a593Smuzhiyun compatible = "renesas,vsp1"; 1327*4882a593Smuzhiyun reg = <0 0xfe928000 0 0x8000>; 1328*4882a593Smuzhiyun interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>; 1329*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 131>; 1330*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 1331*4882a593Smuzhiyun resets = <&cpg 131>; 1332*4882a593Smuzhiyun }; 1333*4882a593Smuzhiyun 1334*4882a593Smuzhiyun vsp@fe930000 { 1335*4882a593Smuzhiyun compatible = "renesas,vsp1"; 1336*4882a593Smuzhiyun reg = <0 0xfe930000 0 0x8000>; 1337*4882a593Smuzhiyun interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 1338*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 128>; 1339*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 1340*4882a593Smuzhiyun resets = <&cpg 128>; 1341*4882a593Smuzhiyun }; 1342*4882a593Smuzhiyun 1343*4882a593Smuzhiyun fdp1@fe940000 { 1344*4882a593Smuzhiyun compatible = "renesas,fdp1"; 1345*4882a593Smuzhiyun reg = <0 0xfe940000 0 0x2400>; 1346*4882a593Smuzhiyun interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>; 1347*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 119>; 1348*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 1349*4882a593Smuzhiyun resets = <&cpg 119>; 1350*4882a593Smuzhiyun }; 1351*4882a593Smuzhiyun 1352*4882a593Smuzhiyun du: display@feb00000 { 1353*4882a593Smuzhiyun compatible = "renesas,du-r8a7794"; 1354*4882a593Smuzhiyun reg = <0 0xfeb00000 0 0x40000>; 1355*4882a593Smuzhiyun interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 1356*4882a593Smuzhiyun <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>; 1357*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>; 1358*4882a593Smuzhiyun clock-names = "du.0", "du.1"; 1359*4882a593Smuzhiyun resets = <&cpg 724>; 1360*4882a593Smuzhiyun reset-names = "du.0"; 1361*4882a593Smuzhiyun status = "disabled"; 1362*4882a593Smuzhiyun 1363*4882a593Smuzhiyun ports { 1364*4882a593Smuzhiyun #address-cells = <1>; 1365*4882a593Smuzhiyun #size-cells = <0>; 1366*4882a593Smuzhiyun 1367*4882a593Smuzhiyun port@0 { 1368*4882a593Smuzhiyun reg = <0>; 1369*4882a593Smuzhiyun du_out_rgb0: endpoint { 1370*4882a593Smuzhiyun }; 1371*4882a593Smuzhiyun }; 1372*4882a593Smuzhiyun port@1 { 1373*4882a593Smuzhiyun reg = <1>; 1374*4882a593Smuzhiyun du_out_rgb1: endpoint { 1375*4882a593Smuzhiyun }; 1376*4882a593Smuzhiyun }; 1377*4882a593Smuzhiyun }; 1378*4882a593Smuzhiyun }; 1379*4882a593Smuzhiyun 1380*4882a593Smuzhiyun prr: chipid@ff000044 { 1381*4882a593Smuzhiyun compatible = "renesas,prr"; 1382*4882a593Smuzhiyun reg = <0 0xff000044 0 4>; 1383*4882a593Smuzhiyun }; 1384*4882a593Smuzhiyun 1385*4882a593Smuzhiyun cmt0: timer@ffca0000 { 1386*4882a593Smuzhiyun compatible = "renesas,r8a7794-cmt0", 1387*4882a593Smuzhiyun "renesas,rcar-gen2-cmt0"; 1388*4882a593Smuzhiyun reg = <0 0xffca0000 0 0x1004>; 1389*4882a593Smuzhiyun interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 1390*4882a593Smuzhiyun <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 1391*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 124>; 1392*4882a593Smuzhiyun clock-names = "fck"; 1393*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 1394*4882a593Smuzhiyun resets = <&cpg 124>; 1395*4882a593Smuzhiyun 1396*4882a593Smuzhiyun status = "disabled"; 1397*4882a593Smuzhiyun }; 1398*4882a593Smuzhiyun 1399*4882a593Smuzhiyun cmt1: timer@e6130000 { 1400*4882a593Smuzhiyun compatible = "renesas,r8a7794-cmt1", 1401*4882a593Smuzhiyun "renesas,rcar-gen2-cmt1"; 1402*4882a593Smuzhiyun reg = <0 0xe6130000 0 0x1004>; 1403*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 1404*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 1405*4882a593Smuzhiyun <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 1406*4882a593Smuzhiyun <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 1407*4882a593Smuzhiyun <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 1408*4882a593Smuzhiyun <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 1409*4882a593Smuzhiyun <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, 1410*4882a593Smuzhiyun <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 1411*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 329>; 1412*4882a593Smuzhiyun clock-names = "fck"; 1413*4882a593Smuzhiyun power-domains = <&sysc R8A7794_PD_ALWAYS_ON>; 1414*4882a593Smuzhiyun resets = <&cpg 329>; 1415*4882a593Smuzhiyun 1416*4882a593Smuzhiyun status = "disabled"; 1417*4882a593Smuzhiyun }; 1418*4882a593Smuzhiyun }; 1419*4882a593Smuzhiyun 1420*4882a593Smuzhiyun timer { 1421*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 1422*4882a593Smuzhiyun interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 1423*4882a593Smuzhiyun <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 1424*4882a593Smuzhiyun <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 1425*4882a593Smuzhiyun <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 1426*4882a593Smuzhiyun }; 1427*4882a593Smuzhiyun 1428*4882a593Smuzhiyun /* External USB clock - can be overridden by the board */ 1429*4882a593Smuzhiyun usb_extal_clk: usb_extal { 1430*4882a593Smuzhiyun compatible = "fixed-clock"; 1431*4882a593Smuzhiyun #clock-cells = <0>; 1432*4882a593Smuzhiyun clock-frequency = <48000000>; 1433*4882a593Smuzhiyun }; 1434*4882a593Smuzhiyun}; 1435