xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm/r8a7743-sk-rzg1m.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Source for the SK-RZG1M board
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016-2017 Cogent Embedded, Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun/dts-v1/;
9*4882a593Smuzhiyun#include "r8a7743.dtsi"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/ {
12*4882a593Smuzhiyun	model = "SK-RZG1M";
13*4882a593Smuzhiyun	compatible = "renesas,sk-rzg1m", "renesas,r8a7743";
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun	aliases {
16*4882a593Smuzhiyun		serial0 = &scif0;
17*4882a593Smuzhiyun	};
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun	chosen {
20*4882a593Smuzhiyun		bootargs = "ignore_loglevel rw root=/dev/nfs ip=on";
21*4882a593Smuzhiyun		stdout-path = "serial0:115200n8";
22*4882a593Smuzhiyun	};
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun	memory@40000000 {
25*4882a593Smuzhiyun		device_type = "memory";
26*4882a593Smuzhiyun		reg = <0 0x40000000 0 0x40000000>;
27*4882a593Smuzhiyun	};
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun	memory@200000000 {
30*4882a593Smuzhiyun		device_type = "memory";
31*4882a593Smuzhiyun		reg = <2 0x00000000 0 0x40000000>;
32*4882a593Smuzhiyun	};
33*4882a593Smuzhiyun};
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun&extal_clk {
36*4882a593Smuzhiyun	clock-frequency = <20000000>;
37*4882a593Smuzhiyun};
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun&pfc {
40*4882a593Smuzhiyun	scif0_pins: scif0 {
41*4882a593Smuzhiyun		groups = "scif0_data_d";
42*4882a593Smuzhiyun		function = "scif0";
43*4882a593Smuzhiyun	};
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun	ether_pins: ether {
46*4882a593Smuzhiyun		groups = "eth_link", "eth_mdio", "eth_rmii";
47*4882a593Smuzhiyun		function = "eth";
48*4882a593Smuzhiyun	};
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun	phy1_pins: phy1 {
51*4882a593Smuzhiyun		groups = "intc_irq0";
52*4882a593Smuzhiyun		function = "intc";
53*4882a593Smuzhiyun	};
54*4882a593Smuzhiyun};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun&scif0 {
57*4882a593Smuzhiyun	pinctrl-0 = <&scif0_pins>;
58*4882a593Smuzhiyun	pinctrl-names = "default";
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun	status = "okay";
61*4882a593Smuzhiyun};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun&ether {
64*4882a593Smuzhiyun	pinctrl-0 = <&ether_pins &phy1_pins>;
65*4882a593Smuzhiyun	pinctrl-names = "default";
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun	phy-handle = <&phy1>;
68*4882a593Smuzhiyun	renesas,ether-link-active-low;
69*4882a593Smuzhiyun	status = "okay";
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun	phy1: ethernet-phy@1 {
72*4882a593Smuzhiyun		reg = <1>;
73*4882a593Smuzhiyun		interrupt-parent = <&irqc>;
74*4882a593Smuzhiyun		interrupts = <0 IRQ_TYPE_LEVEL_LOW>;
75*4882a593Smuzhiyun		micrel,led-mode = <1>;
76*4882a593Smuzhiyun	};
77*4882a593Smuzhiyun};
78