xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm/omap54xx-clocks.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Source for OMAP5 clock data
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments, Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun&cm_core_aon_clocks {
8*4882a593Smuzhiyun	pad_clks_src_ck: pad_clks_src_ck {
9*4882a593Smuzhiyun		#clock-cells = <0>;
10*4882a593Smuzhiyun		compatible = "fixed-clock";
11*4882a593Smuzhiyun		clock-frequency = <12000000>;
12*4882a593Smuzhiyun	};
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun	pad_clks_ck: pad_clks_ck@108 {
15*4882a593Smuzhiyun		#clock-cells = <0>;
16*4882a593Smuzhiyun		compatible = "ti,gate-clock";
17*4882a593Smuzhiyun		clocks = <&pad_clks_src_ck>;
18*4882a593Smuzhiyun		ti,bit-shift = <8>;
19*4882a593Smuzhiyun		reg = <0x0108>;
20*4882a593Smuzhiyun	};
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun	secure_32k_clk_src_ck: secure_32k_clk_src_ck {
23*4882a593Smuzhiyun		#clock-cells = <0>;
24*4882a593Smuzhiyun		compatible = "fixed-clock";
25*4882a593Smuzhiyun		clock-frequency = <32768>;
26*4882a593Smuzhiyun	};
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun	slimbus_src_clk: slimbus_src_clk {
29*4882a593Smuzhiyun		#clock-cells = <0>;
30*4882a593Smuzhiyun		compatible = "fixed-clock";
31*4882a593Smuzhiyun		clock-frequency = <12000000>;
32*4882a593Smuzhiyun	};
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun	slimbus_clk: slimbus_clk@108 {
35*4882a593Smuzhiyun		#clock-cells = <0>;
36*4882a593Smuzhiyun		compatible = "ti,gate-clock";
37*4882a593Smuzhiyun		clocks = <&slimbus_src_clk>;
38*4882a593Smuzhiyun		ti,bit-shift = <10>;
39*4882a593Smuzhiyun		reg = <0x0108>;
40*4882a593Smuzhiyun	};
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun	sys_32k_ck: sys_32k_ck {
43*4882a593Smuzhiyun		#clock-cells = <0>;
44*4882a593Smuzhiyun		compatible = "fixed-clock";
45*4882a593Smuzhiyun		clock-frequency = <32768>;
46*4882a593Smuzhiyun	};
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun	virt_12000000_ck: virt_12000000_ck {
49*4882a593Smuzhiyun		#clock-cells = <0>;
50*4882a593Smuzhiyun		compatible = "fixed-clock";
51*4882a593Smuzhiyun		clock-frequency = <12000000>;
52*4882a593Smuzhiyun	};
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun	virt_13000000_ck: virt_13000000_ck {
55*4882a593Smuzhiyun		#clock-cells = <0>;
56*4882a593Smuzhiyun		compatible = "fixed-clock";
57*4882a593Smuzhiyun		clock-frequency = <13000000>;
58*4882a593Smuzhiyun	};
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun	virt_16800000_ck: virt_16800000_ck {
61*4882a593Smuzhiyun		#clock-cells = <0>;
62*4882a593Smuzhiyun		compatible = "fixed-clock";
63*4882a593Smuzhiyun		clock-frequency = <16800000>;
64*4882a593Smuzhiyun	};
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun	virt_19200000_ck: virt_19200000_ck {
67*4882a593Smuzhiyun		#clock-cells = <0>;
68*4882a593Smuzhiyun		compatible = "fixed-clock";
69*4882a593Smuzhiyun		clock-frequency = <19200000>;
70*4882a593Smuzhiyun	};
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun	virt_26000000_ck: virt_26000000_ck {
73*4882a593Smuzhiyun		#clock-cells = <0>;
74*4882a593Smuzhiyun		compatible = "fixed-clock";
75*4882a593Smuzhiyun		clock-frequency = <26000000>;
76*4882a593Smuzhiyun	};
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun	virt_27000000_ck: virt_27000000_ck {
79*4882a593Smuzhiyun		#clock-cells = <0>;
80*4882a593Smuzhiyun		compatible = "fixed-clock";
81*4882a593Smuzhiyun		clock-frequency = <27000000>;
82*4882a593Smuzhiyun	};
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun	virt_38400000_ck: virt_38400000_ck {
85*4882a593Smuzhiyun		#clock-cells = <0>;
86*4882a593Smuzhiyun		compatible = "fixed-clock";
87*4882a593Smuzhiyun		clock-frequency = <38400000>;
88*4882a593Smuzhiyun	};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun	xclk60mhsp1_ck: xclk60mhsp1_ck {
91*4882a593Smuzhiyun		#clock-cells = <0>;
92*4882a593Smuzhiyun		compatible = "fixed-clock";
93*4882a593Smuzhiyun		clock-frequency = <60000000>;
94*4882a593Smuzhiyun	};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun	xclk60mhsp2_ck: xclk60mhsp2_ck {
97*4882a593Smuzhiyun		#clock-cells = <0>;
98*4882a593Smuzhiyun		compatible = "fixed-clock";
99*4882a593Smuzhiyun		clock-frequency = <60000000>;
100*4882a593Smuzhiyun	};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun	dpll_abe_ck: dpll_abe_ck@1e0 {
103*4882a593Smuzhiyun		#clock-cells = <0>;
104*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-m4xen-clock";
105*4882a593Smuzhiyun		clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>;
106*4882a593Smuzhiyun		reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>;
107*4882a593Smuzhiyun	};
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun	dpll_abe_x2_ck: dpll_abe_x2_ck {
110*4882a593Smuzhiyun		#clock-cells = <0>;
111*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-x2-clock";
112*4882a593Smuzhiyun		clocks = <&dpll_abe_ck>;
113*4882a593Smuzhiyun	};
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun	dpll_abe_m2x2_ck: dpll_abe_m2x2_ck@1f0 {
116*4882a593Smuzhiyun		#clock-cells = <0>;
117*4882a593Smuzhiyun		compatible = "ti,divider-clock";
118*4882a593Smuzhiyun		clocks = <&dpll_abe_x2_ck>;
119*4882a593Smuzhiyun		ti,max-div = <31>;
120*4882a593Smuzhiyun		reg = <0x01f0>;
121*4882a593Smuzhiyun		ti,index-starts-at-one;
122*4882a593Smuzhiyun	};
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun	abe_24m_fclk: abe_24m_fclk {
125*4882a593Smuzhiyun		#clock-cells = <0>;
126*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
127*4882a593Smuzhiyun		clocks = <&dpll_abe_m2x2_ck>;
128*4882a593Smuzhiyun		clock-mult = <1>;
129*4882a593Smuzhiyun		clock-div = <8>;
130*4882a593Smuzhiyun	};
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun	abe_clk: abe_clk@108 {
133*4882a593Smuzhiyun		#clock-cells = <0>;
134*4882a593Smuzhiyun		compatible = "ti,divider-clock";
135*4882a593Smuzhiyun		clocks = <&dpll_abe_m2x2_ck>;
136*4882a593Smuzhiyun		ti,max-div = <4>;
137*4882a593Smuzhiyun		reg = <0x0108>;
138*4882a593Smuzhiyun		ti,index-power-of-two;
139*4882a593Smuzhiyun	};
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun	abe_iclk: abe_iclk@528 {
142*4882a593Smuzhiyun		#clock-cells = <0>;
143*4882a593Smuzhiyun		compatible = "ti,divider-clock";
144*4882a593Smuzhiyun		clocks = <&aess_fclk>;
145*4882a593Smuzhiyun		ti,bit-shift = <24>;
146*4882a593Smuzhiyun		reg = <0x0528>;
147*4882a593Smuzhiyun		ti,dividers = <2>, <1>;
148*4882a593Smuzhiyun	};
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun	abe_lp_clk_div: abe_lp_clk_div {
151*4882a593Smuzhiyun		#clock-cells = <0>;
152*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
153*4882a593Smuzhiyun		clocks = <&dpll_abe_m2x2_ck>;
154*4882a593Smuzhiyun		clock-mult = <1>;
155*4882a593Smuzhiyun		clock-div = <16>;
156*4882a593Smuzhiyun	};
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun	dpll_abe_m3x2_ck: dpll_abe_m3x2_ck@1f4 {
159*4882a593Smuzhiyun		#clock-cells = <0>;
160*4882a593Smuzhiyun		compatible = "ti,divider-clock";
161*4882a593Smuzhiyun		clocks = <&dpll_abe_x2_ck>;
162*4882a593Smuzhiyun		ti,max-div = <31>;
163*4882a593Smuzhiyun		reg = <0x01f4>;
164*4882a593Smuzhiyun		ti,index-starts-at-one;
165*4882a593Smuzhiyun	};
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun	dpll_core_byp_mux: dpll_core_byp_mux@12c {
168*4882a593Smuzhiyun		#clock-cells = <0>;
169*4882a593Smuzhiyun		compatible = "ti,mux-clock";
170*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&dpll_abe_m3x2_ck>;
171*4882a593Smuzhiyun		ti,bit-shift = <23>;
172*4882a593Smuzhiyun		reg = <0x012c>;
173*4882a593Smuzhiyun	};
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun	dpll_core_ck: dpll_core_ck@120 {
176*4882a593Smuzhiyun		#clock-cells = <0>;
177*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-core-clock";
178*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&dpll_core_byp_mux>;
179*4882a593Smuzhiyun		reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>;
180*4882a593Smuzhiyun	};
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun	dpll_core_x2_ck: dpll_core_x2_ck {
183*4882a593Smuzhiyun		#clock-cells = <0>;
184*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-x2-clock";
185*4882a593Smuzhiyun		clocks = <&dpll_core_ck>;
186*4882a593Smuzhiyun	};
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun	dpll_core_h21x2_ck: dpll_core_h21x2_ck@150 {
189*4882a593Smuzhiyun		#clock-cells = <0>;
190*4882a593Smuzhiyun		compatible = "ti,divider-clock";
191*4882a593Smuzhiyun		clocks = <&dpll_core_x2_ck>;
192*4882a593Smuzhiyun		ti,max-div = <63>;
193*4882a593Smuzhiyun		reg = <0x0150>;
194*4882a593Smuzhiyun		ti,index-starts-at-one;
195*4882a593Smuzhiyun	};
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun	c2c_fclk: c2c_fclk {
198*4882a593Smuzhiyun		#clock-cells = <0>;
199*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
200*4882a593Smuzhiyun		clocks = <&dpll_core_h21x2_ck>;
201*4882a593Smuzhiyun		clock-mult = <1>;
202*4882a593Smuzhiyun		clock-div = <1>;
203*4882a593Smuzhiyun	};
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun	c2c_iclk: c2c_iclk {
206*4882a593Smuzhiyun		#clock-cells = <0>;
207*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
208*4882a593Smuzhiyun		clocks = <&c2c_fclk>;
209*4882a593Smuzhiyun		clock-mult = <1>;
210*4882a593Smuzhiyun		clock-div = <2>;
211*4882a593Smuzhiyun	};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun	dpll_core_h11x2_ck: dpll_core_h11x2_ck@138 {
214*4882a593Smuzhiyun		#clock-cells = <0>;
215*4882a593Smuzhiyun		compatible = "ti,divider-clock";
216*4882a593Smuzhiyun		clocks = <&dpll_core_x2_ck>;
217*4882a593Smuzhiyun		ti,max-div = <63>;
218*4882a593Smuzhiyun		reg = <0x0138>;
219*4882a593Smuzhiyun		ti,index-starts-at-one;
220*4882a593Smuzhiyun	};
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun	dpll_core_h12x2_ck: dpll_core_h12x2_ck@13c {
223*4882a593Smuzhiyun		#clock-cells = <0>;
224*4882a593Smuzhiyun		compatible = "ti,divider-clock";
225*4882a593Smuzhiyun		clocks = <&dpll_core_x2_ck>;
226*4882a593Smuzhiyun		ti,max-div = <63>;
227*4882a593Smuzhiyun		reg = <0x013c>;
228*4882a593Smuzhiyun		ti,index-starts-at-one;
229*4882a593Smuzhiyun	};
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun	dpll_core_h13x2_ck: dpll_core_h13x2_ck@140 {
232*4882a593Smuzhiyun		#clock-cells = <0>;
233*4882a593Smuzhiyun		compatible = "ti,divider-clock";
234*4882a593Smuzhiyun		clocks = <&dpll_core_x2_ck>;
235*4882a593Smuzhiyun		ti,max-div = <63>;
236*4882a593Smuzhiyun		reg = <0x0140>;
237*4882a593Smuzhiyun		ti,index-starts-at-one;
238*4882a593Smuzhiyun	};
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun	dpll_core_h14x2_ck: dpll_core_h14x2_ck@144 {
241*4882a593Smuzhiyun		#clock-cells = <0>;
242*4882a593Smuzhiyun		compatible = "ti,divider-clock";
243*4882a593Smuzhiyun		clocks = <&dpll_core_x2_ck>;
244*4882a593Smuzhiyun		ti,max-div = <63>;
245*4882a593Smuzhiyun		reg = <0x0144>;
246*4882a593Smuzhiyun		ti,index-starts-at-one;
247*4882a593Smuzhiyun	};
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun	dpll_core_h22x2_ck: dpll_core_h22x2_ck@154 {
250*4882a593Smuzhiyun		#clock-cells = <0>;
251*4882a593Smuzhiyun		compatible = "ti,divider-clock";
252*4882a593Smuzhiyun		clocks = <&dpll_core_x2_ck>;
253*4882a593Smuzhiyun		ti,max-div = <63>;
254*4882a593Smuzhiyun		reg = <0x0154>;
255*4882a593Smuzhiyun		ti,index-starts-at-one;
256*4882a593Smuzhiyun	};
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun	dpll_core_h23x2_ck: dpll_core_h23x2_ck@158 {
259*4882a593Smuzhiyun		#clock-cells = <0>;
260*4882a593Smuzhiyun		compatible = "ti,divider-clock";
261*4882a593Smuzhiyun		clocks = <&dpll_core_x2_ck>;
262*4882a593Smuzhiyun		ti,max-div = <63>;
263*4882a593Smuzhiyun		reg = <0x0158>;
264*4882a593Smuzhiyun		ti,index-starts-at-one;
265*4882a593Smuzhiyun	};
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun	dpll_core_h24x2_ck: dpll_core_h24x2_ck@15c {
268*4882a593Smuzhiyun		#clock-cells = <0>;
269*4882a593Smuzhiyun		compatible = "ti,divider-clock";
270*4882a593Smuzhiyun		clocks = <&dpll_core_x2_ck>;
271*4882a593Smuzhiyun		ti,max-div = <63>;
272*4882a593Smuzhiyun		reg = <0x015c>;
273*4882a593Smuzhiyun		ti,index-starts-at-one;
274*4882a593Smuzhiyun	};
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun	dpll_core_m2_ck: dpll_core_m2_ck@130 {
277*4882a593Smuzhiyun		#clock-cells = <0>;
278*4882a593Smuzhiyun		compatible = "ti,divider-clock";
279*4882a593Smuzhiyun		clocks = <&dpll_core_ck>;
280*4882a593Smuzhiyun		ti,max-div = <31>;
281*4882a593Smuzhiyun		reg = <0x0130>;
282*4882a593Smuzhiyun		ti,index-starts-at-one;
283*4882a593Smuzhiyun	};
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun	dpll_core_m3x2_ck: dpll_core_m3x2_ck@134 {
286*4882a593Smuzhiyun		#clock-cells = <0>;
287*4882a593Smuzhiyun		compatible = "ti,divider-clock";
288*4882a593Smuzhiyun		clocks = <&dpll_core_x2_ck>;
289*4882a593Smuzhiyun		ti,max-div = <31>;
290*4882a593Smuzhiyun		reg = <0x0134>;
291*4882a593Smuzhiyun		ti,index-starts-at-one;
292*4882a593Smuzhiyun	};
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun	iva_dpll_hs_clk_div: iva_dpll_hs_clk_div {
295*4882a593Smuzhiyun		#clock-cells = <0>;
296*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
297*4882a593Smuzhiyun		clocks = <&dpll_core_h12x2_ck>;
298*4882a593Smuzhiyun		clock-mult = <1>;
299*4882a593Smuzhiyun		clock-div = <1>;
300*4882a593Smuzhiyun	};
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun	dpll_iva_byp_mux: dpll_iva_byp_mux@1ac {
303*4882a593Smuzhiyun		#clock-cells = <0>;
304*4882a593Smuzhiyun		compatible = "ti,mux-clock";
305*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&iva_dpll_hs_clk_div>;
306*4882a593Smuzhiyun		ti,bit-shift = <23>;
307*4882a593Smuzhiyun		reg = <0x01ac>;
308*4882a593Smuzhiyun	};
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun	dpll_iva_ck: dpll_iva_ck@1a0 {
311*4882a593Smuzhiyun		#clock-cells = <0>;
312*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-clock";
313*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&dpll_iva_byp_mux>;
314*4882a593Smuzhiyun		reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>;
315*4882a593Smuzhiyun		assigned-clocks = <&dpll_iva_ck>;
316*4882a593Smuzhiyun		assigned-clock-rates = <1165000000>;
317*4882a593Smuzhiyun	};
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun	dpll_iva_x2_ck: dpll_iva_x2_ck {
320*4882a593Smuzhiyun		#clock-cells = <0>;
321*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-x2-clock";
322*4882a593Smuzhiyun		clocks = <&dpll_iva_ck>;
323*4882a593Smuzhiyun	};
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun	dpll_iva_h11x2_ck: dpll_iva_h11x2_ck@1b8 {
326*4882a593Smuzhiyun		#clock-cells = <0>;
327*4882a593Smuzhiyun		compatible = "ti,divider-clock";
328*4882a593Smuzhiyun		clocks = <&dpll_iva_x2_ck>;
329*4882a593Smuzhiyun		ti,max-div = <63>;
330*4882a593Smuzhiyun		reg = <0x01b8>;
331*4882a593Smuzhiyun		ti,index-starts-at-one;
332*4882a593Smuzhiyun		assigned-clocks = <&dpll_iva_h11x2_ck>;
333*4882a593Smuzhiyun		assigned-clock-rates = <465920000>;
334*4882a593Smuzhiyun	};
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun	dpll_iva_h12x2_ck: dpll_iva_h12x2_ck@1bc {
337*4882a593Smuzhiyun		#clock-cells = <0>;
338*4882a593Smuzhiyun		compatible = "ti,divider-clock";
339*4882a593Smuzhiyun		clocks = <&dpll_iva_x2_ck>;
340*4882a593Smuzhiyun		ti,max-div = <63>;
341*4882a593Smuzhiyun		reg = <0x01bc>;
342*4882a593Smuzhiyun		ti,index-starts-at-one;
343*4882a593Smuzhiyun		assigned-clocks = <&dpll_iva_h12x2_ck>;
344*4882a593Smuzhiyun		assigned-clock-rates = <388300000>;
345*4882a593Smuzhiyun	};
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun	mpu_dpll_hs_clk_div: mpu_dpll_hs_clk_div {
348*4882a593Smuzhiyun		#clock-cells = <0>;
349*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
350*4882a593Smuzhiyun		clocks = <&dpll_core_h12x2_ck>;
351*4882a593Smuzhiyun		clock-mult = <1>;
352*4882a593Smuzhiyun		clock-div = <1>;
353*4882a593Smuzhiyun	};
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun	dpll_mpu_ck: dpll_mpu_ck@160 {
356*4882a593Smuzhiyun		#clock-cells = <0>;
357*4882a593Smuzhiyun		compatible = "ti,omap5-mpu-dpll-clock";
358*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&mpu_dpll_hs_clk_div>;
359*4882a593Smuzhiyun		reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
360*4882a593Smuzhiyun	};
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun	dpll_mpu_m2_ck: dpll_mpu_m2_ck@170 {
363*4882a593Smuzhiyun		#clock-cells = <0>;
364*4882a593Smuzhiyun		compatible = "ti,divider-clock";
365*4882a593Smuzhiyun		clocks = <&dpll_mpu_ck>;
366*4882a593Smuzhiyun		ti,max-div = <31>;
367*4882a593Smuzhiyun		reg = <0x0170>;
368*4882a593Smuzhiyun		ti,index-starts-at-one;
369*4882a593Smuzhiyun	};
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun	per_dpll_hs_clk_div: per_dpll_hs_clk_div {
372*4882a593Smuzhiyun		#clock-cells = <0>;
373*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
374*4882a593Smuzhiyun		clocks = <&dpll_abe_m3x2_ck>;
375*4882a593Smuzhiyun		clock-mult = <1>;
376*4882a593Smuzhiyun		clock-div = <2>;
377*4882a593Smuzhiyun	};
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun	usb_dpll_hs_clk_div: usb_dpll_hs_clk_div {
380*4882a593Smuzhiyun		#clock-cells = <0>;
381*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
382*4882a593Smuzhiyun		clocks = <&dpll_abe_m3x2_ck>;
383*4882a593Smuzhiyun		clock-mult = <1>;
384*4882a593Smuzhiyun		clock-div = <3>;
385*4882a593Smuzhiyun	};
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun	l3_iclk_div: l3_iclk_div@100 {
388*4882a593Smuzhiyun		#clock-cells = <0>;
389*4882a593Smuzhiyun		compatible = "ti,divider-clock";
390*4882a593Smuzhiyun		ti,max-div = <2>;
391*4882a593Smuzhiyun		ti,bit-shift = <4>;
392*4882a593Smuzhiyun		reg = <0x100>;
393*4882a593Smuzhiyun		clocks = <&dpll_core_h12x2_ck>;
394*4882a593Smuzhiyun		ti,index-power-of-two;
395*4882a593Smuzhiyun	};
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun	gpu_l3_iclk: gpu_l3_iclk {
398*4882a593Smuzhiyun		#clock-cells = <0>;
399*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
400*4882a593Smuzhiyun		clocks = <&l3_iclk_div>;
401*4882a593Smuzhiyun		clock-mult = <1>;
402*4882a593Smuzhiyun		clock-div = <1>;
403*4882a593Smuzhiyun	};
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun	l4_root_clk_div: l4_root_clk_div@100 {
406*4882a593Smuzhiyun		#clock-cells = <0>;
407*4882a593Smuzhiyun		compatible = "ti,divider-clock";
408*4882a593Smuzhiyun		ti,max-div = <2>;
409*4882a593Smuzhiyun		ti,bit-shift = <8>;
410*4882a593Smuzhiyun		reg = <0x100>;
411*4882a593Smuzhiyun		clocks = <&l3_iclk_div>;
412*4882a593Smuzhiyun		ti,index-power-of-two;
413*4882a593Smuzhiyun	};
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun	slimbus1_slimbus_clk: slimbus1_slimbus_clk@560 {
416*4882a593Smuzhiyun		#clock-cells = <0>;
417*4882a593Smuzhiyun		compatible = "ti,gate-clock";
418*4882a593Smuzhiyun		clocks = <&slimbus_clk>;
419*4882a593Smuzhiyun		ti,bit-shift = <11>;
420*4882a593Smuzhiyun		reg = <0x0560>;
421*4882a593Smuzhiyun	};
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun	aess_fclk: aess_fclk@528 {
424*4882a593Smuzhiyun		#clock-cells = <0>;
425*4882a593Smuzhiyun		compatible = "ti,divider-clock";
426*4882a593Smuzhiyun		clocks = <&abe_clk>;
427*4882a593Smuzhiyun		ti,bit-shift = <24>;
428*4882a593Smuzhiyun		ti,max-div = <2>;
429*4882a593Smuzhiyun		reg = <0x0528>;
430*4882a593Smuzhiyun	};
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun	mcasp_sync_mux_ck: mcasp_sync_mux_ck@540 {
433*4882a593Smuzhiyun		#clock-cells = <0>;
434*4882a593Smuzhiyun		compatible = "ti,mux-clock";
435*4882a593Smuzhiyun		clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
436*4882a593Smuzhiyun		ti,bit-shift = <26>;
437*4882a593Smuzhiyun		reg = <0x0540>;
438*4882a593Smuzhiyun	};
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun	mcasp_gfclk: mcasp_gfclk@540 {
441*4882a593Smuzhiyun		#clock-cells = <0>;
442*4882a593Smuzhiyun		compatible = "ti,mux-clock";
443*4882a593Smuzhiyun		clocks = <&mcasp_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
444*4882a593Smuzhiyun		ti,bit-shift = <24>;
445*4882a593Smuzhiyun		reg = <0x0540>;
446*4882a593Smuzhiyun	};
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun	dummy_ck: dummy_ck {
449*4882a593Smuzhiyun		#clock-cells = <0>;
450*4882a593Smuzhiyun		compatible = "fixed-clock";
451*4882a593Smuzhiyun		clock-frequency = <0>;
452*4882a593Smuzhiyun	};
453*4882a593Smuzhiyun};
454*4882a593Smuzhiyun&prm_clocks {
455*4882a593Smuzhiyun	sys_clkin: sys_clkin@110 {
456*4882a593Smuzhiyun		#clock-cells = <0>;
457*4882a593Smuzhiyun		compatible = "ti,mux-clock";
458*4882a593Smuzhiyun		clocks = <&virt_12000000_ck>, <&virt_13000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>;
459*4882a593Smuzhiyun		reg = <0x0110>;
460*4882a593Smuzhiyun		ti,index-starts-at-one;
461*4882a593Smuzhiyun	};
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun	abe_dpll_bypass_clk_mux: abe_dpll_bypass_clk_mux@108 {
464*4882a593Smuzhiyun		#clock-cells = <0>;
465*4882a593Smuzhiyun		compatible = "ti,mux-clock";
466*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&sys_32k_ck>;
467*4882a593Smuzhiyun		reg = <0x0108>;
468*4882a593Smuzhiyun	};
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun	abe_dpll_clk_mux: abe_dpll_clk_mux@10c {
471*4882a593Smuzhiyun		#clock-cells = <0>;
472*4882a593Smuzhiyun		compatible = "ti,mux-clock";
473*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&sys_32k_ck>;
474*4882a593Smuzhiyun		reg = <0x010c>;
475*4882a593Smuzhiyun	};
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun	custefuse_sys_gfclk_div: custefuse_sys_gfclk_div {
478*4882a593Smuzhiyun		#clock-cells = <0>;
479*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
480*4882a593Smuzhiyun		clocks = <&sys_clkin>;
481*4882a593Smuzhiyun		clock-mult = <1>;
482*4882a593Smuzhiyun		clock-div = <2>;
483*4882a593Smuzhiyun	};
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun	dss_syc_gfclk_div: dss_syc_gfclk_div {
486*4882a593Smuzhiyun		#clock-cells = <0>;
487*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
488*4882a593Smuzhiyun		clocks = <&sys_clkin>;
489*4882a593Smuzhiyun		clock-mult = <1>;
490*4882a593Smuzhiyun		clock-div = <1>;
491*4882a593Smuzhiyun	};
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun	wkupaon_iclk_mux: wkupaon_iclk_mux@108 {
494*4882a593Smuzhiyun		#clock-cells = <0>;
495*4882a593Smuzhiyun		compatible = "ti,mux-clock";
496*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&abe_lp_clk_div>;
497*4882a593Smuzhiyun		reg = <0x0108>;
498*4882a593Smuzhiyun	};
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun	l3instr_ts_gclk_div: l3instr_ts_gclk_div {
501*4882a593Smuzhiyun		#clock-cells = <0>;
502*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
503*4882a593Smuzhiyun		clocks = <&wkupaon_iclk_mux>;
504*4882a593Smuzhiyun		clock-mult = <1>;
505*4882a593Smuzhiyun		clock-div = <1>;
506*4882a593Smuzhiyun	};
507*4882a593Smuzhiyun};
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun&cm_core_clocks {
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun	dpll_per_byp_mux: dpll_per_byp_mux@14c {
512*4882a593Smuzhiyun		#clock-cells = <0>;
513*4882a593Smuzhiyun		compatible = "ti,mux-clock";
514*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&per_dpll_hs_clk_div>;
515*4882a593Smuzhiyun		ti,bit-shift = <23>;
516*4882a593Smuzhiyun		reg = <0x014c>;
517*4882a593Smuzhiyun	};
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun	dpll_per_ck: dpll_per_ck@140 {
520*4882a593Smuzhiyun		#clock-cells = <0>;
521*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-clock";
522*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&dpll_per_byp_mux>;
523*4882a593Smuzhiyun		reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>;
524*4882a593Smuzhiyun	};
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun	dpll_per_x2_ck: dpll_per_x2_ck {
527*4882a593Smuzhiyun		#clock-cells = <0>;
528*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-x2-clock";
529*4882a593Smuzhiyun		clocks = <&dpll_per_ck>;
530*4882a593Smuzhiyun	};
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun	dpll_per_h11x2_ck: dpll_per_h11x2_ck@158 {
533*4882a593Smuzhiyun		#clock-cells = <0>;
534*4882a593Smuzhiyun		compatible = "ti,divider-clock";
535*4882a593Smuzhiyun		clocks = <&dpll_per_x2_ck>;
536*4882a593Smuzhiyun		ti,max-div = <63>;
537*4882a593Smuzhiyun		reg = <0x0158>;
538*4882a593Smuzhiyun		ti,index-starts-at-one;
539*4882a593Smuzhiyun	};
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun	dpll_per_h12x2_ck: dpll_per_h12x2_ck@15c {
542*4882a593Smuzhiyun		#clock-cells = <0>;
543*4882a593Smuzhiyun		compatible = "ti,divider-clock";
544*4882a593Smuzhiyun		clocks = <&dpll_per_x2_ck>;
545*4882a593Smuzhiyun		ti,max-div = <63>;
546*4882a593Smuzhiyun		reg = <0x015c>;
547*4882a593Smuzhiyun		ti,index-starts-at-one;
548*4882a593Smuzhiyun	};
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun	dpll_per_h14x2_ck: dpll_per_h14x2_ck@164 {
551*4882a593Smuzhiyun		#clock-cells = <0>;
552*4882a593Smuzhiyun		compatible = "ti,divider-clock";
553*4882a593Smuzhiyun		clocks = <&dpll_per_x2_ck>;
554*4882a593Smuzhiyun		ti,max-div = <63>;
555*4882a593Smuzhiyun		reg = <0x0164>;
556*4882a593Smuzhiyun		ti,index-starts-at-one;
557*4882a593Smuzhiyun	};
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun	dpll_per_m2_ck: dpll_per_m2_ck@150 {
560*4882a593Smuzhiyun		#clock-cells = <0>;
561*4882a593Smuzhiyun		compatible = "ti,divider-clock";
562*4882a593Smuzhiyun		clocks = <&dpll_per_ck>;
563*4882a593Smuzhiyun		ti,max-div = <31>;
564*4882a593Smuzhiyun		reg = <0x0150>;
565*4882a593Smuzhiyun		ti,index-starts-at-one;
566*4882a593Smuzhiyun	};
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun	dpll_per_m2x2_ck: dpll_per_m2x2_ck@150 {
569*4882a593Smuzhiyun		#clock-cells = <0>;
570*4882a593Smuzhiyun		compatible = "ti,divider-clock";
571*4882a593Smuzhiyun		clocks = <&dpll_per_x2_ck>;
572*4882a593Smuzhiyun		ti,max-div = <31>;
573*4882a593Smuzhiyun		reg = <0x0150>;
574*4882a593Smuzhiyun		ti,index-starts-at-one;
575*4882a593Smuzhiyun	};
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun	dpll_per_m3x2_ck: dpll_per_m3x2_ck@154 {
578*4882a593Smuzhiyun		#clock-cells = <0>;
579*4882a593Smuzhiyun		compatible = "ti,divider-clock";
580*4882a593Smuzhiyun		clocks = <&dpll_per_x2_ck>;
581*4882a593Smuzhiyun		ti,max-div = <31>;
582*4882a593Smuzhiyun		reg = <0x0154>;
583*4882a593Smuzhiyun		ti,index-starts-at-one;
584*4882a593Smuzhiyun	};
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun	dpll_unipro1_ck: dpll_unipro1_ck@200 {
587*4882a593Smuzhiyun		#clock-cells = <0>;
588*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-clock";
589*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&sys_clkin>;
590*4882a593Smuzhiyun		reg = <0x0200>, <0x0204>, <0x020c>, <0x0208>;
591*4882a593Smuzhiyun	};
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun	dpll_unipro1_clkdcoldo: dpll_unipro1_clkdcoldo {
594*4882a593Smuzhiyun		#clock-cells = <0>;
595*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
596*4882a593Smuzhiyun		clocks = <&dpll_unipro1_ck>;
597*4882a593Smuzhiyun		clock-mult = <1>;
598*4882a593Smuzhiyun		clock-div = <1>;
599*4882a593Smuzhiyun	};
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun	dpll_unipro1_m2_ck: dpll_unipro1_m2_ck@210 {
602*4882a593Smuzhiyun		#clock-cells = <0>;
603*4882a593Smuzhiyun		compatible = "ti,divider-clock";
604*4882a593Smuzhiyun		clocks = <&dpll_unipro1_ck>;
605*4882a593Smuzhiyun		ti,max-div = <127>;
606*4882a593Smuzhiyun		reg = <0x0210>;
607*4882a593Smuzhiyun		ti,index-starts-at-one;
608*4882a593Smuzhiyun	};
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun	dpll_unipro2_ck: dpll_unipro2_ck@1c0 {
611*4882a593Smuzhiyun		#clock-cells = <0>;
612*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-clock";
613*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&sys_clkin>;
614*4882a593Smuzhiyun		reg = <0x01c0>, <0x01c4>, <0x01cc>, <0x01c8>;
615*4882a593Smuzhiyun	};
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun	dpll_unipro2_clkdcoldo: dpll_unipro2_clkdcoldo {
618*4882a593Smuzhiyun		#clock-cells = <0>;
619*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
620*4882a593Smuzhiyun		clocks = <&dpll_unipro2_ck>;
621*4882a593Smuzhiyun		clock-mult = <1>;
622*4882a593Smuzhiyun		clock-div = <1>;
623*4882a593Smuzhiyun	};
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun	dpll_unipro2_m2_ck: dpll_unipro2_m2_ck@1d0 {
626*4882a593Smuzhiyun		#clock-cells = <0>;
627*4882a593Smuzhiyun		compatible = "ti,divider-clock";
628*4882a593Smuzhiyun		clocks = <&dpll_unipro2_ck>;
629*4882a593Smuzhiyun		ti,max-div = <127>;
630*4882a593Smuzhiyun		reg = <0x01d0>;
631*4882a593Smuzhiyun		ti,index-starts-at-one;
632*4882a593Smuzhiyun	};
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun	dpll_usb_byp_mux: dpll_usb_byp_mux@18c {
635*4882a593Smuzhiyun		#clock-cells = <0>;
636*4882a593Smuzhiyun		compatible = "ti,mux-clock";
637*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&usb_dpll_hs_clk_div>;
638*4882a593Smuzhiyun		ti,bit-shift = <23>;
639*4882a593Smuzhiyun		reg = <0x018c>;
640*4882a593Smuzhiyun	};
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun	dpll_usb_ck: dpll_usb_ck@180 {
643*4882a593Smuzhiyun		#clock-cells = <0>;
644*4882a593Smuzhiyun		compatible = "ti,omap4-dpll-j-type-clock";
645*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&dpll_usb_byp_mux>;
646*4882a593Smuzhiyun		reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>;
647*4882a593Smuzhiyun	};
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun	dpll_usb_clkdcoldo: dpll_usb_clkdcoldo {
650*4882a593Smuzhiyun		#clock-cells = <0>;
651*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
652*4882a593Smuzhiyun		clocks = <&dpll_usb_ck>;
653*4882a593Smuzhiyun		clock-mult = <1>;
654*4882a593Smuzhiyun		clock-div = <1>;
655*4882a593Smuzhiyun	};
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun	dpll_usb_m2_ck: dpll_usb_m2_ck@190 {
658*4882a593Smuzhiyun		#clock-cells = <0>;
659*4882a593Smuzhiyun		compatible = "ti,divider-clock";
660*4882a593Smuzhiyun		clocks = <&dpll_usb_ck>;
661*4882a593Smuzhiyun		ti,max-div = <127>;
662*4882a593Smuzhiyun		reg = <0x0190>;
663*4882a593Smuzhiyun		ti,index-starts-at-one;
664*4882a593Smuzhiyun	};
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun	func_128m_clk: func_128m_clk {
667*4882a593Smuzhiyun		#clock-cells = <0>;
668*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
669*4882a593Smuzhiyun		clocks = <&dpll_per_h11x2_ck>;
670*4882a593Smuzhiyun		clock-mult = <1>;
671*4882a593Smuzhiyun		clock-div = <2>;
672*4882a593Smuzhiyun	};
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun	func_12m_fclk: func_12m_fclk {
675*4882a593Smuzhiyun		#clock-cells = <0>;
676*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
677*4882a593Smuzhiyun		clocks = <&dpll_per_m2x2_ck>;
678*4882a593Smuzhiyun		clock-mult = <1>;
679*4882a593Smuzhiyun		clock-div = <16>;
680*4882a593Smuzhiyun	};
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun	func_24m_clk: func_24m_clk {
683*4882a593Smuzhiyun		#clock-cells = <0>;
684*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
685*4882a593Smuzhiyun		clocks = <&dpll_per_m2_ck>;
686*4882a593Smuzhiyun		clock-mult = <1>;
687*4882a593Smuzhiyun		clock-div = <4>;
688*4882a593Smuzhiyun	};
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun	func_48m_fclk: func_48m_fclk {
691*4882a593Smuzhiyun		#clock-cells = <0>;
692*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
693*4882a593Smuzhiyun		clocks = <&dpll_per_m2x2_ck>;
694*4882a593Smuzhiyun		clock-mult = <1>;
695*4882a593Smuzhiyun		clock-div = <4>;
696*4882a593Smuzhiyun	};
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun	func_96m_fclk: func_96m_fclk {
699*4882a593Smuzhiyun		#clock-cells = <0>;
700*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
701*4882a593Smuzhiyun		clocks = <&dpll_per_m2x2_ck>;
702*4882a593Smuzhiyun		clock-mult = <1>;
703*4882a593Smuzhiyun		clock-div = <2>;
704*4882a593Smuzhiyun	};
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun	l3init_60m_fclk: l3init_60m_fclk@104 {
707*4882a593Smuzhiyun		#clock-cells = <0>;
708*4882a593Smuzhiyun		compatible = "ti,divider-clock";
709*4882a593Smuzhiyun		clocks = <&dpll_usb_m2_ck>;
710*4882a593Smuzhiyun		reg = <0x0104>;
711*4882a593Smuzhiyun		ti,dividers = <1>, <8>;
712*4882a593Smuzhiyun	};
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun	iss_ctrlclk: iss_ctrlclk@1320 {
715*4882a593Smuzhiyun		#clock-cells = <0>;
716*4882a593Smuzhiyun		compatible = "ti,gate-clock";
717*4882a593Smuzhiyun		clocks = <&func_96m_fclk>;
718*4882a593Smuzhiyun		ti,bit-shift = <8>;
719*4882a593Smuzhiyun		reg = <0x1320>;
720*4882a593Smuzhiyun	};
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun	lli_txphy_clk: lli_txphy_clk@f20 {
723*4882a593Smuzhiyun		#clock-cells = <0>;
724*4882a593Smuzhiyun		compatible = "ti,gate-clock";
725*4882a593Smuzhiyun		clocks = <&dpll_unipro1_clkdcoldo>;
726*4882a593Smuzhiyun		ti,bit-shift = <8>;
727*4882a593Smuzhiyun		reg = <0x0f20>;
728*4882a593Smuzhiyun	};
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun	lli_txphy_ls_clk: lli_txphy_ls_clk@f20 {
731*4882a593Smuzhiyun		#clock-cells = <0>;
732*4882a593Smuzhiyun		compatible = "ti,gate-clock";
733*4882a593Smuzhiyun		clocks = <&dpll_unipro1_m2_ck>;
734*4882a593Smuzhiyun		ti,bit-shift = <9>;
735*4882a593Smuzhiyun		reg = <0x0f20>;
736*4882a593Smuzhiyun	};
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun	usb_phy_cm_clk32k: usb_phy_cm_clk32k@640 {
739*4882a593Smuzhiyun		#clock-cells = <0>;
740*4882a593Smuzhiyun		compatible = "ti,gate-clock";
741*4882a593Smuzhiyun		clocks = <&sys_32k_ck>;
742*4882a593Smuzhiyun		ti,bit-shift = <8>;
743*4882a593Smuzhiyun		reg = <0x0640>;
744*4882a593Smuzhiyun	};
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun	fdif_fclk: fdif_fclk@1328 {
747*4882a593Smuzhiyun		#clock-cells = <0>;
748*4882a593Smuzhiyun		compatible = "ti,divider-clock";
749*4882a593Smuzhiyun		clocks = <&dpll_per_h11x2_ck>;
750*4882a593Smuzhiyun		ti,bit-shift = <24>;
751*4882a593Smuzhiyun		ti,max-div = <2>;
752*4882a593Smuzhiyun		reg = <0x1328>;
753*4882a593Smuzhiyun	};
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun	gpu_core_gclk_mux: gpu_core_gclk_mux@1520 {
756*4882a593Smuzhiyun		#clock-cells = <0>;
757*4882a593Smuzhiyun		compatible = "ti,mux-clock";
758*4882a593Smuzhiyun		clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>;
759*4882a593Smuzhiyun		ti,bit-shift = <24>;
760*4882a593Smuzhiyun		reg = <0x1520>;
761*4882a593Smuzhiyun	};
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun	gpu_hyd_gclk_mux: gpu_hyd_gclk_mux@1520 {
764*4882a593Smuzhiyun		#clock-cells = <0>;
765*4882a593Smuzhiyun		compatible = "ti,mux-clock";
766*4882a593Smuzhiyun		clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>;
767*4882a593Smuzhiyun		ti,bit-shift = <25>;
768*4882a593Smuzhiyun		reg = <0x1520>;
769*4882a593Smuzhiyun	};
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun	hsi_fclk: hsi_fclk@1638 {
772*4882a593Smuzhiyun		#clock-cells = <0>;
773*4882a593Smuzhiyun		compatible = "ti,divider-clock";
774*4882a593Smuzhiyun		clocks = <&dpll_per_m2x2_ck>;
775*4882a593Smuzhiyun		ti,bit-shift = <24>;
776*4882a593Smuzhiyun		ti,max-div = <2>;
777*4882a593Smuzhiyun		reg = <0x1638>;
778*4882a593Smuzhiyun	};
779*4882a593Smuzhiyun};
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun&cm_core_clockdomains {
782*4882a593Smuzhiyun	l3init_clkdm: l3init_clkdm {
783*4882a593Smuzhiyun		compatible = "ti,clockdomain";
784*4882a593Smuzhiyun		clocks = <&dpll_usb_ck>;
785*4882a593Smuzhiyun	};
786*4882a593Smuzhiyun};
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun&scrm_clocks {
789*4882a593Smuzhiyun	auxclk0_src_gate_ck: auxclk0_src_gate_ck@310 {
790*4882a593Smuzhiyun		#clock-cells = <0>;
791*4882a593Smuzhiyun		compatible = "ti,composite-no-wait-gate-clock";
792*4882a593Smuzhiyun		clocks = <&dpll_core_m3x2_ck>;
793*4882a593Smuzhiyun		ti,bit-shift = <8>;
794*4882a593Smuzhiyun		reg = <0x0310>;
795*4882a593Smuzhiyun	};
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun	auxclk0_src_mux_ck: auxclk0_src_mux_ck@310 {
798*4882a593Smuzhiyun		#clock-cells = <0>;
799*4882a593Smuzhiyun		compatible = "ti,composite-mux-clock";
800*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
801*4882a593Smuzhiyun		ti,bit-shift = <1>;
802*4882a593Smuzhiyun		reg = <0x0310>;
803*4882a593Smuzhiyun	};
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun	auxclk0_src_ck: auxclk0_src_ck {
806*4882a593Smuzhiyun		#clock-cells = <0>;
807*4882a593Smuzhiyun		compatible = "ti,composite-clock";
808*4882a593Smuzhiyun		clocks = <&auxclk0_src_gate_ck>, <&auxclk0_src_mux_ck>;
809*4882a593Smuzhiyun	};
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun	auxclk0_ck: auxclk0_ck@310 {
812*4882a593Smuzhiyun		#clock-cells = <0>;
813*4882a593Smuzhiyun		compatible = "ti,divider-clock";
814*4882a593Smuzhiyun		clocks = <&auxclk0_src_ck>;
815*4882a593Smuzhiyun		ti,bit-shift = <16>;
816*4882a593Smuzhiyun		ti,max-div = <16>;
817*4882a593Smuzhiyun		reg = <0x0310>;
818*4882a593Smuzhiyun	};
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun	auxclk1_src_gate_ck: auxclk1_src_gate_ck@314 {
821*4882a593Smuzhiyun		#clock-cells = <0>;
822*4882a593Smuzhiyun		compatible = "ti,composite-no-wait-gate-clock";
823*4882a593Smuzhiyun		clocks = <&dpll_core_m3x2_ck>;
824*4882a593Smuzhiyun		ti,bit-shift = <8>;
825*4882a593Smuzhiyun		reg = <0x0314>;
826*4882a593Smuzhiyun	};
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun	auxclk1_src_mux_ck: auxclk1_src_mux_ck@314 {
829*4882a593Smuzhiyun		#clock-cells = <0>;
830*4882a593Smuzhiyun		compatible = "ti,composite-mux-clock";
831*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
832*4882a593Smuzhiyun		ti,bit-shift = <1>;
833*4882a593Smuzhiyun		reg = <0x0314>;
834*4882a593Smuzhiyun	};
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun	auxclk1_src_ck: auxclk1_src_ck {
837*4882a593Smuzhiyun		#clock-cells = <0>;
838*4882a593Smuzhiyun		compatible = "ti,composite-clock";
839*4882a593Smuzhiyun		clocks = <&auxclk1_src_gate_ck>, <&auxclk1_src_mux_ck>;
840*4882a593Smuzhiyun	};
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun	auxclk1_ck: auxclk1_ck@314 {
843*4882a593Smuzhiyun		#clock-cells = <0>;
844*4882a593Smuzhiyun		compatible = "ti,divider-clock";
845*4882a593Smuzhiyun		clocks = <&auxclk1_src_ck>;
846*4882a593Smuzhiyun		ti,bit-shift = <16>;
847*4882a593Smuzhiyun		ti,max-div = <16>;
848*4882a593Smuzhiyun		reg = <0x0314>;
849*4882a593Smuzhiyun	};
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun	auxclk2_src_gate_ck: auxclk2_src_gate_ck@318 {
852*4882a593Smuzhiyun		#clock-cells = <0>;
853*4882a593Smuzhiyun		compatible = "ti,composite-no-wait-gate-clock";
854*4882a593Smuzhiyun		clocks = <&dpll_core_m3x2_ck>;
855*4882a593Smuzhiyun		ti,bit-shift = <8>;
856*4882a593Smuzhiyun		reg = <0x0318>;
857*4882a593Smuzhiyun	};
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun	auxclk2_src_mux_ck: auxclk2_src_mux_ck@318 {
860*4882a593Smuzhiyun		#clock-cells = <0>;
861*4882a593Smuzhiyun		compatible = "ti,composite-mux-clock";
862*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
863*4882a593Smuzhiyun		ti,bit-shift = <1>;
864*4882a593Smuzhiyun		reg = <0x0318>;
865*4882a593Smuzhiyun	};
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun	auxclk2_src_ck: auxclk2_src_ck {
868*4882a593Smuzhiyun		#clock-cells = <0>;
869*4882a593Smuzhiyun		compatible = "ti,composite-clock";
870*4882a593Smuzhiyun		clocks = <&auxclk2_src_gate_ck>, <&auxclk2_src_mux_ck>;
871*4882a593Smuzhiyun	};
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun	auxclk2_ck: auxclk2_ck@318 {
874*4882a593Smuzhiyun		#clock-cells = <0>;
875*4882a593Smuzhiyun		compatible = "ti,divider-clock";
876*4882a593Smuzhiyun		clocks = <&auxclk2_src_ck>;
877*4882a593Smuzhiyun		ti,bit-shift = <16>;
878*4882a593Smuzhiyun		ti,max-div = <16>;
879*4882a593Smuzhiyun		reg = <0x0318>;
880*4882a593Smuzhiyun	};
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun	auxclk3_src_gate_ck: auxclk3_src_gate_ck@31c {
883*4882a593Smuzhiyun		#clock-cells = <0>;
884*4882a593Smuzhiyun		compatible = "ti,composite-no-wait-gate-clock";
885*4882a593Smuzhiyun		clocks = <&dpll_core_m3x2_ck>;
886*4882a593Smuzhiyun		ti,bit-shift = <8>;
887*4882a593Smuzhiyun		reg = <0x031c>;
888*4882a593Smuzhiyun	};
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun	auxclk3_src_mux_ck: auxclk3_src_mux_ck@31c {
891*4882a593Smuzhiyun		#clock-cells = <0>;
892*4882a593Smuzhiyun		compatible = "ti,composite-mux-clock";
893*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
894*4882a593Smuzhiyun		ti,bit-shift = <1>;
895*4882a593Smuzhiyun		reg = <0x031c>;
896*4882a593Smuzhiyun	};
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun	auxclk3_src_ck: auxclk3_src_ck {
899*4882a593Smuzhiyun		#clock-cells = <0>;
900*4882a593Smuzhiyun		compatible = "ti,composite-clock";
901*4882a593Smuzhiyun		clocks = <&auxclk3_src_gate_ck>, <&auxclk3_src_mux_ck>;
902*4882a593Smuzhiyun	};
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun	auxclk3_ck: auxclk3_ck@31c {
905*4882a593Smuzhiyun		#clock-cells = <0>;
906*4882a593Smuzhiyun		compatible = "ti,divider-clock";
907*4882a593Smuzhiyun		clocks = <&auxclk3_src_ck>;
908*4882a593Smuzhiyun		ti,bit-shift = <16>;
909*4882a593Smuzhiyun		ti,max-div = <16>;
910*4882a593Smuzhiyun		reg = <0x031c>;
911*4882a593Smuzhiyun	};
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun	auxclk4_src_gate_ck: auxclk4_src_gate_ck@320 {
914*4882a593Smuzhiyun		#clock-cells = <0>;
915*4882a593Smuzhiyun		compatible = "ti,composite-no-wait-gate-clock";
916*4882a593Smuzhiyun		clocks = <&dpll_core_m3x2_ck>;
917*4882a593Smuzhiyun		ti,bit-shift = <8>;
918*4882a593Smuzhiyun		reg = <0x0320>;
919*4882a593Smuzhiyun	};
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun	auxclk4_src_mux_ck: auxclk4_src_mux_ck@320 {
922*4882a593Smuzhiyun		#clock-cells = <0>;
923*4882a593Smuzhiyun		compatible = "ti,composite-mux-clock";
924*4882a593Smuzhiyun		clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
925*4882a593Smuzhiyun		ti,bit-shift = <1>;
926*4882a593Smuzhiyun		reg = <0x0320>;
927*4882a593Smuzhiyun	};
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun	auxclk4_src_ck: auxclk4_src_ck {
930*4882a593Smuzhiyun		#clock-cells = <0>;
931*4882a593Smuzhiyun		compatible = "ti,composite-clock";
932*4882a593Smuzhiyun		clocks = <&auxclk4_src_gate_ck>, <&auxclk4_src_mux_ck>;
933*4882a593Smuzhiyun	};
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun	auxclk4_ck: auxclk4_ck@320 {
936*4882a593Smuzhiyun		#clock-cells = <0>;
937*4882a593Smuzhiyun		compatible = "ti,divider-clock";
938*4882a593Smuzhiyun		clocks = <&auxclk4_src_ck>;
939*4882a593Smuzhiyun		ti,bit-shift = <16>;
940*4882a593Smuzhiyun		ti,max-div = <16>;
941*4882a593Smuzhiyun		reg = <0x0320>;
942*4882a593Smuzhiyun	};
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun	auxclkreq0_ck: auxclkreq0_ck@210 {
945*4882a593Smuzhiyun		#clock-cells = <0>;
946*4882a593Smuzhiyun		compatible = "ti,mux-clock";
947*4882a593Smuzhiyun		clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;
948*4882a593Smuzhiyun		ti,bit-shift = <2>;
949*4882a593Smuzhiyun		reg = <0x0210>;
950*4882a593Smuzhiyun	};
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun	auxclkreq1_ck: auxclkreq1_ck@214 {
953*4882a593Smuzhiyun		#clock-cells = <0>;
954*4882a593Smuzhiyun		compatible = "ti,mux-clock";
955*4882a593Smuzhiyun		clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;
956*4882a593Smuzhiyun		ti,bit-shift = <2>;
957*4882a593Smuzhiyun		reg = <0x0214>;
958*4882a593Smuzhiyun	};
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun	auxclkreq2_ck: auxclkreq2_ck@218 {
961*4882a593Smuzhiyun		#clock-cells = <0>;
962*4882a593Smuzhiyun		compatible = "ti,mux-clock";
963*4882a593Smuzhiyun		clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;
964*4882a593Smuzhiyun		ti,bit-shift = <2>;
965*4882a593Smuzhiyun		reg = <0x0218>;
966*4882a593Smuzhiyun	};
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun	auxclkreq3_ck: auxclkreq3_ck@21c {
969*4882a593Smuzhiyun		#clock-cells = <0>;
970*4882a593Smuzhiyun		compatible = "ti,mux-clock";
971*4882a593Smuzhiyun		clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;
972*4882a593Smuzhiyun		ti,bit-shift = <2>;
973*4882a593Smuzhiyun		reg = <0x021c>;
974*4882a593Smuzhiyun	};
975*4882a593Smuzhiyun};
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun&cm_core_aon {
978*4882a593Smuzhiyun	mpu_cm: mpu_cm@300 {
979*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
980*4882a593Smuzhiyun		reg = <0x300 0x100>;
981*4882a593Smuzhiyun		#address-cells = <1>;
982*4882a593Smuzhiyun		#size-cells = <1>;
983*4882a593Smuzhiyun		ranges = <0 0x300 0x100>;
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun		mpu_clkctrl: clk@20 {
986*4882a593Smuzhiyun			compatible = "ti,clkctrl";
987*4882a593Smuzhiyun			reg = <0x20 0x4>;
988*4882a593Smuzhiyun			#clock-cells = <2>;
989*4882a593Smuzhiyun		};
990*4882a593Smuzhiyun	};
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun	dsp_cm: dsp_cm@400 {
993*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
994*4882a593Smuzhiyun		reg = <0x400 0x100>;
995*4882a593Smuzhiyun		#address-cells = <1>;
996*4882a593Smuzhiyun		#size-cells = <1>;
997*4882a593Smuzhiyun		ranges = <0 0x400 0x100>;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun		dsp_clkctrl: clk@20 {
1000*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1001*4882a593Smuzhiyun			reg = <0x20 0x4>;
1002*4882a593Smuzhiyun			#clock-cells = <2>;
1003*4882a593Smuzhiyun		};
1004*4882a593Smuzhiyun	};
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun	abe_cm: abe_cm@500 {
1007*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1008*4882a593Smuzhiyun		reg = <0x500 0x100>;
1009*4882a593Smuzhiyun		#address-cells = <1>;
1010*4882a593Smuzhiyun		#size-cells = <1>;
1011*4882a593Smuzhiyun		ranges = <0 0x500 0x100>;
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun		abe_clkctrl: clk@20 {
1014*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1015*4882a593Smuzhiyun			reg = <0x20 0x64>;
1016*4882a593Smuzhiyun			#clock-cells = <2>;
1017*4882a593Smuzhiyun		};
1018*4882a593Smuzhiyun	};
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun};
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun&cm_core {
1023*4882a593Smuzhiyun	l3main1_cm: l3main1_cm@700 {
1024*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1025*4882a593Smuzhiyun		reg = <0x700 0x100>;
1026*4882a593Smuzhiyun		#address-cells = <1>;
1027*4882a593Smuzhiyun		#size-cells = <1>;
1028*4882a593Smuzhiyun		ranges = <0 0x700 0x100>;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun		l3main1_clkctrl: clk@20 {
1031*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1032*4882a593Smuzhiyun			reg = <0x20 0x4>;
1033*4882a593Smuzhiyun			#clock-cells = <2>;
1034*4882a593Smuzhiyun		};
1035*4882a593Smuzhiyun	};
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun	l3main2_cm: l3main2_cm@800 {
1038*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1039*4882a593Smuzhiyun		reg = <0x800 0x100>;
1040*4882a593Smuzhiyun		#address-cells = <1>;
1041*4882a593Smuzhiyun		#size-cells = <1>;
1042*4882a593Smuzhiyun		ranges = <0 0x800 0x100>;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun		l3main2_clkctrl: clk@20 {
1045*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1046*4882a593Smuzhiyun			reg = <0x20 0x4>;
1047*4882a593Smuzhiyun			#clock-cells = <2>;
1048*4882a593Smuzhiyun		};
1049*4882a593Smuzhiyun	};
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun	ipu_cm: ipu_cm@900 {
1052*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1053*4882a593Smuzhiyun		reg = <0x900 0x100>;
1054*4882a593Smuzhiyun		#address-cells = <1>;
1055*4882a593Smuzhiyun		#size-cells = <1>;
1056*4882a593Smuzhiyun		ranges = <0 0x900 0x100>;
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun		ipu_clkctrl: clk@20 {
1059*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1060*4882a593Smuzhiyun			reg = <0x20 0x4>;
1061*4882a593Smuzhiyun			#clock-cells = <2>;
1062*4882a593Smuzhiyun		};
1063*4882a593Smuzhiyun	};
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun	dma_cm: dma_cm@a00 {
1066*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1067*4882a593Smuzhiyun		reg = <0xa00 0x100>;
1068*4882a593Smuzhiyun		#address-cells = <1>;
1069*4882a593Smuzhiyun		#size-cells = <1>;
1070*4882a593Smuzhiyun		ranges = <0 0xa00 0x100>;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun		dma_clkctrl: clk@20 {
1073*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1074*4882a593Smuzhiyun			reg = <0x20 0x4>;
1075*4882a593Smuzhiyun			#clock-cells = <2>;
1076*4882a593Smuzhiyun		};
1077*4882a593Smuzhiyun	};
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun	emif_cm: emif_cm@b00 {
1080*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1081*4882a593Smuzhiyun		reg = <0xb00 0x100>;
1082*4882a593Smuzhiyun		#address-cells = <1>;
1083*4882a593Smuzhiyun		#size-cells = <1>;
1084*4882a593Smuzhiyun		ranges = <0 0xb00 0x100>;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun		emif_clkctrl: clk@20 {
1087*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1088*4882a593Smuzhiyun			reg = <0x20 0x1c>;
1089*4882a593Smuzhiyun			#clock-cells = <2>;
1090*4882a593Smuzhiyun		};
1091*4882a593Smuzhiyun	};
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun	l4cfg_cm: l4cfg_cm@d00 {
1094*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1095*4882a593Smuzhiyun		reg = <0xd00 0x100>;
1096*4882a593Smuzhiyun		#address-cells = <1>;
1097*4882a593Smuzhiyun		#size-cells = <1>;
1098*4882a593Smuzhiyun		ranges = <0 0xd00 0x100>;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun		l4cfg_clkctrl: clk@20 {
1101*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1102*4882a593Smuzhiyun			reg = <0x20 0x14>;
1103*4882a593Smuzhiyun			#clock-cells = <2>;
1104*4882a593Smuzhiyun		};
1105*4882a593Smuzhiyun	};
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun	l3instr_cm: l3instr_cm@e00 {
1108*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1109*4882a593Smuzhiyun		reg = <0xe00 0x100>;
1110*4882a593Smuzhiyun		#address-cells = <1>;
1111*4882a593Smuzhiyun		#size-cells = <1>;
1112*4882a593Smuzhiyun		ranges = <0 0xe00 0x100>;
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun		l3instr_clkctrl: clk@20 {
1115*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1116*4882a593Smuzhiyun			reg = <0x20 0xc>;
1117*4882a593Smuzhiyun			#clock-cells = <2>;
1118*4882a593Smuzhiyun		};
1119*4882a593Smuzhiyun	};
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun	l4per_cm: l4per_cm@1000 {
1122*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1123*4882a593Smuzhiyun		reg = <0x1000 0x200>;
1124*4882a593Smuzhiyun		#address-cells = <1>;
1125*4882a593Smuzhiyun		#size-cells = <1>;
1126*4882a593Smuzhiyun		ranges = <0 0x1000 0x200>;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun		l4per_clkctrl: clock@20 {
1129*4882a593Smuzhiyun			compatible = "ti,clkctrl-l4per", "ti,clkctrl";
1130*4882a593Smuzhiyun			reg = <0x20 0x15c>;
1131*4882a593Smuzhiyun			#clock-cells = <2>;
1132*4882a593Smuzhiyun		};
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun		l4sec_clkctrl: clock@1a0 {
1135*4882a593Smuzhiyun			compatible = "ti,clkctrl-l4sec", "ti,clkctrl";
1136*4882a593Smuzhiyun			reg = <0x1a0 0x3c>;
1137*4882a593Smuzhiyun			#clock-cells = <2>;
1138*4882a593Smuzhiyun		};
1139*4882a593Smuzhiyun	};
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun	dss_cm: dss_cm@1400 {
1142*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1143*4882a593Smuzhiyun		reg = <0x1400 0x100>;
1144*4882a593Smuzhiyun		#address-cells = <1>;
1145*4882a593Smuzhiyun		#size-cells = <1>;
1146*4882a593Smuzhiyun		ranges = <0 0x1400 0x100>;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun		dss_clkctrl: clk@20 {
1149*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1150*4882a593Smuzhiyun			reg = <0x20 0x4>;
1151*4882a593Smuzhiyun			#clock-cells = <2>;
1152*4882a593Smuzhiyun		};
1153*4882a593Smuzhiyun	};
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun	gpu_cm: gpu_cm@1500 {
1156*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1157*4882a593Smuzhiyun		reg = <0x1500 0x100>;
1158*4882a593Smuzhiyun		#address-cells = <1>;
1159*4882a593Smuzhiyun		#size-cells = <1>;
1160*4882a593Smuzhiyun		ranges = <0 0x1500 0x100>;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun		gpu_clkctrl: clk@20 {
1163*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1164*4882a593Smuzhiyun			reg = <0x20 0x4>;
1165*4882a593Smuzhiyun			#clock-cells = <2>;
1166*4882a593Smuzhiyun		};
1167*4882a593Smuzhiyun	};
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun	l3init_cm: l3init_cm@1600 {
1170*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1171*4882a593Smuzhiyun		reg = <0x1600 0x100>;
1172*4882a593Smuzhiyun		#address-cells = <1>;
1173*4882a593Smuzhiyun		#size-cells = <1>;
1174*4882a593Smuzhiyun		ranges = <0 0x1600 0x100>;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun		l3init_clkctrl: clk@20 {
1177*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1178*4882a593Smuzhiyun			reg = <0x20 0xd4>;
1179*4882a593Smuzhiyun			#clock-cells = <2>;
1180*4882a593Smuzhiyun		};
1181*4882a593Smuzhiyun	};
1182*4882a593Smuzhiyun};
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun&prm {
1185*4882a593Smuzhiyun	wkupaon_cm: wkupaon_cm@1900 {
1186*4882a593Smuzhiyun		compatible = "ti,omap4-cm";
1187*4882a593Smuzhiyun		reg = <0x1900 0x100>;
1188*4882a593Smuzhiyun		#address-cells = <1>;
1189*4882a593Smuzhiyun		#size-cells = <1>;
1190*4882a593Smuzhiyun		ranges = <0 0x1900 0x100>;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun		wkupaon_clkctrl: clk@20 {
1193*4882a593Smuzhiyun			compatible = "ti,clkctrl";
1194*4882a593Smuzhiyun			reg = <0x20 0x5c>;
1195*4882a593Smuzhiyun			#clock-cells = <2>;
1196*4882a593Smuzhiyun		};
1197*4882a593Smuzhiyun	};
1198*4882a593Smuzhiyun};
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun&scm_wkup_pad_conf_clocks {
1201*4882a593Smuzhiyun	fref_xtal_ck: fref_xtal_ck {
1202*4882a593Smuzhiyun		#clock-cells = <0>;
1203*4882a593Smuzhiyun		compatible = "ti,gate-clock";
1204*4882a593Smuzhiyun		clocks = <&sys_clkin>;
1205*4882a593Smuzhiyun		ti,bit-shift = <28>;
1206*4882a593Smuzhiyun		reg = <0x14>;
1207*4882a593Smuzhiyun	};
1208*4882a593Smuzhiyun};
1209