1*4882a593Smuzhiyun&l4_abe { /* 0x40100000 */ 2*4882a593Smuzhiyun compatible = "ti,omap5-l4-abe", "simple-pm-bus"; 3*4882a593Smuzhiyun reg = <0x40100000 0x400>, 4*4882a593Smuzhiyun <0x40100400 0x400>; 5*4882a593Smuzhiyun reg-names = "la", "ap"; 6*4882a593Smuzhiyun power-domains = <&prm_abe>; 7*4882a593Smuzhiyun /* OMAP5_L4_ABE_CLKCTRL is read-only */ 8*4882a593Smuzhiyun #address-cells = <1>; 9*4882a593Smuzhiyun #size-cells = <1>; 10*4882a593Smuzhiyun ranges = <0x00000000 0x40100000 0x100000>, /* segment 0 */ 11*4882a593Smuzhiyun <0x49000000 0x49000000 0x100000>; 12*4882a593Smuzhiyun segment@0 { /* 0x40100000 */ 13*4882a593Smuzhiyun compatible = "simple-pm-bus"; 14*4882a593Smuzhiyun #address-cells = <1>; 15*4882a593Smuzhiyun #size-cells = <1>; 16*4882a593Smuzhiyun ranges = 17*4882a593Smuzhiyun /* CPU to L4 ABE mapping */ 18*4882a593Smuzhiyun <0x00000000 0x00000000 0x000400>, /* ap 0 */ 19*4882a593Smuzhiyun <0x00000400 0x00000400 0x000400>, /* ap 1 */ 20*4882a593Smuzhiyun <0x00022000 0x00022000 0x001000>, /* ap 2 */ 21*4882a593Smuzhiyun <0x00023000 0x00023000 0x001000>, /* ap 3 */ 22*4882a593Smuzhiyun <0x00024000 0x00024000 0x001000>, /* ap 4 */ 23*4882a593Smuzhiyun <0x00025000 0x00025000 0x001000>, /* ap 5 */ 24*4882a593Smuzhiyun <0x00026000 0x00026000 0x001000>, /* ap 6 */ 25*4882a593Smuzhiyun <0x00027000 0x00027000 0x001000>, /* ap 7 */ 26*4882a593Smuzhiyun <0x00028000 0x00028000 0x001000>, /* ap 8 */ 27*4882a593Smuzhiyun <0x00029000 0x00029000 0x001000>, /* ap 9 */ 28*4882a593Smuzhiyun <0x0002a000 0x0002a000 0x001000>, /* ap 10 */ 29*4882a593Smuzhiyun <0x0002b000 0x0002b000 0x001000>, /* ap 11 */ 30*4882a593Smuzhiyun <0x0002e000 0x0002e000 0x001000>, /* ap 12 */ 31*4882a593Smuzhiyun <0x0002f000 0x0002f000 0x001000>, /* ap 13 */ 32*4882a593Smuzhiyun <0x00030000 0x00030000 0x001000>, /* ap 14 */ 33*4882a593Smuzhiyun <0x00031000 0x00031000 0x001000>, /* ap 15 */ 34*4882a593Smuzhiyun <0x00032000 0x00032000 0x001000>, /* ap 16 */ 35*4882a593Smuzhiyun <0x00033000 0x00033000 0x001000>, /* ap 17 */ 36*4882a593Smuzhiyun <0x00038000 0x00038000 0x001000>, /* ap 18 */ 37*4882a593Smuzhiyun <0x00039000 0x00039000 0x001000>, /* ap 19 */ 38*4882a593Smuzhiyun <0x0003a000 0x0003a000 0x001000>, /* ap 20 */ 39*4882a593Smuzhiyun <0x0003b000 0x0003b000 0x001000>, /* ap 21 */ 40*4882a593Smuzhiyun <0x0003c000 0x0003c000 0x001000>, /* ap 22 */ 41*4882a593Smuzhiyun <0x0003d000 0x0003d000 0x001000>, /* ap 23 */ 42*4882a593Smuzhiyun <0x0003e000 0x0003e000 0x001000>, /* ap 24 */ 43*4882a593Smuzhiyun <0x0003f000 0x0003f000 0x001000>, /* ap 25 */ 44*4882a593Smuzhiyun <0x00080000 0x00080000 0x010000>, /* ap 26 */ 45*4882a593Smuzhiyun <0x00080000 0x00080000 0x001000>, /* ap 27 */ 46*4882a593Smuzhiyun <0x000a0000 0x000a0000 0x010000>, /* ap 28 */ 47*4882a593Smuzhiyun <0x000a0000 0x000a0000 0x001000>, /* ap 29 */ 48*4882a593Smuzhiyun <0x000c0000 0x000c0000 0x010000>, /* ap 30 */ 49*4882a593Smuzhiyun <0x000c0000 0x000c0000 0x001000>, /* ap 31 */ 50*4882a593Smuzhiyun <0x000f1000 0x000f1000 0x001000>, /* ap 32 */ 51*4882a593Smuzhiyun <0x000f2000 0x000f2000 0x001000>, /* ap 33 */ 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* L3 to L4 ABE mapping */ 54*4882a593Smuzhiyun <0x49000000 0x49000000 0x000400>, /* ap 0 */ 55*4882a593Smuzhiyun <0x49000400 0x49000400 0x000400>, /* ap 1 */ 56*4882a593Smuzhiyun <0x49022000 0x49022000 0x001000>, /* ap 2 */ 57*4882a593Smuzhiyun <0x49023000 0x49023000 0x001000>, /* ap 3 */ 58*4882a593Smuzhiyun <0x49024000 0x49024000 0x001000>, /* ap 4 */ 59*4882a593Smuzhiyun <0x49025000 0x49025000 0x001000>, /* ap 5 */ 60*4882a593Smuzhiyun <0x49026000 0x49026000 0x001000>, /* ap 6 */ 61*4882a593Smuzhiyun <0x49027000 0x49027000 0x001000>, /* ap 7 */ 62*4882a593Smuzhiyun <0x49028000 0x49028000 0x001000>, /* ap 8 */ 63*4882a593Smuzhiyun <0x49029000 0x49029000 0x001000>, /* ap 9 */ 64*4882a593Smuzhiyun <0x4902a000 0x4902a000 0x001000>, /* ap 10 */ 65*4882a593Smuzhiyun <0x4902b000 0x4902b000 0x001000>, /* ap 11 */ 66*4882a593Smuzhiyun <0x4902e000 0x4902e000 0x001000>, /* ap 12 */ 67*4882a593Smuzhiyun <0x4902f000 0x4902f000 0x001000>, /* ap 13 */ 68*4882a593Smuzhiyun <0x49030000 0x49030000 0x001000>, /* ap 14 */ 69*4882a593Smuzhiyun <0x49031000 0x49031000 0x001000>, /* ap 15 */ 70*4882a593Smuzhiyun <0x49032000 0x49032000 0x001000>, /* ap 16 */ 71*4882a593Smuzhiyun <0x49033000 0x49033000 0x001000>, /* ap 17 */ 72*4882a593Smuzhiyun <0x49038000 0x49038000 0x001000>, /* ap 18 */ 73*4882a593Smuzhiyun <0x49039000 0x49039000 0x001000>, /* ap 19 */ 74*4882a593Smuzhiyun <0x4903a000 0x4903a000 0x001000>, /* ap 20 */ 75*4882a593Smuzhiyun <0x4903b000 0x4903b000 0x001000>, /* ap 21 */ 76*4882a593Smuzhiyun <0x4903c000 0x4903c000 0x001000>, /* ap 22 */ 77*4882a593Smuzhiyun <0x4903d000 0x4903d000 0x001000>, /* ap 23 */ 78*4882a593Smuzhiyun <0x4903e000 0x4903e000 0x001000>, /* ap 24 */ 79*4882a593Smuzhiyun <0x4903f000 0x4903f000 0x001000>, /* ap 25 */ 80*4882a593Smuzhiyun <0x49080000 0x49080000 0x010000>, /* ap 26 */ 81*4882a593Smuzhiyun <0x49080000 0x49080000 0x001000>, /* ap 27 */ 82*4882a593Smuzhiyun <0x490a0000 0x490a0000 0x010000>, /* ap 28 */ 83*4882a593Smuzhiyun <0x490a0000 0x490a0000 0x001000>, /* ap 29 */ 84*4882a593Smuzhiyun <0x490c0000 0x490c0000 0x010000>, /* ap 30 */ 85*4882a593Smuzhiyun <0x490c0000 0x490c0000 0x001000>, /* ap 31 */ 86*4882a593Smuzhiyun <0x490f1000 0x490f1000 0x001000>, /* ap 32 */ 87*4882a593Smuzhiyun <0x490f2000 0x490f2000 0x001000>; /* ap 33 */ 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun target-module@22000 { /* 0x40122000, ap 2 02.0 */ 90*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 91*4882a593Smuzhiyun reg = <0x2208c 0x4>; 92*4882a593Smuzhiyun reg-names = "sysc"; 93*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 94*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 95*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET)>; 96*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 97*4882a593Smuzhiyun <SYSC_IDLE_NO>, 98*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 99*4882a593Smuzhiyun /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */ 100*4882a593Smuzhiyun clocks = <&abe_clkctrl OMAP5_MCBSP1_CLKCTRL 0>; 101*4882a593Smuzhiyun clock-names = "fck"; 102*4882a593Smuzhiyun #address-cells = <1>; 103*4882a593Smuzhiyun #size-cells = <1>; 104*4882a593Smuzhiyun ranges = <0x0 0x22000 0x1000>, 105*4882a593Smuzhiyun <0x49022000 0x49022000 0x1000>; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun mcbsp1: mcbsp@0 { 108*4882a593Smuzhiyun compatible = "ti,omap4-mcbsp"; 109*4882a593Smuzhiyun reg = <0x0 0xff>, /* MPU private access */ 110*4882a593Smuzhiyun <0x49022000 0xff>; /* L3 Interconnect */ 111*4882a593Smuzhiyun reg-names = "mpu", "dma"; 112*4882a593Smuzhiyun interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 113*4882a593Smuzhiyun interrupt-names = "common"; 114*4882a593Smuzhiyun ti,buffer-size = <128>; 115*4882a593Smuzhiyun dmas = <&sdma 33>, 116*4882a593Smuzhiyun <&sdma 34>; 117*4882a593Smuzhiyun dma-names = "tx", "rx"; 118*4882a593Smuzhiyun status = "disabled"; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun target-module@24000 { /* 0x40124000, ap 4 04.0 */ 123*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 124*4882a593Smuzhiyun reg = <0x2408c 0x4>; 125*4882a593Smuzhiyun reg-names = "sysc"; 126*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 127*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 128*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET)>; 129*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 130*4882a593Smuzhiyun <SYSC_IDLE_NO>, 131*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 132*4882a593Smuzhiyun /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */ 133*4882a593Smuzhiyun clocks = <&abe_clkctrl OMAP5_MCBSP2_CLKCTRL 0>; 134*4882a593Smuzhiyun clock-names = "fck"; 135*4882a593Smuzhiyun #address-cells = <1>; 136*4882a593Smuzhiyun #size-cells = <1>; 137*4882a593Smuzhiyun ranges = <0x0 0x24000 0x1000>, 138*4882a593Smuzhiyun <0x49024000 0x49024000 0x1000>; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun mcbsp2: mcbsp@0 { 141*4882a593Smuzhiyun compatible = "ti,omap4-mcbsp"; 142*4882a593Smuzhiyun reg = <0x0 0xff>, /* MPU private access */ 143*4882a593Smuzhiyun <0x49024000 0xff>; /* L3 Interconnect */ 144*4882a593Smuzhiyun reg-names = "mpu", "dma"; 145*4882a593Smuzhiyun interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 146*4882a593Smuzhiyun interrupt-names = "common"; 147*4882a593Smuzhiyun ti,buffer-size = <128>; 148*4882a593Smuzhiyun dmas = <&sdma 17>, 149*4882a593Smuzhiyun <&sdma 18>; 150*4882a593Smuzhiyun dma-names = "tx", "rx"; 151*4882a593Smuzhiyun status = "disabled"; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun target-module@26000 { /* 0x40126000, ap 6 06.0 */ 156*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 157*4882a593Smuzhiyun reg = <0x2608c 0x4>; 158*4882a593Smuzhiyun reg-names = "sysc"; 159*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 160*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 161*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET)>; 162*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 163*4882a593Smuzhiyun <SYSC_IDLE_NO>, 164*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 165*4882a593Smuzhiyun /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */ 166*4882a593Smuzhiyun clocks = <&abe_clkctrl OMAP5_MCBSP3_CLKCTRL 0>; 167*4882a593Smuzhiyun clock-names = "fck"; 168*4882a593Smuzhiyun #address-cells = <1>; 169*4882a593Smuzhiyun #size-cells = <1>; 170*4882a593Smuzhiyun ranges = <0x0 0x26000 0x1000>, 171*4882a593Smuzhiyun <0x49026000 0x49026000 0x1000>; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun mcbsp3: mcbsp@0 { 174*4882a593Smuzhiyun compatible = "ti,omap4-mcbsp"; 175*4882a593Smuzhiyun reg = <0x0 0xff>, /* MPU private access */ 176*4882a593Smuzhiyun <0x49026000 0xff>; /* L3 Interconnect */ 177*4882a593Smuzhiyun reg-names = "mpu", "dma"; 178*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 179*4882a593Smuzhiyun interrupt-names = "common"; 180*4882a593Smuzhiyun ti,buffer-size = <128>; 181*4882a593Smuzhiyun dmas = <&sdma 19>, 182*4882a593Smuzhiyun <&sdma 20>; 183*4882a593Smuzhiyun dma-names = "tx", "rx"; 184*4882a593Smuzhiyun status = "disabled"; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun target-module@28000 { /* 0x40128000, ap 8 08.0 */ 189*4882a593Smuzhiyun compatible = "ti,sysc"; 190*4882a593Smuzhiyun status = "disabled"; 191*4882a593Smuzhiyun #address-cells = <1>; 192*4882a593Smuzhiyun #size-cells = <1>; 193*4882a593Smuzhiyun ranges = <0x0 0x28000 0x1000>, 194*4882a593Smuzhiyun <0x49028000 0x49028000 0x1000>; 195*4882a593Smuzhiyun }; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun target-module@2a000 { /* 0x4012a000, ap 10 0a.0 */ 198*4882a593Smuzhiyun compatible = "ti,sysc"; 199*4882a593Smuzhiyun status = "disabled"; 200*4882a593Smuzhiyun #address-cells = <1>; 201*4882a593Smuzhiyun #size-cells = <1>; 202*4882a593Smuzhiyun ranges = <0x0 0x2a000 0x1000>, 203*4882a593Smuzhiyun <0x4902a000 0x4902a000 0x1000>; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun target-module@2e000 { /* 0x4012e000, ap 12 0c.0 */ 207*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 208*4882a593Smuzhiyun reg = <0x2e000 0x4>, 209*4882a593Smuzhiyun <0x2e010 0x4>; 210*4882a593Smuzhiyun reg-names = "rev", "sysc"; 211*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 212*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 213*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 214*4882a593Smuzhiyun <SYSC_IDLE_NO>, 215*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 216*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 217*4882a593Smuzhiyun /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */ 218*4882a593Smuzhiyun clocks = <&abe_clkctrl OMAP5_DMIC_CLKCTRL 0>; 219*4882a593Smuzhiyun clock-names = "fck"; 220*4882a593Smuzhiyun #address-cells = <1>; 221*4882a593Smuzhiyun #size-cells = <1>; 222*4882a593Smuzhiyun ranges = <0x0 0x2e000 0x1000>, 223*4882a593Smuzhiyun <0x4902e000 0x4902e000 0x1000>; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun dmic: dmic@0 { 226*4882a593Smuzhiyun compatible = "ti,omap4-dmic"; 227*4882a593Smuzhiyun reg = <0x0 0x7f>, /* MPU private access */ 228*4882a593Smuzhiyun <0x4902e000 0x7f>; /* L3 Interconnect */ 229*4882a593Smuzhiyun reg-names = "mpu", "dma"; 230*4882a593Smuzhiyun interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 231*4882a593Smuzhiyun dmas = <&sdma 67>; 232*4882a593Smuzhiyun dma-names = "up_link"; 233*4882a593Smuzhiyun status = "disabled"; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun target-module@30000 { /* 0x40130000, ap 14 0e.0 */ 238*4882a593Smuzhiyun compatible = "ti,sysc"; 239*4882a593Smuzhiyun status = "disabled"; 240*4882a593Smuzhiyun #address-cells = <1>; 241*4882a593Smuzhiyun #size-cells = <1>; 242*4882a593Smuzhiyun ranges = <0x0 0x30000 0x1000>, 243*4882a593Smuzhiyun <0x49030000 0x49030000 0x1000>; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun mcpdm_module: target-module@32000 { /* 0x40132000, ap 16 10.0 */ 247*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 248*4882a593Smuzhiyun reg = <0x32000 0x4>, 249*4882a593Smuzhiyun <0x32010 0x4>; 250*4882a593Smuzhiyun reg-names = "rev", "sysc"; 251*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 252*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 253*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 254*4882a593Smuzhiyun <SYSC_IDLE_NO>, 255*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 256*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 257*4882a593Smuzhiyun /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */ 258*4882a593Smuzhiyun clocks = <&abe_clkctrl OMAP5_MCPDM_CLKCTRL 0>; 259*4882a593Smuzhiyun clock-names = "fck"; 260*4882a593Smuzhiyun #address-cells = <1>; 261*4882a593Smuzhiyun #size-cells = <1>; 262*4882a593Smuzhiyun ranges = <0x0 0x32000 0x1000>, 263*4882a593Smuzhiyun <0x49032000 0x49032000 0x1000>; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun /* Must be only enabled for boards with pdmclk wired */ 266*4882a593Smuzhiyun status = "disabled"; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun mcpdm: mcpdm@0 { 269*4882a593Smuzhiyun compatible = "ti,omap4-mcpdm"; 270*4882a593Smuzhiyun reg = <0x0 0x7f>, /* MPU private access */ 271*4882a593Smuzhiyun <0x49032000 0x7f>; /* L3 Interconnect */ 272*4882a593Smuzhiyun reg-names = "mpu", "dma"; 273*4882a593Smuzhiyun interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 274*4882a593Smuzhiyun dmas = <&sdma 65>, 275*4882a593Smuzhiyun <&sdma 66>; 276*4882a593Smuzhiyun dma-names = "up_link", "dn_link"; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun target-module@38000 { /* 0x40138000, ap 18 12.0 */ 281*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 282*4882a593Smuzhiyun reg = <0x38000 0x4>, 283*4882a593Smuzhiyun <0x38010 0x4>; 284*4882a593Smuzhiyun reg-names = "rev", "sysc"; 285*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 286*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 287*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 288*4882a593Smuzhiyun <SYSC_IDLE_NO>, 289*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 290*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 291*4882a593Smuzhiyun /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */ 292*4882a593Smuzhiyun clocks = <&abe_clkctrl OMAP5_TIMER5_CLKCTRL 0>; 293*4882a593Smuzhiyun clock-names = "fck"; 294*4882a593Smuzhiyun #address-cells = <1>; 295*4882a593Smuzhiyun #size-cells = <1>; 296*4882a593Smuzhiyun ranges = <0x0 0x38000 0x1000>, 297*4882a593Smuzhiyun <0x49038000 0x49038000 0x1000>; 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun timer5: timer@0 { 300*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 301*4882a593Smuzhiyun reg = <0x0 0x80>, 302*4882a593Smuzhiyun <0x49038000 0x80>; 303*4882a593Smuzhiyun clocks = <&abe_clkctrl OMAP5_TIMER5_CLKCTRL 24>, 304*4882a593Smuzhiyun <&dss_syc_gfclk_div>; 305*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 306*4882a593Smuzhiyun interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 307*4882a593Smuzhiyun ti,timer-dsp; 308*4882a593Smuzhiyun ti,timer-pwm; 309*4882a593Smuzhiyun }; 310*4882a593Smuzhiyun }; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun target-module@3a000 { /* 0x4013a000, ap 20 14.0 */ 313*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 314*4882a593Smuzhiyun reg = <0x3a000 0x4>, 315*4882a593Smuzhiyun <0x3a010 0x4>; 316*4882a593Smuzhiyun reg-names = "rev", "sysc"; 317*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 318*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 319*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 320*4882a593Smuzhiyun <SYSC_IDLE_NO>, 321*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 322*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 323*4882a593Smuzhiyun /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */ 324*4882a593Smuzhiyun clocks = <&abe_clkctrl OMAP5_TIMER6_CLKCTRL 0>; 325*4882a593Smuzhiyun clock-names = "fck"; 326*4882a593Smuzhiyun #address-cells = <1>; 327*4882a593Smuzhiyun #size-cells = <1>; 328*4882a593Smuzhiyun ranges = <0x0 0x3a000 0x1000>, 329*4882a593Smuzhiyun <0x4903a000 0x4903a000 0x1000>; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun timer6: timer@0 { 332*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 333*4882a593Smuzhiyun reg = <0x0 0x80>, 334*4882a593Smuzhiyun <0x4903a000 0x80>; 335*4882a593Smuzhiyun clocks = <&abe_clkctrl OMAP5_TIMER6_CLKCTRL 24>, 336*4882a593Smuzhiyun <&dss_syc_gfclk_div>; 337*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 338*4882a593Smuzhiyun interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; 339*4882a593Smuzhiyun ti,timer-dsp; 340*4882a593Smuzhiyun ti,timer-pwm; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun }; 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun target-module@3c000 { /* 0x4013c000, ap 22 16.0 */ 345*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 346*4882a593Smuzhiyun reg = <0x3c000 0x4>, 347*4882a593Smuzhiyun <0x3c010 0x4>; 348*4882a593Smuzhiyun reg-names = "rev", "sysc"; 349*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 350*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 351*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 352*4882a593Smuzhiyun <SYSC_IDLE_NO>, 353*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 354*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 355*4882a593Smuzhiyun /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */ 356*4882a593Smuzhiyun clocks = <&abe_clkctrl OMAP5_TIMER7_CLKCTRL 0>; 357*4882a593Smuzhiyun clock-names = "fck"; 358*4882a593Smuzhiyun #address-cells = <1>; 359*4882a593Smuzhiyun #size-cells = <1>; 360*4882a593Smuzhiyun ranges = <0x0 0x3c000 0x1000>, 361*4882a593Smuzhiyun <0x4903c000 0x4903c000 0x1000>; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun timer7: timer@0 { 364*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 365*4882a593Smuzhiyun reg = <0x0 0x80>, 366*4882a593Smuzhiyun <0x4903c000 0x80>; 367*4882a593Smuzhiyun clocks = <&abe_clkctrl OMAP5_TIMER7_CLKCTRL 24>, 368*4882a593Smuzhiyun <&dss_syc_gfclk_div>; 369*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 370*4882a593Smuzhiyun interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 371*4882a593Smuzhiyun ti,timer-dsp; 372*4882a593Smuzhiyun }; 373*4882a593Smuzhiyun }; 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun target-module@3e000 { /* 0x4013e000, ap 24 18.0 */ 376*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 377*4882a593Smuzhiyun reg = <0x3e000 0x4>, 378*4882a593Smuzhiyun <0x3e010 0x4>; 379*4882a593Smuzhiyun reg-names = "rev", "sysc"; 380*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 381*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 382*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 383*4882a593Smuzhiyun <SYSC_IDLE_NO>, 384*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 385*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 386*4882a593Smuzhiyun /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */ 387*4882a593Smuzhiyun clocks = <&abe_clkctrl OMAP5_TIMER8_CLKCTRL 0>; 388*4882a593Smuzhiyun clock-names = "fck"; 389*4882a593Smuzhiyun #address-cells = <1>; 390*4882a593Smuzhiyun #size-cells = <1>; 391*4882a593Smuzhiyun ranges = <0x0 0x3e000 0x1000>, 392*4882a593Smuzhiyun <0x4903e000 0x4903e000 0x1000>; 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun timer8: timer@0 { 395*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 396*4882a593Smuzhiyun reg = <0x0 0x80>, 397*4882a593Smuzhiyun <0x4903e000 0x80>; 398*4882a593Smuzhiyun clocks = <&abe_clkctrl OMAP5_TIMER8_CLKCTRL 24>, 399*4882a593Smuzhiyun <&dss_syc_gfclk_div>; 400*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 401*4882a593Smuzhiyun interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 402*4882a593Smuzhiyun ti,timer-dsp; 403*4882a593Smuzhiyun ti,timer-pwm; 404*4882a593Smuzhiyun }; 405*4882a593Smuzhiyun }; 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun target-module@80000 { /* 0x40180000, ap 26 1a.0 */ 408*4882a593Smuzhiyun compatible = "ti,sysc"; 409*4882a593Smuzhiyun status = "disabled"; 410*4882a593Smuzhiyun #address-cells = <1>; 411*4882a593Smuzhiyun #size-cells = <1>; 412*4882a593Smuzhiyun ranges = <0x0 0x80000 0x10000>, 413*4882a593Smuzhiyun <0x49080000 0x49080000 0x10000>; 414*4882a593Smuzhiyun }; 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun target-module@a0000 { /* 0x401a0000, ap 28 1c.0 */ 417*4882a593Smuzhiyun compatible = "ti,sysc"; 418*4882a593Smuzhiyun status = "disabled"; 419*4882a593Smuzhiyun #address-cells = <1>; 420*4882a593Smuzhiyun #size-cells = <1>; 421*4882a593Smuzhiyun ranges = <0x0 0xa0000 0x10000>, 422*4882a593Smuzhiyun <0x490a0000 0x490a0000 0x10000>; 423*4882a593Smuzhiyun }; 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun target-module@c0000 { /* 0x401c0000, ap 30 1e.0 */ 426*4882a593Smuzhiyun compatible = "ti,sysc"; 427*4882a593Smuzhiyun status = "disabled"; 428*4882a593Smuzhiyun #address-cells = <1>; 429*4882a593Smuzhiyun #size-cells = <1>; 430*4882a593Smuzhiyun ranges = <0x0 0xc0000 0x10000>, 431*4882a593Smuzhiyun <0x490c0000 0x490c0000 0x10000>; 432*4882a593Smuzhiyun }; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun target-module@f1000 { /* 0x401f1000, ap 32 20.0 */ 435*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 436*4882a593Smuzhiyun reg = <0xf1000 0x4>, 437*4882a593Smuzhiyun <0xf1010 0x4>; 438*4882a593Smuzhiyun reg-names = "rev", "sysc"; 439*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 440*4882a593Smuzhiyun <SYSC_IDLE_NO>, 441*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 442*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 443*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 444*4882a593Smuzhiyun <SYSC_IDLE_NO>, 445*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 446*4882a593Smuzhiyun /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 447*4882a593Smuzhiyun clocks = <&abe_clkctrl OMAP5_AESS_CLKCTRL 0>; 448*4882a593Smuzhiyun clock-names = "fck"; 449*4882a593Smuzhiyun #address-cells = <1>; 450*4882a593Smuzhiyun #size-cells = <1>; 451*4882a593Smuzhiyun ranges = <0x0 0xf1000 0x1000>, 452*4882a593Smuzhiyun <0x490f1000 0x490f1000 0x1000>; 453*4882a593Smuzhiyun }; 454*4882a593Smuzhiyun }; 455*4882a593Smuzhiyun}; 456*4882a593Smuzhiyun 457