1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Source for OMAP34XX/OMAP36XX clock data 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments, Inc. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun&cm_clocks { 8*4882a593Smuzhiyun security_l4_ick2: security_l4_ick2 { 9*4882a593Smuzhiyun #clock-cells = <0>; 10*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 11*4882a593Smuzhiyun clocks = <&l4_ick>; 12*4882a593Smuzhiyun clock-mult = <1>; 13*4882a593Smuzhiyun clock-div = <1>; 14*4882a593Smuzhiyun }; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun aes1_ick: aes1_ick@a14 { 17*4882a593Smuzhiyun #clock-cells = <0>; 18*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 19*4882a593Smuzhiyun clocks = <&security_l4_ick2>; 20*4882a593Smuzhiyun ti,bit-shift = <3>; 21*4882a593Smuzhiyun reg = <0x0a14>; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun rng_ick: rng_ick@a14 { 25*4882a593Smuzhiyun #clock-cells = <0>; 26*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 27*4882a593Smuzhiyun clocks = <&security_l4_ick2>; 28*4882a593Smuzhiyun reg = <0x0a14>; 29*4882a593Smuzhiyun ti,bit-shift = <2>; 30*4882a593Smuzhiyun }; 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun sha11_ick: sha11_ick@a14 { 33*4882a593Smuzhiyun #clock-cells = <0>; 34*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 35*4882a593Smuzhiyun clocks = <&security_l4_ick2>; 36*4882a593Smuzhiyun reg = <0x0a14>; 37*4882a593Smuzhiyun ti,bit-shift = <1>; 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun des1_ick: des1_ick@a14 { 41*4882a593Smuzhiyun #clock-cells = <0>; 42*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 43*4882a593Smuzhiyun clocks = <&security_l4_ick2>; 44*4882a593Smuzhiyun reg = <0x0a14>; 45*4882a593Smuzhiyun ti,bit-shift = <0>; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun cam_mclk: cam_mclk@f00 { 49*4882a593Smuzhiyun #clock-cells = <0>; 50*4882a593Smuzhiyun compatible = "ti,gate-clock"; 51*4882a593Smuzhiyun clocks = <&dpll4_m5x2_ck>; 52*4882a593Smuzhiyun ti,bit-shift = <0>; 53*4882a593Smuzhiyun reg = <0x0f00>; 54*4882a593Smuzhiyun ti,set-rate-parent; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun cam_ick: cam_ick@f10 { 58*4882a593Smuzhiyun #clock-cells = <0>; 59*4882a593Smuzhiyun compatible = "ti,omap3-no-wait-interface-clock"; 60*4882a593Smuzhiyun clocks = <&l4_ick>; 61*4882a593Smuzhiyun reg = <0x0f10>; 62*4882a593Smuzhiyun ti,bit-shift = <0>; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun csi2_96m_fck: csi2_96m_fck@f00 { 66*4882a593Smuzhiyun #clock-cells = <0>; 67*4882a593Smuzhiyun compatible = "ti,gate-clock"; 68*4882a593Smuzhiyun clocks = <&core_96m_fck>; 69*4882a593Smuzhiyun reg = <0x0f00>; 70*4882a593Smuzhiyun ti,bit-shift = <1>; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun security_l3_ick: security_l3_ick { 74*4882a593Smuzhiyun #clock-cells = <0>; 75*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 76*4882a593Smuzhiyun clocks = <&l3_ick>; 77*4882a593Smuzhiyun clock-mult = <1>; 78*4882a593Smuzhiyun clock-div = <1>; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun pka_ick: pka_ick@a14 { 82*4882a593Smuzhiyun #clock-cells = <0>; 83*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 84*4882a593Smuzhiyun clocks = <&security_l3_ick>; 85*4882a593Smuzhiyun reg = <0x0a14>; 86*4882a593Smuzhiyun ti,bit-shift = <4>; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun icr_ick: icr_ick@a10 { 90*4882a593Smuzhiyun #clock-cells = <0>; 91*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 92*4882a593Smuzhiyun clocks = <&core_l4_ick>; 93*4882a593Smuzhiyun reg = <0x0a10>; 94*4882a593Smuzhiyun ti,bit-shift = <29>; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun des2_ick: des2_ick@a10 { 98*4882a593Smuzhiyun #clock-cells = <0>; 99*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 100*4882a593Smuzhiyun clocks = <&core_l4_ick>; 101*4882a593Smuzhiyun reg = <0x0a10>; 102*4882a593Smuzhiyun ti,bit-shift = <26>; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun mspro_ick: mspro_ick@a10 { 106*4882a593Smuzhiyun #clock-cells = <0>; 107*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 108*4882a593Smuzhiyun clocks = <&core_l4_ick>; 109*4882a593Smuzhiyun reg = <0x0a10>; 110*4882a593Smuzhiyun ti,bit-shift = <23>; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun mailboxes_ick: mailboxes_ick@a10 { 114*4882a593Smuzhiyun #clock-cells = <0>; 115*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 116*4882a593Smuzhiyun clocks = <&core_l4_ick>; 117*4882a593Smuzhiyun reg = <0x0a10>; 118*4882a593Smuzhiyun ti,bit-shift = <7>; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun ssi_l4_ick: ssi_l4_ick { 122*4882a593Smuzhiyun #clock-cells = <0>; 123*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 124*4882a593Smuzhiyun clocks = <&l4_ick>; 125*4882a593Smuzhiyun clock-mult = <1>; 126*4882a593Smuzhiyun clock-div = <1>; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun sr1_fck: sr1_fck@c00 { 130*4882a593Smuzhiyun #clock-cells = <0>; 131*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 132*4882a593Smuzhiyun clocks = <&sys_ck>; 133*4882a593Smuzhiyun reg = <0x0c00>; 134*4882a593Smuzhiyun ti,bit-shift = <6>; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun sr2_fck: sr2_fck@c00 { 138*4882a593Smuzhiyun #clock-cells = <0>; 139*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 140*4882a593Smuzhiyun clocks = <&sys_ck>; 141*4882a593Smuzhiyun reg = <0x0c00>; 142*4882a593Smuzhiyun ti,bit-shift = <7>; 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun sr_l4_ick: sr_l4_ick { 146*4882a593Smuzhiyun #clock-cells = <0>; 147*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 148*4882a593Smuzhiyun clocks = <&l4_ick>; 149*4882a593Smuzhiyun clock-mult = <1>; 150*4882a593Smuzhiyun clock-div = <1>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun dpll2_fck: dpll2_fck@40 { 154*4882a593Smuzhiyun #clock-cells = <0>; 155*4882a593Smuzhiyun compatible = "ti,divider-clock"; 156*4882a593Smuzhiyun clocks = <&core_ck>; 157*4882a593Smuzhiyun ti,bit-shift = <19>; 158*4882a593Smuzhiyun ti,max-div = <7>; 159*4882a593Smuzhiyun reg = <0x0040>; 160*4882a593Smuzhiyun ti,index-starts-at-one; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun dpll2_ck: dpll2_ck@4 { 164*4882a593Smuzhiyun #clock-cells = <0>; 165*4882a593Smuzhiyun compatible = "ti,omap3-dpll-clock"; 166*4882a593Smuzhiyun clocks = <&sys_ck>, <&dpll2_fck>; 167*4882a593Smuzhiyun reg = <0x0004>, <0x0024>, <0x0040>, <0x0034>; 168*4882a593Smuzhiyun ti,low-power-stop; 169*4882a593Smuzhiyun ti,lock; 170*4882a593Smuzhiyun ti,low-power-bypass; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun dpll2_m2_ck: dpll2_m2_ck@44 { 174*4882a593Smuzhiyun #clock-cells = <0>; 175*4882a593Smuzhiyun compatible = "ti,divider-clock"; 176*4882a593Smuzhiyun clocks = <&dpll2_ck>; 177*4882a593Smuzhiyun ti,max-div = <31>; 178*4882a593Smuzhiyun reg = <0x0044>; 179*4882a593Smuzhiyun ti,index-starts-at-one; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun iva2_ck: iva2_ck@0 { 183*4882a593Smuzhiyun #clock-cells = <0>; 184*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 185*4882a593Smuzhiyun clocks = <&dpll2_m2_ck>; 186*4882a593Smuzhiyun reg = <0x0000>; 187*4882a593Smuzhiyun ti,bit-shift = <0>; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun modem_fck: modem_fck@a00 { 191*4882a593Smuzhiyun #clock-cells = <0>; 192*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 193*4882a593Smuzhiyun clocks = <&sys_ck>; 194*4882a593Smuzhiyun reg = <0x0a00>; 195*4882a593Smuzhiyun ti,bit-shift = <31>; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun sad2d_ick: sad2d_ick@a10 { 199*4882a593Smuzhiyun #clock-cells = <0>; 200*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 201*4882a593Smuzhiyun clocks = <&l3_ick>; 202*4882a593Smuzhiyun reg = <0x0a10>; 203*4882a593Smuzhiyun ti,bit-shift = <3>; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun mad2d_ick: mad2d_ick@a18 { 207*4882a593Smuzhiyun #clock-cells = <0>; 208*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 209*4882a593Smuzhiyun clocks = <&l3_ick>; 210*4882a593Smuzhiyun reg = <0x0a18>; 211*4882a593Smuzhiyun ti,bit-shift = <3>; 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun mspro_fck: mspro_fck@a00 { 215*4882a593Smuzhiyun #clock-cells = <0>; 216*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 217*4882a593Smuzhiyun clocks = <&core_96m_fck>; 218*4882a593Smuzhiyun reg = <0x0a00>; 219*4882a593Smuzhiyun ti,bit-shift = <23>; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun}; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun&cm_clockdomains { 224*4882a593Smuzhiyun cam_clkdm: cam_clkdm { 225*4882a593Smuzhiyun compatible = "ti,clockdomain"; 226*4882a593Smuzhiyun clocks = <&cam_ick>, <&csi2_96m_fck>; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun iva2_clkdm: iva2_clkdm { 230*4882a593Smuzhiyun compatible = "ti,clockdomain"; 231*4882a593Smuzhiyun clocks = <&iva2_ck>; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun dpll2_clkdm: dpll2_clkdm { 235*4882a593Smuzhiyun compatible = "ti,clockdomain"; 236*4882a593Smuzhiyun clocks = <&dpll2_ck>; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun wkup_clkdm: wkup_clkdm { 240*4882a593Smuzhiyun compatible = "ti,clockdomain"; 241*4882a593Smuzhiyun clocks = <&gpio1_dbck>, <&wdt2_fck>, <&wdt2_ick>, <&wdt1_ick>, 242*4882a593Smuzhiyun <&gpio1_ick>, <&omap_32ksync_ick>, <&gpt12_ick>, 243*4882a593Smuzhiyun <&gpt1_ick>, <&sr1_fck>, <&sr2_fck>; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun d2d_clkdm: d2d_clkdm { 247*4882a593Smuzhiyun compatible = "ti,clockdomain"; 248*4882a593Smuzhiyun clocks = <&modem_fck>, <&sad2d_ick>, <&mad2d_ick>; 249*4882a593Smuzhiyun }; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun core_l4_clkdm: core_l4_clkdm { 252*4882a593Smuzhiyun compatible = "ti,clockdomain"; 253*4882a593Smuzhiyun clocks = <&mmchs2_fck>, <&mmchs1_fck>, <&i2c3_fck>, <&i2c2_fck>, 254*4882a593Smuzhiyun <&i2c1_fck>, <&mcspi4_fck>, <&mcspi3_fck>, 255*4882a593Smuzhiyun <&mcspi2_fck>, <&mcspi1_fck>, <&uart2_fck>, 256*4882a593Smuzhiyun <&uart1_fck>, <&hdq_fck>, <&mmchs2_ick>, <&mmchs1_ick>, 257*4882a593Smuzhiyun <&hdq_ick>, <&mcspi4_ick>, <&mcspi3_ick>, 258*4882a593Smuzhiyun <&mcspi2_ick>, <&mcspi1_ick>, <&i2c3_ick>, <&i2c2_ick>, 259*4882a593Smuzhiyun <&i2c1_ick>, <&uart2_ick>, <&uart1_ick>, <&gpt11_ick>, 260*4882a593Smuzhiyun <&gpt10_ick>, <&mcbsp5_ick>, <&mcbsp1_ick>, 261*4882a593Smuzhiyun <&omapctrl_ick>, <&aes2_ick>, <&sha12_ick>, <&icr_ick>, 262*4882a593Smuzhiyun <&des2_ick>, <&mspro_ick>, <&mailboxes_ick>, 263*4882a593Smuzhiyun <&rng_ick>, <&mspro_fck>; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun}; 266