1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0+ 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2016 Freescale Semiconductor, Inc. 4*4882a593Smuzhiyun * Copyright 2017-2018 NXP 5*4882a593Smuzhiyun * Dong Aisheng <aisheng.dong@nxp.com> 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include <dt-bindings/clock/imx7ulp-clock.h> 9*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun#include "imx7ulp-pinfunc.h" 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/ { 15*4882a593Smuzhiyun interrupt-parent = <&intc>; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #address-cells = <1>; 18*4882a593Smuzhiyun #size-cells = <1>; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun aliases { 21*4882a593Smuzhiyun gpio0 = &gpio_ptc; 22*4882a593Smuzhiyun gpio1 = &gpio_ptd; 23*4882a593Smuzhiyun gpio2 = &gpio_pte; 24*4882a593Smuzhiyun gpio3 = &gpio_ptf; 25*4882a593Smuzhiyun i2c0 = &lpi2c6; 26*4882a593Smuzhiyun i2c1 = &lpi2c7; 27*4882a593Smuzhiyun mmc0 = &usdhc0; 28*4882a593Smuzhiyun mmc1 = &usdhc1; 29*4882a593Smuzhiyun serial0 = &lpuart4; 30*4882a593Smuzhiyun serial1 = &lpuart5; 31*4882a593Smuzhiyun serial2 = &lpuart6; 32*4882a593Smuzhiyun serial3 = &lpuart7; 33*4882a593Smuzhiyun usbphy0 = &usbphy1; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun cpus { 37*4882a593Smuzhiyun #address-cells = <1>; 38*4882a593Smuzhiyun #size-cells = <0>; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun cpu0: cpu@f00 { 41*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 42*4882a593Smuzhiyun device_type = "cpu"; 43*4882a593Smuzhiyun reg = <0xf00>; 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun intc: interrupt-controller@40021000 { 48*4882a593Smuzhiyun compatible = "arm,cortex-a7-gic"; 49*4882a593Smuzhiyun #interrupt-cells = <3>; 50*4882a593Smuzhiyun interrupt-controller; 51*4882a593Smuzhiyun reg = <0x40021000 0x1000>, 52*4882a593Smuzhiyun <0x40022000 0x1000>; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun rosc: clock-rosc { 56*4882a593Smuzhiyun compatible = "fixed-clock"; 57*4882a593Smuzhiyun clock-frequency = <32768>; 58*4882a593Smuzhiyun clock-output-names = "rosc"; 59*4882a593Smuzhiyun #clock-cells = <0>; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun sosc: clock-sosc { 63*4882a593Smuzhiyun compatible = "fixed-clock"; 64*4882a593Smuzhiyun clock-frequency = <24000000>; 65*4882a593Smuzhiyun clock-output-names = "sosc"; 66*4882a593Smuzhiyun #clock-cells = <0>; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun sirc: clock-sirc { 70*4882a593Smuzhiyun compatible = "fixed-clock"; 71*4882a593Smuzhiyun clock-frequency = <16000000>; 72*4882a593Smuzhiyun clock-output-names = "sirc"; 73*4882a593Smuzhiyun #clock-cells = <0>; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun firc: clock-firc { 77*4882a593Smuzhiyun compatible = "fixed-clock"; 78*4882a593Smuzhiyun clock-frequency = <48000000>; 79*4882a593Smuzhiyun clock-output-names = "firc"; 80*4882a593Smuzhiyun #clock-cells = <0>; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun upll: clock-upll { 84*4882a593Smuzhiyun compatible = "fixed-clock"; 85*4882a593Smuzhiyun clock-frequency = <480000000>; 86*4882a593Smuzhiyun clock-output-names = "upll"; 87*4882a593Smuzhiyun #clock-cells = <0>; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun ahbbridge0: bus@40000000 { 91*4882a593Smuzhiyun compatible = "simple-bus"; 92*4882a593Smuzhiyun #address-cells = <1>; 93*4882a593Smuzhiyun #size-cells = <1>; 94*4882a593Smuzhiyun reg = <0x40000000 0x800000>; 95*4882a593Smuzhiyun ranges; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun edma1: dma-controller@40080000 { 98*4882a593Smuzhiyun #dma-cells = <2>; 99*4882a593Smuzhiyun compatible = "fsl,imx7ulp-edma"; 100*4882a593Smuzhiyun reg = <0x40080000 0x2000>, 101*4882a593Smuzhiyun <0x40210000 0x1000>; 102*4882a593Smuzhiyun dma-channels = <32>; 103*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 104*4882a593Smuzhiyun <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 105*4882a593Smuzhiyun <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 106*4882a593Smuzhiyun <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 107*4882a593Smuzhiyun <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 108*4882a593Smuzhiyun <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 109*4882a593Smuzhiyun <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 110*4882a593Smuzhiyun <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 111*4882a593Smuzhiyun <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 112*4882a593Smuzhiyun <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, 113*4882a593Smuzhiyun <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>, 114*4882a593Smuzhiyun <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>, 115*4882a593Smuzhiyun <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 116*4882a593Smuzhiyun <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 117*4882a593Smuzhiyun <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, 118*4882a593Smuzhiyun <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>, 119*4882a593Smuzhiyun <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 120*4882a593Smuzhiyun clock-names = "dma", "dmamux0"; 121*4882a593Smuzhiyun clocks = <&pcc2 IMX7ULP_CLK_DMA1>, 122*4882a593Smuzhiyun <&pcc2 IMX7ULP_CLK_DMA_MUX1>; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun crypto: crypto@40240000 { 126*4882a593Smuzhiyun compatible = "fsl,sec-v4.0"; 127*4882a593Smuzhiyun #address-cells = <1>; 128*4882a593Smuzhiyun #size-cells = <1>; 129*4882a593Smuzhiyun reg = <0x40240000 0x10000>; 130*4882a593Smuzhiyun ranges = <0 0x40240000 0x10000>; 131*4882a593Smuzhiyun clocks = <&pcc2 IMX7ULP_CLK_CAAM>, 132*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>; 133*4882a593Smuzhiyun clock-names = "aclk", "ipg"; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun sec_jr0: jr@1000 { 136*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-job-ring"; 137*4882a593Smuzhiyun reg = <0x1000 0x1000>; 138*4882a593Smuzhiyun interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun sec_jr1: jr@2000 { 142*4882a593Smuzhiyun compatible = "fsl,sec-v4.0-job-ring"; 143*4882a593Smuzhiyun reg = <0x2000 0x1000>; 144*4882a593Smuzhiyun interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun lpuart4: serial@402d0000 { 149*4882a593Smuzhiyun compatible = "fsl,imx7ulp-lpuart"; 150*4882a593Smuzhiyun reg = <0x402d0000 0x1000>; 151*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 152*4882a593Smuzhiyun clocks = <&pcc2 IMX7ULP_CLK_LPUART4>; 153*4882a593Smuzhiyun clock-names = "ipg"; 154*4882a593Smuzhiyun assigned-clocks = <&pcc2 IMX7ULP_CLK_LPUART4>; 155*4882a593Smuzhiyun assigned-clock-parents = <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>; 156*4882a593Smuzhiyun assigned-clock-rates = <24000000>; 157*4882a593Smuzhiyun status = "disabled"; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun lpuart5: serial@402e0000 { 161*4882a593Smuzhiyun compatible = "fsl,imx7ulp-lpuart"; 162*4882a593Smuzhiyun reg = <0x402e0000 0x1000>; 163*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 164*4882a593Smuzhiyun clocks = <&pcc2 IMX7ULP_CLK_LPUART5>; 165*4882a593Smuzhiyun clock-names = "ipg"; 166*4882a593Smuzhiyun assigned-clocks = <&pcc2 IMX7ULP_CLK_LPUART5>; 167*4882a593Smuzhiyun assigned-clock-parents = <&scg1 IMX7ULP_CLK_FIRC>; 168*4882a593Smuzhiyun assigned-clock-rates = <48000000>; 169*4882a593Smuzhiyun status = "disabled"; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun tpm4: pwm@40250000 { 173*4882a593Smuzhiyun compatible = "fsl,imx7ulp-pwm"; 174*4882a593Smuzhiyun reg = <0x40250000 0x1000>; 175*4882a593Smuzhiyun assigned-clocks = <&pcc2 IMX7ULP_CLK_LPTPM4>; 176*4882a593Smuzhiyun assigned-clock-parents = <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>; 177*4882a593Smuzhiyun clocks = <&pcc2 IMX7ULP_CLK_LPTPM4>; 178*4882a593Smuzhiyun #pwm-cells = <3>; 179*4882a593Smuzhiyun status = "disabled"; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun tpm5: tpm@40260000 { 183*4882a593Smuzhiyun compatible = "fsl,imx7ulp-tpm"; 184*4882a593Smuzhiyun reg = <0x40260000 0x1000>; 185*4882a593Smuzhiyun interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 186*4882a593Smuzhiyun clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>, 187*4882a593Smuzhiyun <&pcc2 IMX7ULP_CLK_LPTPM5>; 188*4882a593Smuzhiyun clock-names = "ipg", "per"; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun usbotg1: usb@40330000 { 192*4882a593Smuzhiyun compatible = "fsl,imx7ulp-usb", "fsl,imx6ul-usb"; 193*4882a593Smuzhiyun reg = <0x40330000 0x200>; 194*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 195*4882a593Smuzhiyun clocks = <&pcc2 IMX7ULP_CLK_USB0>; 196*4882a593Smuzhiyun phys = <&usbphy1>; 197*4882a593Smuzhiyun fsl,usbmisc = <&usbmisc1 0>; 198*4882a593Smuzhiyun ahb-burst-config = <0x0>; 199*4882a593Smuzhiyun tx-burst-size-dword = <0x8>; 200*4882a593Smuzhiyun rx-burst-size-dword = <0x8>; 201*4882a593Smuzhiyun status = "disabled"; 202*4882a593Smuzhiyun }; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun usbmisc1: usbmisc@40330200 { 205*4882a593Smuzhiyun compatible = "fsl,imx7ulp-usbmisc", "fsl,imx7d-usbmisc"; 206*4882a593Smuzhiyun #index-cells = <1>; 207*4882a593Smuzhiyun reg = <0x40330200 0x200>; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun usbphy1: usb-phy@40350000 { 211*4882a593Smuzhiyun compatible = "fsl,imx7ulp-usbphy", "fsl,imx6ul-usbphy"; 212*4882a593Smuzhiyun reg = <0x40350000 0x1000>; 213*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 214*4882a593Smuzhiyun clocks = <&pcc2 IMX7ULP_CLK_USB_PHY>; 215*4882a593Smuzhiyun #phy-cells = <0>; 216*4882a593Smuzhiyun }; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun usdhc0: mmc@40370000 { 219*4882a593Smuzhiyun compatible = "fsl,imx7ulp-usdhc", "fsl,imx6sx-usdhc"; 220*4882a593Smuzhiyun reg = <0x40370000 0x10000>; 221*4882a593Smuzhiyun interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; 222*4882a593Smuzhiyun clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>, 223*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_NIC1_DIV>, 224*4882a593Smuzhiyun <&pcc2 IMX7ULP_CLK_USDHC0>; 225*4882a593Smuzhiyun clock-names = "ipg", "ahb", "per"; 226*4882a593Smuzhiyun bus-width = <4>; 227*4882a593Smuzhiyun fsl,tuning-start-tap = <20>; 228*4882a593Smuzhiyun fsl,tuning-step = <2>; 229*4882a593Smuzhiyun status = "disabled"; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun usdhc1: mmc@40380000 { 233*4882a593Smuzhiyun compatible = "fsl,imx7ulp-usdhc", "fsl,imx6sx-usdhc"; 234*4882a593Smuzhiyun reg = <0x40380000 0x10000>; 235*4882a593Smuzhiyun interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 236*4882a593Smuzhiyun clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>, 237*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_NIC1_DIV>, 238*4882a593Smuzhiyun <&pcc2 IMX7ULP_CLK_USDHC1>; 239*4882a593Smuzhiyun clock-names = "ipg", "ahb", "per"; 240*4882a593Smuzhiyun bus-width = <4>; 241*4882a593Smuzhiyun fsl,tuning-start-tap = <20>; 242*4882a593Smuzhiyun fsl,tuning-step = <2>; 243*4882a593Smuzhiyun status = "disabled"; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun scg1: clock-controller@403e0000 { 247*4882a593Smuzhiyun compatible = "fsl,imx7ulp-scg1"; 248*4882a593Smuzhiyun reg = <0x403e0000 0x10000>; 249*4882a593Smuzhiyun clocks = <&rosc>, <&sosc>, <&sirc>, 250*4882a593Smuzhiyun <&firc>, <&upll>; 251*4882a593Smuzhiyun clock-names = "rosc", "sosc", "sirc", 252*4882a593Smuzhiyun "firc", "upll"; 253*4882a593Smuzhiyun #clock-cells = <1>; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun wdog1: watchdog@403d0000 { 257*4882a593Smuzhiyun compatible = "fsl,imx7ulp-wdt"; 258*4882a593Smuzhiyun reg = <0x403d0000 0x10000>; 259*4882a593Smuzhiyun interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 260*4882a593Smuzhiyun clocks = <&pcc2 IMX7ULP_CLK_WDG1>; 261*4882a593Smuzhiyun assigned-clocks = <&pcc2 IMX7ULP_CLK_WDG1>; 262*4882a593Smuzhiyun assigned-clock-parents = <&scg1 IMX7ULP_CLK_FIRC_BUS_CLK>; 263*4882a593Smuzhiyun timeout-sec = <40>; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun pcc2: clock-controller@403f0000 { 267*4882a593Smuzhiyun compatible = "fsl,imx7ulp-pcc2"; 268*4882a593Smuzhiyun reg = <0x403f0000 0x10000>; 269*4882a593Smuzhiyun #clock-cells = <1>; 270*4882a593Smuzhiyun clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>, 271*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_NIC1_DIV>, 272*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_DDR_DIV>, 273*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_APLL_PFD2>, 274*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_APLL_PFD1>, 275*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_APLL_PFD0>, 276*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_UPLL>, 277*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>, 278*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_FIRC_BUS_CLK>, 279*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_ROSC>, 280*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_SPLL_BUS_CLK>; 281*4882a593Smuzhiyun clock-names = "nic1_bus_clk", "nic1_clk", "ddr_clk", 282*4882a593Smuzhiyun "apll_pfd2", "apll_pfd1", "apll_pfd0", 283*4882a593Smuzhiyun "upll", "sosc_bus_clk", 284*4882a593Smuzhiyun "firc_bus_clk", "rosc", "spll_bus_clk"; 285*4882a593Smuzhiyun assigned-clocks = <&pcc2 IMX7ULP_CLK_LPTPM5>; 286*4882a593Smuzhiyun assigned-clock-parents = <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>; 287*4882a593Smuzhiyun }; 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun smc1: clock-controller@40410000 { 290*4882a593Smuzhiyun compatible = "fsl,imx7ulp-smc1"; 291*4882a593Smuzhiyun reg = <0x40410000 0x1000>; 292*4882a593Smuzhiyun #clock-cells = <1>; 293*4882a593Smuzhiyun clocks = <&scg1 IMX7ULP_CLK_CORE_DIV>, 294*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_HSRUN_CORE_DIV>; 295*4882a593Smuzhiyun clock-names = "divcore", "hsrun_divcore"; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun pcc3: clock-controller@40b30000 { 299*4882a593Smuzhiyun compatible = "fsl,imx7ulp-pcc3"; 300*4882a593Smuzhiyun reg = <0x40b30000 0x10000>; 301*4882a593Smuzhiyun #clock-cells = <1>; 302*4882a593Smuzhiyun clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>, 303*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_NIC1_DIV>, 304*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_DDR_DIV>, 305*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_APLL_PFD2>, 306*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_APLL_PFD1>, 307*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_APLL_PFD0>, 308*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_UPLL>, 309*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>, 310*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_FIRC_BUS_CLK>, 311*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_ROSC>, 312*4882a593Smuzhiyun <&scg1 IMX7ULP_CLK_SPLL_BUS_CLK>; 313*4882a593Smuzhiyun clock-names = "nic1_bus_clk", "nic1_clk", "ddr_clk", 314*4882a593Smuzhiyun "apll_pfd2", "apll_pfd1", "apll_pfd0", 315*4882a593Smuzhiyun "upll", "sosc_bus_clk", 316*4882a593Smuzhiyun "firc_bus_clk", "rosc", "spll_bus_clk"; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun }; 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun ahbbridge1: bus@40800000 { 321*4882a593Smuzhiyun compatible = "simple-bus"; 322*4882a593Smuzhiyun #address-cells = <1>; 323*4882a593Smuzhiyun #size-cells = <1>; 324*4882a593Smuzhiyun reg = <0x40800000 0x800000>; 325*4882a593Smuzhiyun ranges; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun lpi2c6: i2c@40a40000 { 328*4882a593Smuzhiyun compatible = "fsl,imx7ulp-lpi2c"; 329*4882a593Smuzhiyun reg = <0x40a40000 0x10000>; 330*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 331*4882a593Smuzhiyun clocks = <&pcc3 IMX7ULP_CLK_LPI2C6>; 332*4882a593Smuzhiyun clock-names = "ipg"; 333*4882a593Smuzhiyun assigned-clocks = <&pcc3 IMX7ULP_CLK_LPI2C6>; 334*4882a593Smuzhiyun assigned-clock-parents = <&scg1 IMX7ULP_CLK_FIRC>; 335*4882a593Smuzhiyun assigned-clock-rates = <48000000>; 336*4882a593Smuzhiyun status = "disabled"; 337*4882a593Smuzhiyun }; 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun lpi2c7: i2c@40a50000 { 340*4882a593Smuzhiyun compatible = "fsl,imx7ulp-lpi2c"; 341*4882a593Smuzhiyun reg = <0x40a50000 0x10000>; 342*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 343*4882a593Smuzhiyun clocks = <&pcc3 IMX7ULP_CLK_LPI2C7>; 344*4882a593Smuzhiyun clock-names = "ipg"; 345*4882a593Smuzhiyun assigned-clocks = <&pcc3 IMX7ULP_CLK_LPI2C7>; 346*4882a593Smuzhiyun assigned-clock-parents = <&scg1 IMX7ULP_CLK_FIRC>; 347*4882a593Smuzhiyun assigned-clock-rates = <48000000>; 348*4882a593Smuzhiyun status = "disabled"; 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun lpuart6: serial@40a60000 { 352*4882a593Smuzhiyun compatible = "fsl,imx7ulp-lpuart"; 353*4882a593Smuzhiyun reg = <0x40a60000 0x1000>; 354*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 355*4882a593Smuzhiyun clocks = <&pcc3 IMX7ULP_CLK_LPUART6>; 356*4882a593Smuzhiyun clock-names = "ipg"; 357*4882a593Smuzhiyun assigned-clocks = <&pcc3 IMX7ULP_CLK_LPUART6>; 358*4882a593Smuzhiyun assigned-clock-parents = <&scg1 IMX7ULP_CLK_FIRC>; 359*4882a593Smuzhiyun assigned-clock-rates = <48000000>; 360*4882a593Smuzhiyun status = "disabled"; 361*4882a593Smuzhiyun }; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun lpuart7: serial@40a70000 { 364*4882a593Smuzhiyun compatible = "fsl,imx7ulp-lpuart"; 365*4882a593Smuzhiyun reg = <0x40a70000 0x1000>; 366*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 367*4882a593Smuzhiyun clocks = <&pcc3 IMX7ULP_CLK_LPUART7>; 368*4882a593Smuzhiyun clock-names = "ipg"; 369*4882a593Smuzhiyun assigned-clocks = <&pcc3 IMX7ULP_CLK_LPUART7>; 370*4882a593Smuzhiyun assigned-clock-parents = <&scg1 IMX7ULP_CLK_FIRC>; 371*4882a593Smuzhiyun assigned-clock-rates = <48000000>; 372*4882a593Smuzhiyun status = "disabled"; 373*4882a593Smuzhiyun }; 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun memory-controller@40ab0000 { 376*4882a593Smuzhiyun compatible = "fsl,imx7ulp-mmdc", "fsl,imx6q-mmdc"; 377*4882a593Smuzhiyun reg = <0x40ab0000 0x1000>; 378*4882a593Smuzhiyun clocks = <&pcc3 IMX7ULP_CLK_MMDC>; 379*4882a593Smuzhiyun }; 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun iomuxc1: pinctrl@40ac0000 { 382*4882a593Smuzhiyun compatible = "fsl,imx7ulp-iomuxc1"; 383*4882a593Smuzhiyun reg = <0x40ac0000 0x1000>; 384*4882a593Smuzhiyun }; 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun gpio_ptc: gpio@40ae0000 { 387*4882a593Smuzhiyun compatible = "fsl,imx7ulp-gpio", "fsl,vf610-gpio"; 388*4882a593Smuzhiyun reg = <0x40ae0000 0x1000 0x400f0000 0x40>; 389*4882a593Smuzhiyun gpio-controller; 390*4882a593Smuzhiyun #gpio-cells = <2>; 391*4882a593Smuzhiyun interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 392*4882a593Smuzhiyun interrupt-controller; 393*4882a593Smuzhiyun #interrupt-cells = <2>; 394*4882a593Smuzhiyun clocks = <&pcc2 IMX7ULP_CLK_RGPIO2P1>, 395*4882a593Smuzhiyun <&pcc3 IMX7ULP_CLK_PCTLC>; 396*4882a593Smuzhiyun clock-names = "gpio", "port"; 397*4882a593Smuzhiyun gpio-ranges = <&iomuxc1 0 0 20>; 398*4882a593Smuzhiyun }; 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun gpio_ptd: gpio@40af0000 { 401*4882a593Smuzhiyun compatible = "fsl,imx7ulp-gpio", "fsl,vf610-gpio"; 402*4882a593Smuzhiyun reg = <0x40af0000 0x1000 0x400f0040 0x40>; 403*4882a593Smuzhiyun gpio-controller; 404*4882a593Smuzhiyun #gpio-cells = <2>; 405*4882a593Smuzhiyun interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 406*4882a593Smuzhiyun interrupt-controller; 407*4882a593Smuzhiyun #interrupt-cells = <2>; 408*4882a593Smuzhiyun clocks = <&pcc2 IMX7ULP_CLK_RGPIO2P1>, 409*4882a593Smuzhiyun <&pcc3 IMX7ULP_CLK_PCTLD>; 410*4882a593Smuzhiyun clock-names = "gpio", "port"; 411*4882a593Smuzhiyun gpio-ranges = <&iomuxc1 0 32 12>; 412*4882a593Smuzhiyun }; 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun gpio_pte: gpio@40b00000 { 415*4882a593Smuzhiyun compatible = "fsl,imx7ulp-gpio", "fsl,vf610-gpio"; 416*4882a593Smuzhiyun reg = <0x40b00000 0x1000 0x400f0080 0x40>; 417*4882a593Smuzhiyun gpio-controller; 418*4882a593Smuzhiyun #gpio-cells = <2>; 419*4882a593Smuzhiyun interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 420*4882a593Smuzhiyun interrupt-controller; 421*4882a593Smuzhiyun #interrupt-cells = <2>; 422*4882a593Smuzhiyun clocks = <&pcc2 IMX7ULP_CLK_RGPIO2P1>, 423*4882a593Smuzhiyun <&pcc3 IMX7ULP_CLK_PCTLE>; 424*4882a593Smuzhiyun clock-names = "gpio", "port"; 425*4882a593Smuzhiyun gpio-ranges = <&iomuxc1 0 64 16>; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun gpio_ptf: gpio@40b10000 { 429*4882a593Smuzhiyun compatible = "fsl,imx7ulp-gpio", "fsl,vf610-gpio"; 430*4882a593Smuzhiyun reg = <0x40b10000 0x1000 0x400f00c0 0x40>; 431*4882a593Smuzhiyun gpio-controller; 432*4882a593Smuzhiyun #gpio-cells = <2>; 433*4882a593Smuzhiyun interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; 434*4882a593Smuzhiyun interrupt-controller; 435*4882a593Smuzhiyun #interrupt-cells = <2>; 436*4882a593Smuzhiyun clocks = <&pcc2 IMX7ULP_CLK_RGPIO2P1>, 437*4882a593Smuzhiyun <&pcc3 IMX7ULP_CLK_PCTLF>; 438*4882a593Smuzhiyun clock-names = "gpio", "port"; 439*4882a593Smuzhiyun gpio-ranges = <&iomuxc1 0 96 20>; 440*4882a593Smuzhiyun }; 441*4882a593Smuzhiyun }; 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun m4aips1: bus@41080000 { 444*4882a593Smuzhiyun compatible = "simple-bus"; 445*4882a593Smuzhiyun #address-cells = <1>; 446*4882a593Smuzhiyun #size-cells = <1>; 447*4882a593Smuzhiyun reg = <0x41080000 0x80000>; 448*4882a593Smuzhiyun ranges; 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun sim: sim@410a3000 { 451*4882a593Smuzhiyun compatible = "fsl,imx7ulp-sim", "syscon"; 452*4882a593Smuzhiyun reg = <0x410a3000 0x1000>; 453*4882a593Smuzhiyun }; 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun ocotp: efuse@410a6000 { 456*4882a593Smuzhiyun compatible = "fsl,imx7ulp-ocotp", "syscon"; 457*4882a593Smuzhiyun reg = <0x410a6000 0x4000>; 458*4882a593Smuzhiyun clocks = <&scg1 IMX7ULP_CLK_DUMMY>; 459*4882a593Smuzhiyun }; 460*4882a593Smuzhiyun }; 461*4882a593Smuzhiyun}; 462