1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2016 NXP Semiconductors. 4*4882a593Smuzhiyun * Author: Fabio Estevam <fabio.estevam@nxp.com> 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun/dts-v1/; 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun#include <dt-bindings/input/input.h> 10*4882a593Smuzhiyun#include "imx7s.dtsi" 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun/ { 13*4882a593Smuzhiyun model = "Warp i.MX7 Board"; 14*4882a593Smuzhiyun compatible = "warp,imx7s-warp", "fsl,imx7s"; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun memory@80000000 { 17*4882a593Smuzhiyun device_type = "memory"; 18*4882a593Smuzhiyun reg = <0x80000000 0x20000000>; 19*4882a593Smuzhiyun }; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun gpio-keys { 22*4882a593Smuzhiyun compatible = "gpio-keys"; 23*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpio>; 24*4882a593Smuzhiyun autorepeat; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun back { 27*4882a593Smuzhiyun label = "Back"; 28*4882a593Smuzhiyun gpios = <&gpio7 1 GPIO_ACTIVE_HIGH>; 29*4882a593Smuzhiyun linux,code = <KEY_BACK>; 30*4882a593Smuzhiyun wakeup-source; 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun reg_brcm: regulator-brcm { 35*4882a593Smuzhiyun compatible = "regulator-fixed"; 36*4882a593Smuzhiyun enable-active-high; 37*4882a593Smuzhiyun gpio = <&gpio5 10 GPIO_ACTIVE_HIGH>; 38*4882a593Smuzhiyun pinctrl-names = "default"; 39*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_brcm_reg>; 40*4882a593Smuzhiyun regulator-name = "brcm_reg"; 41*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 42*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 43*4882a593Smuzhiyun startup-delay-us = <200000>; 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun reg_bt: regulator-bt { 47*4882a593Smuzhiyun compatible = "regulator-fixed"; 48*4882a593Smuzhiyun pinctrl-names = "default"; 49*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_bt_reg>; 50*4882a593Smuzhiyun enable-active-high; 51*4882a593Smuzhiyun gpio = <&gpio5 17 GPIO_ACTIVE_HIGH>; 52*4882a593Smuzhiyun regulator-name = "bt_reg"; 53*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 54*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 55*4882a593Smuzhiyun regulator-always-on; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun reg_peri_3p15v: regulator-peri-3p15v { 59*4882a593Smuzhiyun compatible = "regulator-fixed"; 60*4882a593Smuzhiyun regulator-name = "peri_3p15v_reg"; 61*4882a593Smuzhiyun regulator-min-microvolt = <3150000>; 62*4882a593Smuzhiyun regulator-max-microvolt = <3150000>; 63*4882a593Smuzhiyun regulator-always-on; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun sound { 67*4882a593Smuzhiyun compatible = "simple-audio-card"; 68*4882a593Smuzhiyun simple-audio-card,name = "imx7-sgtl5000"; 69*4882a593Smuzhiyun simple-audio-card,format = "i2s"; 70*4882a593Smuzhiyun simple-audio-card,bitclock-master = <&dailink_master>; 71*4882a593Smuzhiyun simple-audio-card,frame-master = <&dailink_master>; 72*4882a593Smuzhiyun simple-audio-card,cpu { 73*4882a593Smuzhiyun sound-dai = <&sai1>; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun dailink_master: simple-audio-card,codec { 77*4882a593Smuzhiyun sound-dai = <&codec>; 78*4882a593Smuzhiyun clocks = <&clks IMX7D_AUDIO_MCLK_ROOT_DIV>; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun}; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun&clks { 84*4882a593Smuzhiyun assigned-clocks = <&clks IMX7D_PLL_AUDIO_POST_DIV>; 85*4882a593Smuzhiyun assigned-clock-rates = <884736000>; 86*4882a593Smuzhiyun}; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun&csi { 89*4882a593Smuzhiyun status = "okay"; 90*4882a593Smuzhiyun}; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun&i2c1 { 93*4882a593Smuzhiyun pinctrl-names = "default"; 94*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 95*4882a593Smuzhiyun status = "okay"; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun pmic: pfuze3000@8 { 98*4882a593Smuzhiyun compatible = "fsl,pfuze3000"; 99*4882a593Smuzhiyun reg = <0x08>; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun regulators { 102*4882a593Smuzhiyun sw1a_reg: sw1a { 103*4882a593Smuzhiyun regulator-min-microvolt = <700000>; 104*4882a593Smuzhiyun regulator-max-microvolt = <1475000>; 105*4882a593Smuzhiyun regulator-boot-on; 106*4882a593Smuzhiyun regulator-always-on; 107*4882a593Smuzhiyun regulator-ramp-delay = <6250>; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* use sw1c_reg to align with pfuze100/pfuze200 */ 111*4882a593Smuzhiyun sw1c_reg: sw1b { 112*4882a593Smuzhiyun regulator-min-microvolt = <700000>; 113*4882a593Smuzhiyun regulator-max-microvolt = <1475000>; 114*4882a593Smuzhiyun regulator-boot-on; 115*4882a593Smuzhiyun regulator-always-on; 116*4882a593Smuzhiyun regulator-ramp-delay = <6250>; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun sw2_reg: sw2 { 120*4882a593Smuzhiyun regulator-min-microvolt = <1500000>; 121*4882a593Smuzhiyun regulator-max-microvolt = <1850000>; 122*4882a593Smuzhiyun regulator-boot-on; 123*4882a593Smuzhiyun regulator-always-on; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun sw3a_reg: sw3 { 127*4882a593Smuzhiyun regulator-min-microvolt = <900000>; 128*4882a593Smuzhiyun regulator-max-microvolt = <1650000>; 129*4882a593Smuzhiyun regulator-boot-on; 130*4882a593Smuzhiyun regulator-always-on; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun swbst_reg: swbst { 134*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 135*4882a593Smuzhiyun regulator-max-microvolt = <5150000>; 136*4882a593Smuzhiyun regulator-boot-on; 137*4882a593Smuzhiyun regulator-always-on; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun snvs_reg: vsnvs { 141*4882a593Smuzhiyun regulator-min-microvolt = <1000000>; 142*4882a593Smuzhiyun regulator-max-microvolt = <3000000>; 143*4882a593Smuzhiyun regulator-boot-on; 144*4882a593Smuzhiyun regulator-always-on; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun vref_reg: vrefddr { 148*4882a593Smuzhiyun regulator-boot-on; 149*4882a593Smuzhiyun regulator-always-on; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun vgen1_reg: vldo1 { 153*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 154*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 155*4882a593Smuzhiyun regulator-always-on; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun vgen2_reg: vldo2 { 159*4882a593Smuzhiyun regulator-min-microvolt = <800000>; 160*4882a593Smuzhiyun regulator-max-microvolt = <1550000>; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun vgen3_reg: vccsd { 164*4882a593Smuzhiyun regulator-min-microvolt = <2850000>; 165*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 166*4882a593Smuzhiyun regulator-always-on; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun vgen4_reg: v33 { 170*4882a593Smuzhiyun regulator-min-microvolt = <2850000>; 171*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 172*4882a593Smuzhiyun regulator-always-on; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun vgen5_reg: vldo3 { 176*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 177*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 178*4882a593Smuzhiyun regulator-always-on; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun vgen6_reg: vldo4 { 182*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 183*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 184*4882a593Smuzhiyun regulator-always-on; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun}; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun&i2c2 { 191*4882a593Smuzhiyun clock-frequency = <100000>; 192*4882a593Smuzhiyun pinctrl-names = "default"; 193*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 194*4882a593Smuzhiyun status = "okay"; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun ov2680: camera@36 { 197*4882a593Smuzhiyun compatible = "ovti,ov2680"; 198*4882a593Smuzhiyun pinctrl-names = "default"; 199*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ov2680>; 200*4882a593Smuzhiyun reg = <0x36>; 201*4882a593Smuzhiyun clocks = <&osc>; 202*4882a593Smuzhiyun clock-names = "xvclk"; 203*4882a593Smuzhiyun reset-gpios = <&gpio1 3 GPIO_ACTIVE_LOW>; 204*4882a593Smuzhiyun DOVDD-supply = <&sw2_reg>; 205*4882a593Smuzhiyun DVDD-supply = <&sw2_reg>; 206*4882a593Smuzhiyun AVDD-supply = <®_peri_3p15v>; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun port { 209*4882a593Smuzhiyun ov2680_to_mipi: endpoint { 210*4882a593Smuzhiyun remote-endpoint = <&mipi_from_sensor>; 211*4882a593Smuzhiyun clock-lanes = <0>; 212*4882a593Smuzhiyun data-lanes = <1>; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun}; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun&i2c3 { 219*4882a593Smuzhiyun clock-frequency = <100000>; 220*4882a593Smuzhiyun pinctrl-names = "default"; 221*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c3>; 222*4882a593Smuzhiyun status = "okay"; 223*4882a593Smuzhiyun}; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun&i2c4 { 226*4882a593Smuzhiyun clock-frequency = <100000>; 227*4882a593Smuzhiyun pinctrl-names = "default"; 228*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c4>; 229*4882a593Smuzhiyun status = "okay"; 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun codec: sgtl5000@a { 232*4882a593Smuzhiyun #sound-dai-cells = <0>; 233*4882a593Smuzhiyun reg = <0x0a>; 234*4882a593Smuzhiyun compatible = "fsl,sgtl5000"; 235*4882a593Smuzhiyun clocks = <&clks IMX7D_AUDIO_MCLK_ROOT_DIV>; 236*4882a593Smuzhiyun pinctrl-names = "default"; 237*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_sai1_mclk>; 238*4882a593Smuzhiyun VDDA-supply = <&vgen4_reg>; 239*4882a593Smuzhiyun VDDIO-supply = <&vgen4_reg>; 240*4882a593Smuzhiyun VDDD-supply = <&vgen2_reg>; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun mpl3115@60 { 244*4882a593Smuzhiyun compatible = "fsl,mpl3115"; 245*4882a593Smuzhiyun reg = <0x60>; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun}; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun&mipi_csi { 250*4882a593Smuzhiyun clock-frequency = <166000000>; 251*4882a593Smuzhiyun fsl,csis-hs-settle = <3>; 252*4882a593Smuzhiyun status = "okay"; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun port@0 { 255*4882a593Smuzhiyun reg = <0>; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun mipi_from_sensor: endpoint { 258*4882a593Smuzhiyun remote-endpoint = <&ov2680_to_mipi>; 259*4882a593Smuzhiyun data-lanes = <1>; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun}; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun&sai1 { 266*4882a593Smuzhiyun pinctrl-names = "default"; 267*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_sai1>; 268*4882a593Smuzhiyun assigned-clocks = <&clks IMX7D_SAI1_ROOT_SRC>, 269*4882a593Smuzhiyun <&clks IMX7D_SAI1_ROOT_CLK>; 270*4882a593Smuzhiyun assigned-clock-parents = <&clks IMX7D_PLL_AUDIO_POST_DIV>; 271*4882a593Smuzhiyun assigned-clock-rates = <0>, <36864000>; 272*4882a593Smuzhiyun status = "okay"; 273*4882a593Smuzhiyun}; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun&uart1 { 276*4882a593Smuzhiyun pinctrl-names = "default"; 277*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 278*4882a593Smuzhiyun assigned-clocks = <&clks IMX7D_UART1_ROOT_SRC>; 279*4882a593Smuzhiyun assigned-clock-parents = <&clks IMX7D_PLL_SYS_MAIN_240M_CLK>; 280*4882a593Smuzhiyun status = "okay"; 281*4882a593Smuzhiyun}; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun&uart3 { 284*4882a593Smuzhiyun pinctrl-names = "default"; 285*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart3>; 286*4882a593Smuzhiyun assigned-clocks = <&clks IMX7D_UART3_ROOT_SRC>; 287*4882a593Smuzhiyun assigned-clock-parents = <&clks IMX7D_PLL_SYS_MAIN_240M_CLK>; 288*4882a593Smuzhiyun uart-has-rtscts; 289*4882a593Smuzhiyun status = "okay"; 290*4882a593Smuzhiyun}; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun&uart6 { 293*4882a593Smuzhiyun pinctrl-names = "default"; 294*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart6>; 295*4882a593Smuzhiyun assigned-clocks = <&clks IMX7D_UART6_ROOT_SRC>; 296*4882a593Smuzhiyun assigned-clock-parents = <&clks IMX7D_PLL_SYS_MAIN_240M_CLK>; 297*4882a593Smuzhiyun fsl,dte-mode; 298*4882a593Smuzhiyun status = "okay"; 299*4882a593Smuzhiyun}; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun&usbotg1 { 302*4882a593Smuzhiyun dr_mode = "peripheral"; 303*4882a593Smuzhiyun status = "okay"; 304*4882a593Smuzhiyun}; 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun&usdhc1 { 307*4882a593Smuzhiyun pinctrl-names = "default"; 308*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc1>; 309*4882a593Smuzhiyun bus-width = <4>; 310*4882a593Smuzhiyun keep-power-in-suspend; 311*4882a593Smuzhiyun no-1-8-v; 312*4882a593Smuzhiyun non-removable; 313*4882a593Smuzhiyun vmmc-supply = <®_brcm>; 314*4882a593Smuzhiyun status = "okay"; 315*4882a593Smuzhiyun}; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun&usdhc3 { 318*4882a593Smuzhiyun pinctrl-names = "default", "state_100mhz", "state_200mhz"; 319*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc3>; 320*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_usdhc3_100mhz>; 321*4882a593Smuzhiyun pinctrl-2 = <&pinctrl_usdhc3_200mhz>; 322*4882a593Smuzhiyun assigned-clocks = <&clks IMX7D_USDHC3_ROOT_CLK>; 323*4882a593Smuzhiyun assigned-clock-rates = <400000000>; 324*4882a593Smuzhiyun bus-width = <8>; 325*4882a593Smuzhiyun no-1-8-v; 326*4882a593Smuzhiyun fsl,tuning-step = <2>; 327*4882a593Smuzhiyun non-removable; 328*4882a593Smuzhiyun status = "okay"; 329*4882a593Smuzhiyun}; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun&video_mux { 332*4882a593Smuzhiyun status = "okay"; 333*4882a593Smuzhiyun}; 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun&wdog1 { 336*4882a593Smuzhiyun pinctrl-names = "default"; 337*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_wdog>; 338*4882a593Smuzhiyun fsl,ext-reset-output; 339*4882a593Smuzhiyun status = "okay"; 340*4882a593Smuzhiyun}; 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun&iomuxc { 343*4882a593Smuzhiyun pinctrl_brcm_reg: brcmreggrp { 344*4882a593Smuzhiyun fsl,pins = < 345*4882a593Smuzhiyun MX7D_PAD_SD2_WP__GPIO5_IO10 0x14 /* WL_REG_ON */ 346*4882a593Smuzhiyun >; 347*4882a593Smuzhiyun }; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun pinctrl_bt_reg: btreggrp { 350*4882a593Smuzhiyun fsl,pins = < 351*4882a593Smuzhiyun MX7D_PAD_SD2_DATA3__GPIO5_IO17 0x14 /* BT_REG_ON */ 352*4882a593Smuzhiyun >; 353*4882a593Smuzhiyun }; 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun pinctrl_gpio: gpiogrp { 356*4882a593Smuzhiyun fsl,pins = < 357*4882a593Smuzhiyun MX7D_PAD_ENET1_RGMII_RD1__GPIO7_IO1 0x14 358*4882a593Smuzhiyun >; 359*4882a593Smuzhiyun }; 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun pinctrl_i2c1: i2c1grp { 362*4882a593Smuzhiyun fsl,pins = < 363*4882a593Smuzhiyun MX7D_PAD_I2C1_SDA__I2C1_SDA 0x4000007f 364*4882a593Smuzhiyun MX7D_PAD_I2C1_SCL__I2C1_SCL 0x4000007f 365*4882a593Smuzhiyun >; 366*4882a593Smuzhiyun }; 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun pinctrl_i2c2: i2c2grp { 369*4882a593Smuzhiyun fsl,pins = < 370*4882a593Smuzhiyun MX7D_PAD_I2C2_SDA__I2C2_SDA 0x4000007f 371*4882a593Smuzhiyun MX7D_PAD_I2C2_SCL__I2C2_SCL 0x4000007f 372*4882a593Smuzhiyun >; 373*4882a593Smuzhiyun }; 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun pinctrl_i2c3: i2c3grp { 376*4882a593Smuzhiyun fsl,pins = < 377*4882a593Smuzhiyun MX7D_PAD_I2C3_SDA__I2C3_SDA 0x4000007f 378*4882a593Smuzhiyun MX7D_PAD_I2C3_SCL__I2C3_SCL 0x4000007f 379*4882a593Smuzhiyun >; 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun pinctrl_i2c4: i2c4grp { 383*4882a593Smuzhiyun fsl,pins = < 384*4882a593Smuzhiyun MX7D_PAD_I2C4_SCL__I2C4_SCL 0x4000007f 385*4882a593Smuzhiyun MX7D_PAD_I2C4_SDA__I2C4_SDA 0x4000007f 386*4882a593Smuzhiyun >; 387*4882a593Smuzhiyun }; 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun pinctrl_ov2680: ov2660grp { 390*4882a593Smuzhiyun fsl,pins = < 391*4882a593Smuzhiyun MX7D_PAD_LPSR_GPIO1_IO03__GPIO1_IO3 0x14 392*4882a593Smuzhiyun >; 393*4882a593Smuzhiyun }; 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun pinctrl_sai1: sai1grp { 396*4882a593Smuzhiyun fsl,pins = < 397*4882a593Smuzhiyun MX7D_PAD_SAI1_RX_DATA__SAI1_RX_DATA0 0x1f 398*4882a593Smuzhiyun MX7D_PAD_SAI1_TX_BCLK__SAI1_TX_BCLK 0x1f 399*4882a593Smuzhiyun MX7D_PAD_SAI1_TX_SYNC__SAI1_TX_SYNC 0x1f 400*4882a593Smuzhiyun MX7D_PAD_SAI1_TX_DATA__SAI1_TX_DATA0 0x30 401*4882a593Smuzhiyun >; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun pinctrl_sai1_mclk: sai1mclkgrp { 405*4882a593Smuzhiyun fsl,pins = < 406*4882a593Smuzhiyun MX7D_PAD_SAI1_MCLK__SAI1_MCLK 0x1f 407*4882a593Smuzhiyun >; 408*4882a593Smuzhiyun }; 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun pinctrl_uart1: uart1grp { 411*4882a593Smuzhiyun fsl,pins = < 412*4882a593Smuzhiyun MX7D_PAD_UART1_TX_DATA__UART1_DCE_TX 0x79 413*4882a593Smuzhiyun MX7D_PAD_UART1_RX_DATA__UART1_DCE_RX 0x79 414*4882a593Smuzhiyun >; 415*4882a593Smuzhiyun }; 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun pinctrl_uart3: uart3grp { 418*4882a593Smuzhiyun fsl,pins = < 419*4882a593Smuzhiyun MX7D_PAD_UART3_TX_DATA__UART3_DCE_TX 0x79 420*4882a593Smuzhiyun MX7D_PAD_UART3_RX_DATA__UART3_DCE_RX 0x79 421*4882a593Smuzhiyun MX7D_PAD_UART3_CTS_B__UART3_DCE_CTS 0x79 422*4882a593Smuzhiyun MX7D_PAD_UART3_RTS_B__UART3_DCE_RTS 0x79 423*4882a593Smuzhiyun >; 424*4882a593Smuzhiyun }; 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun pinctrl_uart6: uart6grp { 427*4882a593Smuzhiyun fsl,pins = < 428*4882a593Smuzhiyun MX7D_PAD_ECSPI1_MOSI__UART6_DTE_RX 0x79 429*4882a593Smuzhiyun MX7D_PAD_ECSPI1_SCLK__UART6_DTE_TX 0x79 430*4882a593Smuzhiyun >; 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun pinctrl_usdhc1: usdhc1grp { 434*4882a593Smuzhiyun fsl,pins = < 435*4882a593Smuzhiyun MX7D_PAD_SD1_CMD__SD1_CMD 0x59 436*4882a593Smuzhiyun MX7D_PAD_SD1_CLK__SD1_CLK 0x19 437*4882a593Smuzhiyun MX7D_PAD_SD1_DATA0__SD1_DATA0 0x59 438*4882a593Smuzhiyun MX7D_PAD_SD1_DATA1__SD1_DATA1 0x59 439*4882a593Smuzhiyun MX7D_PAD_SD1_DATA2__SD1_DATA2 0x59 440*4882a593Smuzhiyun MX7D_PAD_SD1_DATA3__SD1_DATA3 0x59 441*4882a593Smuzhiyun MX7D_PAD_SD2_RESET_B__GPIO5_IO11 0x14 /* WL_HOST_WAKE */ 442*4882a593Smuzhiyun >; 443*4882a593Smuzhiyun }; 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun pinctrl_usdhc3: usdhc3grp { 446*4882a593Smuzhiyun fsl,pins = < 447*4882a593Smuzhiyun MX7D_PAD_SD3_CMD__SD3_CMD 0x59 448*4882a593Smuzhiyun MX7D_PAD_SD3_CLK__SD3_CLK 0x19 449*4882a593Smuzhiyun MX7D_PAD_SD3_DATA0__SD3_DATA0 0x59 450*4882a593Smuzhiyun MX7D_PAD_SD3_DATA1__SD3_DATA1 0x59 451*4882a593Smuzhiyun MX7D_PAD_SD3_DATA2__SD3_DATA2 0x59 452*4882a593Smuzhiyun MX7D_PAD_SD3_DATA3__SD3_DATA3 0x59 453*4882a593Smuzhiyun MX7D_PAD_SD3_DATA4__SD3_DATA4 0x59 454*4882a593Smuzhiyun MX7D_PAD_SD3_DATA5__SD3_DATA5 0x59 455*4882a593Smuzhiyun MX7D_PAD_SD3_DATA6__SD3_DATA6 0x59 456*4882a593Smuzhiyun MX7D_PAD_SD3_DATA7__SD3_DATA7 0x59 457*4882a593Smuzhiyun MX7D_PAD_SD3_RESET_B__SD3_RESET_B 0x19 458*4882a593Smuzhiyun >; 459*4882a593Smuzhiyun }; 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun pinctrl_usdhc3_100mhz: usdhc3grp_100mhz { 462*4882a593Smuzhiyun fsl,pins = < 463*4882a593Smuzhiyun MX7D_PAD_SD3_CMD__SD3_CMD 0x5a 464*4882a593Smuzhiyun MX7D_PAD_SD3_CLK__SD3_CLK 0x1a 465*4882a593Smuzhiyun MX7D_PAD_SD3_DATA0__SD3_DATA0 0x5a 466*4882a593Smuzhiyun MX7D_PAD_SD3_DATA1__SD3_DATA1 0x5a 467*4882a593Smuzhiyun MX7D_PAD_SD3_DATA2__SD3_DATA2 0x5a 468*4882a593Smuzhiyun MX7D_PAD_SD3_DATA3__SD3_DATA3 0x5a 469*4882a593Smuzhiyun MX7D_PAD_SD3_DATA4__SD3_DATA4 0x5a 470*4882a593Smuzhiyun MX7D_PAD_SD3_DATA5__SD3_DATA5 0x5a 471*4882a593Smuzhiyun MX7D_PAD_SD3_DATA6__SD3_DATA6 0x5a 472*4882a593Smuzhiyun MX7D_PAD_SD3_DATA7__SD3_DATA7 0x5a 473*4882a593Smuzhiyun MX7D_PAD_SD3_RESET_B__SD3_RESET_B 0x1a 474*4882a593Smuzhiyun >; 475*4882a593Smuzhiyun }; 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun pinctrl_usdhc3_200mhz: usdhc3grp_200mhz { 478*4882a593Smuzhiyun fsl,pins = < 479*4882a593Smuzhiyun MX7D_PAD_SD3_CMD__SD3_CMD 0x5b 480*4882a593Smuzhiyun MX7D_PAD_SD3_CLK__SD3_CLK 0x1b 481*4882a593Smuzhiyun MX7D_PAD_SD3_DATA0__SD3_DATA0 0x5b 482*4882a593Smuzhiyun MX7D_PAD_SD3_DATA1__SD3_DATA1 0x5b 483*4882a593Smuzhiyun MX7D_PAD_SD3_DATA2__SD3_DATA2 0x5b 484*4882a593Smuzhiyun MX7D_PAD_SD3_DATA3__SD3_DATA3 0x5b 485*4882a593Smuzhiyun MX7D_PAD_SD3_DATA4__SD3_DATA4 0x5b 486*4882a593Smuzhiyun MX7D_PAD_SD3_DATA5__SD3_DATA5 0x5b 487*4882a593Smuzhiyun MX7D_PAD_SD3_DATA6__SD3_DATA6 0x5b 488*4882a593Smuzhiyun MX7D_PAD_SD3_DATA7__SD3_DATA7 0x5b 489*4882a593Smuzhiyun MX7D_PAD_SD3_RESET_B__SD3_RESET_B 0x1b 490*4882a593Smuzhiyun >; 491*4882a593Smuzhiyun }; 492*4882a593Smuzhiyun}; 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun&iomuxc_lpsr { 495*4882a593Smuzhiyun pinctrl_wdog: wdoggrp { 496*4882a593Smuzhiyun fsl,pins = < 497*4882a593Smuzhiyun MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG_B 0x74 498*4882a593Smuzhiyun >; 499*4882a593Smuzhiyun }; 500*4882a593Smuzhiyun}; 501