xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm/imx6ul-isiot.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 OR X11
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (C) 2016 Amarula Solutions B.V.
4*4882a593Smuzhiyun * Copyright (C) 2016 Engicam S.r.l.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
8*4882a593Smuzhiyun#include <dt-bindings/input/input.h>
9*4882a593Smuzhiyun#include "imx6ul.dtsi"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/ {
12*4882a593Smuzhiyun	memory@80000000 {
13*4882a593Smuzhiyun		device_type = "memory";
14*4882a593Smuzhiyun		reg = <0x80000000 0x20000000>;
15*4882a593Smuzhiyun	};
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	chosen {
18*4882a593Smuzhiyun		stdout-path = &uart1;
19*4882a593Smuzhiyun	};
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun	backlight {
22*4882a593Smuzhiyun		compatible = "pwm-backlight";
23*4882a593Smuzhiyun		pwms = <&pwm8 0 100000>;
24*4882a593Smuzhiyun		brightness-levels = < 0  1  2  3  4  5  6  7  8  9
25*4882a593Smuzhiyun				     10 11 12 13 14 15 16 17 18 19
26*4882a593Smuzhiyun				     20 21 22 23 24 25 26 27 28 29
27*4882a593Smuzhiyun				     30 31 32 33 34 35 36 37 38 39
28*4882a593Smuzhiyun				     40 41 42 43 44 45 46 47 48 49
29*4882a593Smuzhiyun				     50 51 52 53 54 55 56 57 58 59
30*4882a593Smuzhiyun				     60 61 62 63 64 65 66 67 68 69
31*4882a593Smuzhiyun				     70 71 72 73 74 75 76 77 78 79
32*4882a593Smuzhiyun				     80 81 82 83 84 85 86 87 88 89
33*4882a593Smuzhiyun				     90 91 92 93 94 95 96 97 98 99
34*4882a593Smuzhiyun				    100>;
35*4882a593Smuzhiyun		default-brightness-level = <100>;
36*4882a593Smuzhiyun	};
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun	reg_1p8v: regulator-1p8v {
39*4882a593Smuzhiyun		compatible = "regulator-fixed";
40*4882a593Smuzhiyun		regulator-name = "1P8V";
41*4882a593Smuzhiyun		regulator-min-microvolt = <1800000>;
42*4882a593Smuzhiyun		regulator-max-microvolt = <1800000>;
43*4882a593Smuzhiyun		regulator-always-on;
44*4882a593Smuzhiyun		regulator-boot-on;
45*4882a593Smuzhiyun	};
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun	reg_3p3v: regulator-3p3v {
48*4882a593Smuzhiyun		compatible = "regulator-fixed";
49*4882a593Smuzhiyun		regulator-name = "3P3V";
50*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
51*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
52*4882a593Smuzhiyun		regulator-always-on;
53*4882a593Smuzhiyun		regulator-boot-on;
54*4882a593Smuzhiyun	};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun	sound {
57*4882a593Smuzhiyun		compatible = "simple-audio-card";
58*4882a593Smuzhiyun		simple-audio-card,name = "imx6ul-isiot-sgtl5000";
59*4882a593Smuzhiyun		simple-audio-card,format = "i2s";
60*4882a593Smuzhiyun		simple-audio-card,bitclock-master = <&dailink_master>;
61*4882a593Smuzhiyun		simple-audio-card,frame-master = <&dailink_master>;
62*4882a593Smuzhiyun		simple-audio-card,widgets =
63*4882a593Smuzhiyun			"Microphone", "Mic Jack",
64*4882a593Smuzhiyun			"Line", "Line In",
65*4882a593Smuzhiyun			"Line", "Line Out",
66*4882a593Smuzhiyun			"Headphone", "Headphone Jack";
67*4882a593Smuzhiyun		simple-audio-card,routing =
68*4882a593Smuzhiyun			"MIC_IN", "Mic Jack",
69*4882a593Smuzhiyun			"Mic Jack", "Mic Bias",
70*4882a593Smuzhiyun			"Headphone Jack", "HP_OUT";
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun		simple-audio-card,cpu {
73*4882a593Smuzhiyun			sound-dai = <&sai2>;
74*4882a593Smuzhiyun		};
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun		dailink_master: simple-audio-card,codec {
77*4882a593Smuzhiyun			sound-dai = <&sgtl5000>;
78*4882a593Smuzhiyun			clocks = <&clks IMX6UL_CLK_SAI2>;
79*4882a593Smuzhiyun		};
80*4882a593Smuzhiyun	};
81*4882a593Smuzhiyun};
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun&fec1 {
84*4882a593Smuzhiyun	pinctrl-names = "default";
85*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_enet1>;
86*4882a593Smuzhiyun	phy-mode = "rmii";
87*4882a593Smuzhiyun	phy-handle = <&ethphy0>;
88*4882a593Smuzhiyun	status = "okay";
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun	mdio {
91*4882a593Smuzhiyun		#address-cells = <1>;
92*4882a593Smuzhiyun		#size-cells = <0>;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun		ethphy0: ethernet-phy@0 {
95*4882a593Smuzhiyun			compatible = "ethernet-phy-ieee802.3-c22";
96*4882a593Smuzhiyun			reg = <0>;
97*4882a593Smuzhiyun		};
98*4882a593Smuzhiyun	};
99*4882a593Smuzhiyun};
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun&gpmi {
102*4882a593Smuzhiyun	pinctrl-names = "default";
103*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_gpmi_nand>;
104*4882a593Smuzhiyun	nand-on-flash-bbt;
105*4882a593Smuzhiyun	status = "disabled";
106*4882a593Smuzhiyun};
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun&i2c1 {
109*4882a593Smuzhiyun	clock-frequency = <100000>;
110*4882a593Smuzhiyun	pinctrl-names = "default";
111*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c1>;
112*4882a593Smuzhiyun	status = "okay";
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun	sgtl5000: codec@a {
115*4882a593Smuzhiyun		compatible = "fsl,sgtl5000";
116*4882a593Smuzhiyun		reg = <0x0a>;
117*4882a593Smuzhiyun		#sound-dai-cells = <0>;
118*4882a593Smuzhiyun		clocks = <&clks IMX6UL_CLK_OSC>;
119*4882a593Smuzhiyun		clock-names = "mclk";
120*4882a593Smuzhiyun		VDDA-supply = <&reg_3p3v>;
121*4882a593Smuzhiyun		VDDIO-supply = <&reg_3p3v>;
122*4882a593Smuzhiyun		VDDD-supply = <&reg_1p8v>;
123*4882a593Smuzhiyun	};
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun	stmpe811: gpio-expander@44 {
126*4882a593Smuzhiyun		compatible = "st,stmpe811";
127*4882a593Smuzhiyun		reg = <0x44>;
128*4882a593Smuzhiyun		pinctrl-names = "default";
129*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_stmpe>;
130*4882a593Smuzhiyun		interrupt-parent = <&gpio1>;
131*4882a593Smuzhiyun		interrupts = <18 IRQ_TYPE_EDGE_FALLING>;
132*4882a593Smuzhiyun		interrupt-controller;
133*4882a593Smuzhiyun		#interrupt-cells = <2>;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun		stmpe: touchscreen {
136*4882a593Smuzhiyun			compatible = "st,stmpe-ts";
137*4882a593Smuzhiyun			st,sample-time = <4>;
138*4882a593Smuzhiyun			st,mod-12b = <1>;
139*4882a593Smuzhiyun			st,ref-sel = <0>;
140*4882a593Smuzhiyun			st,adc-freq = <1>;
141*4882a593Smuzhiyun			st,ave-ctrl = <1>;
142*4882a593Smuzhiyun			st,touch-det-delay = <2>;
143*4882a593Smuzhiyun			st,settling = <2>;
144*4882a593Smuzhiyun			st,fraction-z = <7>;
145*4882a593Smuzhiyun			st,i-drive = <1>;
146*4882a593Smuzhiyun		};
147*4882a593Smuzhiyun	};
148*4882a593Smuzhiyun};
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun&i2c2 {
151*4882a593Smuzhiyun	clock-frequency = <100000>;
152*4882a593Smuzhiyun	pinctrl-names = "default";
153*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c2>;
154*4882a593Smuzhiyun	status = "okay";
155*4882a593Smuzhiyun};
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun&lcdif {
158*4882a593Smuzhiyun	pinctrl-names = "default";
159*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_lcdif_dat
160*4882a593Smuzhiyun		     &pinctrl_lcdif_ctrl>;
161*4882a593Smuzhiyun	display = <&display0>;
162*4882a593Smuzhiyun	status = "okay";
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun	display0: display0 {
165*4882a593Smuzhiyun		bits-per-pixel = <16>;
166*4882a593Smuzhiyun		bus-width = <18>;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun		display-timings {
169*4882a593Smuzhiyun			native-mode = <&timing0>;
170*4882a593Smuzhiyun			timing0: timing0 {
171*4882a593Smuzhiyun				clock-frequency = <28000000>;
172*4882a593Smuzhiyun				hactive = <800>;
173*4882a593Smuzhiyun				vactive = <480>;
174*4882a593Smuzhiyun				hfront-porch = <30>;
175*4882a593Smuzhiyun				hback-porch = <30>;
176*4882a593Smuzhiyun				hsync-len = <64>;
177*4882a593Smuzhiyun				vback-porch = <5>;
178*4882a593Smuzhiyun				vfront-porch = <5>;
179*4882a593Smuzhiyun				vsync-len = <20>;
180*4882a593Smuzhiyun				hsync-active = <0>;
181*4882a593Smuzhiyun				vsync-active = <0>;
182*4882a593Smuzhiyun				de-active = <1>;
183*4882a593Smuzhiyun				pixelclk-active = <0>;
184*4882a593Smuzhiyun			};
185*4882a593Smuzhiyun		};
186*4882a593Smuzhiyun	};
187*4882a593Smuzhiyun};
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun&pwm8 {
190*4882a593Smuzhiyun	#pwm-cells = <2>;
191*4882a593Smuzhiyun	pinctrl-names = "default";
192*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm8>;
193*4882a593Smuzhiyun	status = "okay";
194*4882a593Smuzhiyun};
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun&sai2 {
197*4882a593Smuzhiyun	pinctrl-names = "default";
198*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_sai2>;
199*4882a593Smuzhiyun	status = "okay";
200*4882a593Smuzhiyun};
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun&uart1 {
203*4882a593Smuzhiyun	pinctrl-names = "default";
204*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart1>;
205*4882a593Smuzhiyun	status = "okay";
206*4882a593Smuzhiyun};
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun&usdhc1 {
209*4882a593Smuzhiyun	pinctrl-names = "default", "state_100mhz", "state_200mhz";
210*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc1>;
211*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
212*4882a593Smuzhiyun	pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
213*4882a593Smuzhiyun	cd-gpios = <&gpio1 19 GPIO_ACTIVE_LOW>;
214*4882a593Smuzhiyun	bus-width = <4>;
215*4882a593Smuzhiyun	no-1-8-v;
216*4882a593Smuzhiyun	status = "okay";
217*4882a593Smuzhiyun};
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun&usdhc2 {
220*4882a593Smuzhiyun	pinctrl-names = "default";
221*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc2>;
222*4882a593Smuzhiyun	cd-gpios = <&gpio4 5 GPIO_ACTIVE_LOW>;
223*4882a593Smuzhiyun	bus-width = <8>;
224*4882a593Smuzhiyun	no-1-8-v;
225*4882a593Smuzhiyun	status = "disabled";
226*4882a593Smuzhiyun};
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun&iomuxc {
229*4882a593Smuzhiyun	pinctrl_enet1: enet1grp {
230*4882a593Smuzhiyun		fsl,pins = <
231*4882a593Smuzhiyun			MX6UL_PAD_ENET2_RX_DATA0__ENET1_MDIO	0x1b0b0
232*4882a593Smuzhiyun			MX6UL_PAD_ENET2_RX_DATA1__ENET1_MDC	0x1b0b0
233*4882a593Smuzhiyun			MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN	0x1b0b0
234*4882a593Smuzhiyun			MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00	0x1b0b0
235*4882a593Smuzhiyun			MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01	0x1b0b0
236*4882a593Smuzhiyun			MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN	0x1b0b0
237*4882a593Smuzhiyun			MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00	0x1b0b0
238*4882a593Smuzhiyun			MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01	0x1b0b0
239*4882a593Smuzhiyun			MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1	0x4001b031
240*4882a593Smuzhiyun			MX6UL_PAD_ENET2_RX_EN__GPIO2_IO10	0x1b0b0
241*4882a593Smuzhiyun		>;
242*4882a593Smuzhiyun	};
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun	pinctrl_gpmi_nand: gpminandgrp {
245*4882a593Smuzhiyun		fsl,pins = <
246*4882a593Smuzhiyun			MX6UL_PAD_NAND_CLE__RAWNAND_CLE         0xb0b1
247*4882a593Smuzhiyun			MX6UL_PAD_NAND_ALE__RAWNAND_ALE         0xb0b1
248*4882a593Smuzhiyun			MX6UL_PAD_NAND_WP_B__RAWNAND_WP_B       0xb0b1
249*4882a593Smuzhiyun			MX6UL_PAD_NAND_READY_B__RAWNAND_READY_B 0xb000
250*4882a593Smuzhiyun			MX6UL_PAD_NAND_CE0_B__RAWNAND_CE0_B     0xb0b1
251*4882a593Smuzhiyun			MX6UL_PAD_NAND_RE_B__RAWNAND_RE_B       0xb0b1
252*4882a593Smuzhiyun			MX6UL_PAD_NAND_WE_B__RAWNAND_WE_B       0xb0b1
253*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA00__RAWNAND_DATA00   0xb0b1
254*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA01__RAWNAND_DATA01   0xb0b1
255*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA02__RAWNAND_DATA02   0xb0b1
256*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA03__RAWNAND_DATA03   0xb0b1
257*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA04__RAWNAND_DATA04   0xb0b1
258*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA05__RAWNAND_DATA05   0xb0b1
259*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA06__RAWNAND_DATA06   0xb0b1
260*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA07__RAWNAND_DATA07   0xb0b1
261*4882a593Smuzhiyun		>;
262*4882a593Smuzhiyun	};
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun	pinctrl_i2c1: i2c1grp {
265*4882a593Smuzhiyun		fsl,pins = <
266*4882a593Smuzhiyun			MX6UL_PAD_UART4_TX_DATA__I2C1_SCL 0x4001b8b0
267*4882a593Smuzhiyun			MX6UL_PAD_UART4_RX_DATA__I2C1_SDA 0x4001b8b0
268*4882a593Smuzhiyun		>;
269*4882a593Smuzhiyun	};
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun	pinctrl_i2c2: i2c2grp {
272*4882a593Smuzhiyun		fsl,pins = <
273*4882a593Smuzhiyun			MX6UL_PAD_GPIO1_IO00__I2C2_SCL 0x4001b8b0
274*4882a593Smuzhiyun			MX6UL_PAD_GPIO1_IO01__I2C2_SDA 0x4001b8b0
275*4882a593Smuzhiyun		>;
276*4882a593Smuzhiyun	};
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun	pinctrl_lcdif_ctrl: lcdifctrlgrp {
279*4882a593Smuzhiyun		fsl,pins = <
280*4882a593Smuzhiyun			MX6UL_PAD_LCD_CLK__LCDIF_CLK	    0x79
281*4882a593Smuzhiyun			MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE  0x79
282*4882a593Smuzhiyun			MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC    0x79
283*4882a593Smuzhiyun			MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC    0x79
284*4882a593Smuzhiyun		>;
285*4882a593Smuzhiyun	};
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun	pinctrl_lcdif_dat: lcdifdatgrp {
288*4882a593Smuzhiyun		fsl,pins = <
289*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA00__LCDIF_DATA00  0x79
290*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA01__LCDIF_DATA01  0x79
291*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA02__LCDIF_DATA02  0x79
292*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA03__LCDIF_DATA03  0x79
293*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA04__LCDIF_DATA04  0x79
294*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA05__LCDIF_DATA05  0x79
295*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA06__LCDIF_DATA06  0x79
296*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA07__LCDIF_DATA07  0x79
297*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA08__LCDIF_DATA08  0x79
298*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA09__LCDIF_DATA09  0x79
299*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA10__LCDIF_DATA10  0x79
300*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA11__LCDIF_DATA11  0x79
301*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA12__LCDIF_DATA12  0x79
302*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA13__LCDIF_DATA13  0x79
303*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA14__LCDIF_DATA14  0x79
304*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA15__LCDIF_DATA15  0x79
305*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA16__LCDIF_DATA16  0x79
306*4882a593Smuzhiyun			MX6UL_PAD_LCD_DATA17__LCDIF_DATA17  0x79
307*4882a593Smuzhiyun		>;
308*4882a593Smuzhiyun	};
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun	pinctrl_pwm8: pwm8grp {
311*4882a593Smuzhiyun		fsl,pins = <
312*4882a593Smuzhiyun			MX6UL_PAD_ENET1_RX_ER__PWM8_OUT   0x110b0
313*4882a593Smuzhiyun		>;
314*4882a593Smuzhiyun	};
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun	pinctrl_sai2: sai2grp {
317*4882a593Smuzhiyun		fsl,pins = <
318*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TCK__SAI2_RX_DATA	0x130b0
319*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TMS__CCM_CLKO1		0x4001b031
320*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TDI__SAI2_TX_BCLK	0x17088
321*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TDO__SAI2_TX_SYNC	0x17088
322*4882a593Smuzhiyun			MX6UL_PAD_JTAG_TRST_B__SAI2_TX_DATA	0x120b0
323*4882a593Smuzhiyun		>;
324*4882a593Smuzhiyun	};
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun	pinctrl_stmpe: stmpegrp  {
327*4882a593Smuzhiyun		fsl,pins = <
328*4882a593Smuzhiyun			MX6UL_PAD_UART1_CTS_B__GPIO1_IO18 0x1b0b0
329*4882a593Smuzhiyun		>;
330*4882a593Smuzhiyun	};
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun	pinctrl_uart1: uart1grp {
333*4882a593Smuzhiyun		fsl,pins = <
334*4882a593Smuzhiyun			MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX 0x1b0b1
335*4882a593Smuzhiyun			MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX 0x1b0b1
336*4882a593Smuzhiyun		>;
337*4882a593Smuzhiyun	};
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun	pinctrl_usdhc1: usdhc1grp {
340*4882a593Smuzhiyun		fsl,pins = <
341*4882a593Smuzhiyun			MX6UL_PAD_SD1_CMD__USDHC1_CMD     0x17059
342*4882a593Smuzhiyun			MX6UL_PAD_SD1_CLK__USDHC1_CLK     0x10059
343*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059
344*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059
345*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059
346*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059
347*4882a593Smuzhiyun		>;
348*4882a593Smuzhiyun	};
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun	pinctrl_usdhc1_100mhz: usdhc1grp100mhz {
351*4882a593Smuzhiyun		fsl,pins = <
352*4882a593Smuzhiyun			MX6UL_PAD_SD1_CMD__USDHC1_CMD     0x170b9
353*4882a593Smuzhiyun			MX6UL_PAD_SD1_CLK__USDHC1_CLK     0x100b9
354*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170b9
355*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170b9
356*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170b9
357*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170b9
358*4882a593Smuzhiyun		>;
359*4882a593Smuzhiyun	};
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun	pinctrl_usdhc1_200mhz: usdhc1grp200mhz {
362*4882a593Smuzhiyun		fsl,pins = <
363*4882a593Smuzhiyun			MX6UL_PAD_SD1_CMD__USDHC1_CMD     0x170f9
364*4882a593Smuzhiyun			MX6UL_PAD_SD1_CLK__USDHC1_CLK     0x100f9
365*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170f9
366*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170f9
367*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170f9
368*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170f9
369*4882a593Smuzhiyun		>;
370*4882a593Smuzhiyun	};
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun	pinctrl_usdhc2: usdhc2grp {
373*4882a593Smuzhiyun		fsl,pins = <
374*4882a593Smuzhiyun			MX6UL_PAD_NAND_RE_B__USDHC2_CLK      0x17070
375*4882a593Smuzhiyun			MX6UL_PAD_NAND_WE_B__USDHC2_CMD      0x10070
376*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA00__USDHC2_DATA0  0x17070
377*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA01__USDHC2_DATA1  0x17070
378*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA02__USDHC2_DATA2  0x17070
379*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA03__USDHC2_DATA3  0x17070
380*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA04__USDHC2_DATA4  0x17070
381*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA05__USDHC2_DATA5  0x17070
382*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA06__USDHC2_DATA6  0x17070
383*4882a593Smuzhiyun			MX6UL_PAD_NAND_DATA07__USDHC2_DATA7  0x17070
384*4882a593Smuzhiyun			MX6UL_PAD_NAND_ALE__USDHC2_RESET_B   0x17070
385*4882a593Smuzhiyun		>;
386*4882a593Smuzhiyun	};
387*4882a593Smuzhiyun};
388