1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright 2015 Technologic Systems 3*4882a593Smuzhiyun * Copyright 2017 Savoir-Faire Linux 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 6*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 7*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 8*4882a593Smuzhiyun * whole. 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 11*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License 12*4882a593Smuzhiyun * version 2 as published by the Free Software Foundation. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 15*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*4882a593Smuzhiyun * GNU General Public License for more details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * Or, alternatively, 20*4882a593Smuzhiyun * 21*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 22*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 23*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 24*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 25*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 26*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 27*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 28*4882a593Smuzhiyun * conditions: 29*4882a593Smuzhiyun * 30*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 31*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 34*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 35*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 36*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 37*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 38*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 39*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 40*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 41*4882a593Smuzhiyun */ 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 44*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun/ { 47*4882a593Smuzhiyun leds { 48*4882a593Smuzhiyun pinctrl-names = "default"; 49*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_leds1>; 50*4882a593Smuzhiyun compatible = "gpio-leds"; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun green-led { 53*4882a593Smuzhiyun label = "green-led"; 54*4882a593Smuzhiyun gpios = <&gpio3 27 GPIO_ACTIVE_LOW>; 55*4882a593Smuzhiyun default-state = "on"; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun red-led { 59*4882a593Smuzhiyun label = "red-led"; 60*4882a593Smuzhiyun gpios = <&gpio1 2 GPIO_ACTIVE_LOW>; 61*4882a593Smuzhiyun default-state = "off"; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun yel-led { 65*4882a593Smuzhiyun label = "yellow-led"; 66*4882a593Smuzhiyun gpios = <&gpio1 9 GPIO_ACTIVE_LOW>; 67*4882a593Smuzhiyun default-state = "off"; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun blue-led { 71*4882a593Smuzhiyun label = "blue-led"; 72*4882a593Smuzhiyun gpios = <&gpio4 25 GPIO_ACTIVE_LOW>; 73*4882a593Smuzhiyun default-state = "off"; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun en-usb-5v { 77*4882a593Smuzhiyun label = "en-usb-5v"; 78*4882a593Smuzhiyun gpios = <&gpio2 22 GPIO_ACTIVE_HIGH>; 79*4882a593Smuzhiyun default-state = "on"; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun sel_dc_usb { 83*4882a593Smuzhiyun label = "sel_dc_usb"; 84*4882a593Smuzhiyun gpios = <&gpio5 17 GPIO_ACTIVE_HIGH>; 85*4882a593Smuzhiyun default-state = "off"; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun reg_3p3v: regulator-3p3v { 91*4882a593Smuzhiyun compatible = "regulator-fixed"; 92*4882a593Smuzhiyun regulator-name = "3p3v"; 93*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 94*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 95*4882a593Smuzhiyun regulator-always-on; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun reg_can1_3v3: reg_can1_3v3 { 99*4882a593Smuzhiyun compatible = "regulator-fixed"; 100*4882a593Smuzhiyun regulator-name = "reg_can1_3v3"; 101*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 102*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 103*4882a593Smuzhiyun gpio = <&gpio4 21 GPIO_ACTIVE_HIGH>; 104*4882a593Smuzhiyun enable-active-high; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun reg_can2_3v3: en-reg_can2_3v3 { 108*4882a593Smuzhiyun compatible = "regulator-fixed"; 109*4882a593Smuzhiyun regulator-name = "reg_can2_3v3"; 110*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 111*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 112*4882a593Smuzhiyun gpio = <&gpio6 31 GPIO_ACTIVE_HIGH>; 113*4882a593Smuzhiyun enable-active-high; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun reg_usb_otg_vbus: regulator-usb-otg-vbus { 117*4882a593Smuzhiyun compatible = "regulator-fixed"; 118*4882a593Smuzhiyun regulator-name = "usb_otg_vbus"; 119*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 120*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 121*4882a593Smuzhiyun gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>; 122*4882a593Smuzhiyun enable-active-high; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun reg_wlan_vmmc: regulator_wlan_vmmc { 126*4882a593Smuzhiyun compatible = "regulator-fixed"; 127*4882a593Smuzhiyun regulator-name = "wlan_vmmc"; 128*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 129*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 130*4882a593Smuzhiyun gpio = <&gpio8 14 GPIO_ACTIVE_HIGH>; 131*4882a593Smuzhiyun startup-delay-us = <70000>; 132*4882a593Smuzhiyun enable-active-high; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun sound-sgtl5000 { 136*4882a593Smuzhiyun audio-codec = <&sgtl5000>; 137*4882a593Smuzhiyun audio-routing = 138*4882a593Smuzhiyun "MIC_IN", "Mic Jack", 139*4882a593Smuzhiyun "Mic Jack", "Mic Bias", 140*4882a593Smuzhiyun "Headphone Jack", "HP_OUT"; 141*4882a593Smuzhiyun compatible = "fsl,imx-audio-sgtl5000"; 142*4882a593Smuzhiyun model = "On-board Codec"; 143*4882a593Smuzhiyun mux-ext-port = <3>; 144*4882a593Smuzhiyun mux-int-port = <1>; 145*4882a593Smuzhiyun ssi-controller = <&ssi1>; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun}; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun&audmux { 150*4882a593Smuzhiyun status = "okay"; 151*4882a593Smuzhiyun}; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun&can1 { 154*4882a593Smuzhiyun pinctrl-names = "default"; 155*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_flexcan1>; 156*4882a593Smuzhiyun xceiver-supply = <®_can1_3v3>; 157*4882a593Smuzhiyun status = "okay"; 158*4882a593Smuzhiyun}; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun&can2 { 161*4882a593Smuzhiyun pinctrl-names = "default"; 162*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_flexcan2>; 163*4882a593Smuzhiyun xceiver-supply = <®_can2_3v3>; 164*4882a593Smuzhiyun status = "okay"; 165*4882a593Smuzhiyun}; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun&ecspi1 { 168*4882a593Smuzhiyun cs-gpios = <&gpio3 19 GPIO_ACTIVE_LOW>; 169*4882a593Smuzhiyun pinctrl-names = "default"; 170*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ecspi1>; 171*4882a593Smuzhiyun status = "okay"; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun n25q064: flash@0 { 174*4882a593Smuzhiyun compatible = "micron,n25q064", "jedec,spi-nor"; 175*4882a593Smuzhiyun reg = <0>; 176*4882a593Smuzhiyun spi-max-frequency = <20000000>; 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun}; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun&ecspi2 { 181*4882a593Smuzhiyun cs-gpios = < 182*4882a593Smuzhiyun &gpio5 31 GPIO_ACTIVE_LOW 183*4882a593Smuzhiyun &gpio7 12 GPIO_ACTIVE_LOW 184*4882a593Smuzhiyun &gpio5 18 GPIO_ACTIVE_LOW 185*4882a593Smuzhiyun >; 186*4882a593Smuzhiyun pinctrl-names = "default"; 187*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ecspi2>; 188*4882a593Smuzhiyun status = "okay"; 189*4882a593Smuzhiyun}; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun&fec { 192*4882a593Smuzhiyun pinctrl-names = "default"; 193*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_enet>; 194*4882a593Smuzhiyun phy-mode = "rgmii"; 195*4882a593Smuzhiyun interrupts-extended = <&gpio1 6 IRQ_TYPE_LEVEL_HIGH>, 196*4882a593Smuzhiyun <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>; 197*4882a593Smuzhiyun fsl,err006687-workaround-present; 198*4882a593Smuzhiyun status = "okay"; 199*4882a593Smuzhiyun}; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun&hdmi { 202*4882a593Smuzhiyun status = "okay"; 203*4882a593Smuzhiyun}; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun&i2c1 { 206*4882a593Smuzhiyun clock-frequency = <100000>; 207*4882a593Smuzhiyun pinctrl-names = "default", "gpio"; 208*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 209*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_i2c1_gpio>; 210*4882a593Smuzhiyun scl-gpios = <&gpio3 21 GPIO_ACTIVE_HIGH>; 211*4882a593Smuzhiyun sda-gpios = <&gpio3 28 GPIO_ACTIVE_HIGH>; 212*4882a593Smuzhiyun status = "okay"; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun m41t00s: rtc@68 { 215*4882a593Smuzhiyun compatible = "m41t00"; 216*4882a593Smuzhiyun reg = <0x68>; 217*4882a593Smuzhiyun }; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun isl12022: rtc@6f { 220*4882a593Smuzhiyun compatible = "isl,isl12022"; 221*4882a593Smuzhiyun reg = <0x6f>; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun gpio8: gpio@28 { 225*4882a593Smuzhiyun compatible = "technologic,ts7970-gpio"; 226*4882a593Smuzhiyun reg = <0x28>; 227*4882a593Smuzhiyun #gpio-cells = <2>; 228*4882a593Smuzhiyun gpio-controller; 229*4882a593Smuzhiyun ngpios = <62>; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun sgtl5000: codec@a { 233*4882a593Smuzhiyun compatible = "fsl,sgtl5000"; 234*4882a593Smuzhiyun pinctrl-names = "default"; 235*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_sgtl5000>; 236*4882a593Smuzhiyun reg = <0x0a>; 237*4882a593Smuzhiyun clocks = <&clks IMX6QDL_CLK_CKO>; 238*4882a593Smuzhiyun VDDA-supply = <®_3p3v>; 239*4882a593Smuzhiyun VDDIO-supply = <®_3p3v>; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun}; 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun&i2c2 { 244*4882a593Smuzhiyun clock-frequency = <100000>; 245*4882a593Smuzhiyun pinctrl-names = "default", "gpio"; 246*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 247*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_i2c2_gpio>; 248*4882a593Smuzhiyun scl-gpios = <&gpio4 12 GPIO_ACTIVE_HIGH>; 249*4882a593Smuzhiyun sda-gpios = <&gpio4 13 GPIO_ACTIVE_HIGH>; 250*4882a593Smuzhiyun status = "okay"; 251*4882a593Smuzhiyun}; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun&iomuxc { 254*4882a593Smuzhiyun pinctrl-names = "default"; 255*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_hog>; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun pinctrl_ecspi1: ecspi1grp { 258*4882a593Smuzhiyun fsl,pins = < 259*4882a593Smuzhiyun MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1 260*4882a593Smuzhiyun MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1 261*4882a593Smuzhiyun MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1 262*4882a593Smuzhiyun MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x100b1 /* Onboard Flash CS */ 263*4882a593Smuzhiyun >; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun pinctrl_ecspi2: ecspi2 { 267*4882a593Smuzhiyun fsl,pins = < 268*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT8__ECSPI2_SCLK 0x100b1 269*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT9__ECSPI2_MOSI 0x100b1 270*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO 0x100b1 271*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT13__GPIO5_IO31 0x100b1 /* FPGA_SPI_CS0 */ 272*4882a593Smuzhiyun MX6QDL_PAD_GPIO_17__GPIO7_IO12 0x100b1 /* FPGA_SPI_CS1 */ 273*4882a593Smuzhiyun MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x100b1 /* HD1_SPI_CS */ 274*4882a593Smuzhiyun MX6QDL_PAD_CSI0_VSYNC__GPIO5_IO21 0x1b088 /* FPGA_RESET */ 275*4882a593Smuzhiyun MX6QDL_PAD_GPIO_3__XTALOSC_REF_CLK_24M 0x10 /* FPGA 24MHZ */ 276*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DATA_EN__GPIO5_IO20 0x1b088 /* FPGA_IRQ_0 */ 277*4882a593Smuzhiyun MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x1b088 /* FPGA_IRQ_1 */ 278*4882a593Smuzhiyun >; 279*4882a593Smuzhiyun }; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun pinctrl_enet: enet { 282*4882a593Smuzhiyun fsl,pins = < 283*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 284*4882a593Smuzhiyun MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 285*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 286*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 287*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 288*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 289*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 290*4882a593Smuzhiyun MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 291*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 292*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 293*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 294*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 295*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 296*4882a593Smuzhiyun MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 297*4882a593Smuzhiyun MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 298*4882a593Smuzhiyun MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x1b088 299*4882a593Smuzhiyun MX6QDL_PAD_DI0_PIN4__GPIO4_IO20 0x1b088 /* ETH_PHY_RESET */ 300*4882a593Smuzhiyun MX6QDL_PAD_GPIO_6__ENET_IRQ 0x000b1 301*4882a593Smuzhiyun >; 302*4882a593Smuzhiyun }; 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun pinctrl_flexcan1: flexcan1grp { 305*4882a593Smuzhiyun fsl,pins = < 306*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b088 307*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b088 308*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT0__GPIO4_IO21 0x1b088 /* EN_CAN_1 */ 309*4882a593Smuzhiyun >; 310*4882a593Smuzhiyun }; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun pinctrl_flexcan2: flexcan2grp { 313*4882a593Smuzhiyun fsl,pins = < 314*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x1b088 315*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x1b088 316*4882a593Smuzhiyun MX6QDL_PAD_EIM_BCLK__GPIO6_IO31 0x1b088 /* EN_CAN_2 */ 317*4882a593Smuzhiyun >; 318*4882a593Smuzhiyun }; 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun pinctrl_hog: hoggrp { 321*4882a593Smuzhiyun fsl,pins = < 322*4882a593Smuzhiyun /* Onboard */ 323*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT3__GPIO2_IO11 0x1b088 /* USB_HUB_RESET */ 324*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT23__GPIO5_IO17 0x1b088 /* SEL_DC_USB */ 325*4882a593Smuzhiyun MX6QDL_PAD_EIM_A16__GPIO2_IO22 0x1b088 /* EN_USB_5V */ 326*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT14__GPIO5_IO08 0x1b088 /* JTAG_FPGA_TMS */ 327*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT17__GPIO5_IO11 0x1b088 /* JTAG_FPGA_TCK */ 328*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12 0x1b088 /* JTAG_FPGA_TDO */ 329*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT22__GPIO5_IO16 0x1b088 /* JTAG_FPGA_TDI */ 330*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT20__GPIO5_IO14 0x1b088 /* GYRO_INT */ 331*4882a593Smuzhiyun MX6QDL_PAD_EIM_OE__GPIO2_IO25 0x1b088 /* MODBUS_FAULT */ 332*4882a593Smuzhiyun MX6QDL_PAD_EIM_RW__GPIO2_IO26 0x1b088 /* BUS_DIR/JP_SD_BOOT */ 333*4882a593Smuzhiyun MX6QDL_PAD_EIM_A19__GPIO2_IO19 0x1b088 /* EN_MODBUS_24V */ 334*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT5__GPIO4_IO26 0x1b088 /* EN_MODBUS_3V */ 335*4882a593Smuzhiyun MX6QDL_PAD_EIM_A17__GPIO2_IO21 0x1b088 /* I210_RESET */ 336*4882a593Smuzhiyun MX6QDL_PAD_EIM_D23__GPIO3_IO23 0x1b088 /* EN_RTC_PWR */ 337*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT4__GPIO7_IO01 0x1b088 /* REVSTRAP1 */ 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun /* Offboard */ 340*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT7__GPIO4_IO28 0x1b088 /* LCD_D09 */ 341*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT9__GPIO4_IO30 0x1b088 /* HD1_IRQ */ 342*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT10__GPIO4_IO31 0x1b088 /* LCD_D10 */ 343*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT11__GPIO5_IO05 0x1b088 /* LCD_D11 */ 344*4882a593Smuzhiyun MX6QDL_PAD_EIM_EB1__GPIO2_IO29 0x1b088 /* BUS_BHE */ 345*4882a593Smuzhiyun MX6QDL_PAD_EIM_LBA__GPIO2_IO27 0x1b088 /* BUS_ALE */ 346*4882a593Smuzhiyun MX6QDL_PAD_EIM_CS0__GPIO2_IO23 0x1b088 /* BUS_CS */ 347*4882a593Smuzhiyun MX6QDL_PAD_EIM_A24__GPIO5_IO04 0x1b088 /* DIO_20 */ 348*4882a593Smuzhiyun MX6QDL_PAD_EIM_WAIT__GPIO5_IO00 0x1b088 /* BUS_WAIT */ 349*4882a593Smuzhiyun MX6QDL_PAD_EIM_DA0__GPIO3_IO00 0x1b088 /* MUX_AD_00 */ 350*4882a593Smuzhiyun MX6QDL_PAD_EIM_DA1__GPIO3_IO01 0x1b088 /* MUX_AD_01 */ 351*4882a593Smuzhiyun MX6QDL_PAD_EIM_DA2__GPIO3_IO02 0x1b088 /* MUX_AD_02 */ 352*4882a593Smuzhiyun MX6QDL_PAD_EIM_DA3__GPIO3_IO03 0x1b088 /* MUX_AD_03 */ 353*4882a593Smuzhiyun MX6QDL_PAD_EIM_DA4__GPIO3_IO04 0x1b088 /* MUX_AD_04 */ 354*4882a593Smuzhiyun MX6QDL_PAD_EIM_DA5__GPIO3_IO05 0x1b088 /* MUX_AD_05 */ 355*4882a593Smuzhiyun MX6QDL_PAD_EIM_DA6__GPIO3_IO06 0x1b088 /* MUX_AD_06 */ 356*4882a593Smuzhiyun MX6QDL_PAD_EIM_DA7__GPIO3_IO07 0x1b088 /* MUX_AD_07 */ 357*4882a593Smuzhiyun MX6QDL_PAD_EIM_DA8__GPIO3_IO08 0x1b088 /* MUX_AD_08 */ 358*4882a593Smuzhiyun MX6QDL_PAD_EIM_DA9__GPIO3_IO09 0x1b088 /* MUX_AD_09 */ 359*4882a593Smuzhiyun MX6QDL_PAD_EIM_DA10__GPIO3_IO10 0x1b088 /* MUX_AD_10 */ 360*4882a593Smuzhiyun MX6QDL_PAD_EIM_DA11__GPIO3_IO11 0x1b088 /* MUX_AD_11 */ 361*4882a593Smuzhiyun MX6QDL_PAD_EIM_DA12__GPIO3_IO12 0x1b088 /* MUX_AD_12 */ 362*4882a593Smuzhiyun MX6QDL_PAD_EIM_DA13__GPIO3_IO13 0x1b088 /* MUX_AD_13 */ 363*4882a593Smuzhiyun MX6QDL_PAD_EIM_DA14__GPIO3_IO14 0x1b088 /* MUX_AD_14 */ 364*4882a593Smuzhiyun MX6QDL_PAD_EIM_DA15__GPIO3_IO15 0x1b088 /* MUX_AD_15 */ 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun /* Strapping only */ 367*4882a593Smuzhiyun MX6QDL_PAD_EIM_A18__GPIO2_IO20 0x1b088 368*4882a593Smuzhiyun MX6QDL_PAD_EIM_A21__GPIO2_IO17 0x1b088 369*4882a593Smuzhiyun >; 370*4882a593Smuzhiyun }; 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun pinctrl_i2c1: i2c1grp { 373*4882a593Smuzhiyun fsl,pins = < 374*4882a593Smuzhiyun MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 375*4882a593Smuzhiyun MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 376*4882a593Smuzhiyun >; 377*4882a593Smuzhiyun }; 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun pinctrl_i2c1_gpio: i2c1gpiogrp { 380*4882a593Smuzhiyun fsl,pins = < 381*4882a593Smuzhiyun MX6QDL_PAD_EIM_D21__GPIO3_IO21 0x4001b8b1 382*4882a593Smuzhiyun MX6QDL_PAD_EIM_D28__GPIO3_IO28 0x4001b8b1 383*4882a593Smuzhiyun >; 384*4882a593Smuzhiyun }; 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun pinctrl_i2c2: i2c2grp { 387*4882a593Smuzhiyun fsl,pins = < 388*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 389*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 390*4882a593Smuzhiyun >; 391*4882a593Smuzhiyun }; 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun pinctrl_i2c2_gpio: i2c2gpiogrp { 394*4882a593Smuzhiyun fsl,pins = < 395*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL3__GPIO4_IO12 0x4001b8b1 396*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW3__GPIO4_IO13 0x4001b8b1 397*4882a593Smuzhiyun >; 398*4882a593Smuzhiyun }; 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun pinctrl_leds1: leds1grp { 401*4882a593Smuzhiyun fsl,pins = < 402*4882a593Smuzhiyun MX6QDL_PAD_EIM_D27__GPIO3_IO27 0x1b088 /* GREEN_LED */ 403*4882a593Smuzhiyun MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b088 /* RED_LED */ 404*4882a593Smuzhiyun MX6QDL_PAD_GPIO_9__GPIO1_IO09 0x1b088 /* YEL_LED */ 405*4882a593Smuzhiyun MX6QDL_PAD_DISP0_DAT4__GPIO4_IO25 0x1b088 /* IMX6_BLUE_LED */ 406*4882a593Smuzhiyun >; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun pinctrl_sgtl5000: sgtl5000grp { 410*4882a593Smuzhiyun fsl,pins = < 411*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x130b0 412*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x130b0 413*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x110b0 414*4882a593Smuzhiyun MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x130b0 415*4882a593Smuzhiyun MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0 /* Audio CLK */ 416*4882a593Smuzhiyun >; 417*4882a593Smuzhiyun }; 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun pinctrl_uart1: uart1grp { 420*4882a593Smuzhiyun fsl,pins = < 421*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b088 422*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b088 423*4882a593Smuzhiyun >; 424*4882a593Smuzhiyun }; 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun pinctrl_uart2: uart2grp { 427*4882a593Smuzhiyun fsl,pins = < 428*4882a593Smuzhiyun MX6QDL_PAD_GPIO_7__UART2_TX_DATA 0x1b088 429*4882a593Smuzhiyun MX6QDL_PAD_GPIO_8__UART2_RX_DATA 0x1b088 430*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT6__UART2_CTS_B 0x1b088 431*4882a593Smuzhiyun MX6QDL_PAD_SD4_DAT5__UART2_RTS_B 0x1b088 432*4882a593Smuzhiyun >; 433*4882a593Smuzhiyun }; 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun pinctrl_uart3: uart3grp { 436*4882a593Smuzhiyun fsl,pins = < 437*4882a593Smuzhiyun MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b088 438*4882a593Smuzhiyun MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b088 439*4882a593Smuzhiyun MX6QDL_PAD_EIM_D30__UART3_RTS_B 0x1b088 440*4882a593Smuzhiyun MX6QDL_PAD_EIM_D31__UART3_CTS_B 0x1b088 441*4882a593Smuzhiyun >; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun pinctrl_uart4: uart4grp { 445*4882a593Smuzhiyun fsl,pins = < 446*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b088 447*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b088 448*4882a593Smuzhiyun >; 449*4882a593Smuzhiyun }; 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun pinctrl_uart5: uart5grp { 452*4882a593Smuzhiyun fsl,pins = < 453*4882a593Smuzhiyun MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b088 454*4882a593Smuzhiyun MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b088 455*4882a593Smuzhiyun >; 456*4882a593Smuzhiyun }; 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun pinctrl_usbotg: usbotggrp { 459*4882a593Smuzhiyun fsl,pins = < 460*4882a593Smuzhiyun MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 461*4882a593Smuzhiyun >; 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun pinctrl_usdhc1: usdhc1grp { 465*4882a593Smuzhiyun fsl,pins = < 466*4882a593Smuzhiyun MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059 467*4882a593Smuzhiyun MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059 468*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059 469*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059 470*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059 471*4882a593Smuzhiyun MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059 472*4882a593Smuzhiyun MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x17059 /* WIFI IRQ */ 473*4882a593Smuzhiyun >; 474*4882a593Smuzhiyun }; 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun pinctrl_usdhc2: usdhc2grp { 477*4882a593Smuzhiyun fsl,pins = < 478*4882a593Smuzhiyun MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059 479*4882a593Smuzhiyun MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059 480*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059 481*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059 482*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059 483*4882a593Smuzhiyun MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059 484*4882a593Smuzhiyun MX6QDL_PAD_EIM_EB0__GPIO2_IO28 0x1b088 /* EN_SD_POWER */ 485*4882a593Smuzhiyun >; 486*4882a593Smuzhiyun }; 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun pinctrl_usdhc3: usdhc3grp { 489*4882a593Smuzhiyun fsl,pins = < 490*4882a593Smuzhiyun MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 491*4882a593Smuzhiyun MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 492*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 493*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 494*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 495*4882a593Smuzhiyun MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 496*4882a593Smuzhiyun >; 497*4882a593Smuzhiyun }; 498*4882a593Smuzhiyun}; 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun&pcie { 501*4882a593Smuzhiyun status = "okay"; 502*4882a593Smuzhiyun}; 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun&snvs_rtc { 505*4882a593Smuzhiyun status = "disabled"; 506*4882a593Smuzhiyun}; 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun&ssi1 { 509*4882a593Smuzhiyun fsl,mode = "i2s-slave"; 510*4882a593Smuzhiyun status = "okay"; 511*4882a593Smuzhiyun}; 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun&uart1 { 514*4882a593Smuzhiyun pinctrl-names = "default"; 515*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 516*4882a593Smuzhiyun status = "okay"; 517*4882a593Smuzhiyun}; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun&uart2 { 520*4882a593Smuzhiyun pinctrl-names = "default"; 521*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2>; 522*4882a593Smuzhiyun uart-has-rtscts; 523*4882a593Smuzhiyun status = "okay"; 524*4882a593Smuzhiyun}; 525*4882a593Smuzhiyun 526*4882a593Smuzhiyun&uart3 { 527*4882a593Smuzhiyun pinctrl-names = "default"; 528*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart3>; 529*4882a593Smuzhiyun status = "okay"; 530*4882a593Smuzhiyun}; 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun&uart4 { 533*4882a593Smuzhiyun pinctrl-names = "default"; 534*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart4>; 535*4882a593Smuzhiyun status = "okay"; 536*4882a593Smuzhiyun}; 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun&uart5 { 539*4882a593Smuzhiyun pinctrl-names = "default"; 540*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart5>; 541*4882a593Smuzhiyun status = "okay"; 542*4882a593Smuzhiyun}; 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun&usbh1 { 545*4882a593Smuzhiyun status = "okay"; 546*4882a593Smuzhiyun}; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun&usbotg { 549*4882a593Smuzhiyun vbus-supply = <®_usb_otg_vbus>; 550*4882a593Smuzhiyun pinctrl-names = "default"; 551*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usbotg>; 552*4882a593Smuzhiyun disable-over-current; 553*4882a593Smuzhiyun status = "okay"; 554*4882a593Smuzhiyun}; 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun/* WIFI */ 557*4882a593Smuzhiyun&usdhc1 { 558*4882a593Smuzhiyun pinctrl-names = "default"; 559*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc1>; 560*4882a593Smuzhiyun vmmc-supply = <®_wlan_vmmc>; 561*4882a593Smuzhiyun bus-width = <4>; 562*4882a593Smuzhiyun non-removable; 563*4882a593Smuzhiyun #address-cells = <1>; 564*4882a593Smuzhiyun #size-cells = <0>; 565*4882a593Smuzhiyun status = "okay"; 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun wlcore: wlcore@2 { 568*4882a593Smuzhiyun compatible = "ti,wl1271"; 569*4882a593Smuzhiyun reg = <2>; 570*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 571*4882a593Smuzhiyun interrupts = <26 IRQ_TYPE_LEVEL_HIGH>; 572*4882a593Smuzhiyun ref-clock-frequency = <38400000>; 573*4882a593Smuzhiyun }; 574*4882a593Smuzhiyun}; 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun/* SD */ 577*4882a593Smuzhiyun&usdhc2 { 578*4882a593Smuzhiyun pinctrl-names = "default"; 579*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc2>; 580*4882a593Smuzhiyun vmmc-supply = <®_3p3v>; 581*4882a593Smuzhiyun bus-width = <4>; 582*4882a593Smuzhiyun fsl,wp-controller; 583*4882a593Smuzhiyun status = "okay"; 584*4882a593Smuzhiyun}; 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun/* eMMC */ 587*4882a593Smuzhiyun&usdhc3 { 588*4882a593Smuzhiyun pinctrl-names = "default"; 589*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc3>; 590*4882a593Smuzhiyun vmmc-supply = <®_3p3v>; 591*4882a593Smuzhiyun bus-width = <4>; 592*4882a593Smuzhiyun non-removable; 593*4882a593Smuzhiyun status = "okay"; 594*4882a593Smuzhiyun}; 595