xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm/imx6qdl-rex.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright 2014 FEDEVEL, Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Robert Nelson <robertcnelson@gmail.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
9*4882a593Smuzhiyun#include <dt-bindings/input/input.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/ {
12*4882a593Smuzhiyun	chosen {
13*4882a593Smuzhiyun		stdout-path = &uart1;
14*4882a593Smuzhiyun	};
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun	regulators {
17*4882a593Smuzhiyun		compatible = "simple-bus";
18*4882a593Smuzhiyun		#address-cells = <1>;
19*4882a593Smuzhiyun		#size-cells = <0>;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun		reg_3p3v: regulator@0 {
22*4882a593Smuzhiyun			compatible = "regulator-fixed";
23*4882a593Smuzhiyun			reg = <0>;
24*4882a593Smuzhiyun			regulator-name = "3P3V";
25*4882a593Smuzhiyun			regulator-min-microvolt = <3300000>;
26*4882a593Smuzhiyun			regulator-max-microvolt = <3300000>;
27*4882a593Smuzhiyun			regulator-always-on;
28*4882a593Smuzhiyun		};
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun		reg_usbh1_vbus: regulator@1 {
31*4882a593Smuzhiyun			compatible = "regulator-fixed";
32*4882a593Smuzhiyun			reg = <1>;
33*4882a593Smuzhiyun			pinctrl-names = "default";
34*4882a593Smuzhiyun			regulator-name = "usbh1_vbus";
35*4882a593Smuzhiyun			regulator-min-microvolt = <5000000>;
36*4882a593Smuzhiyun			regulator-max-microvolt = <5000000>;
37*4882a593Smuzhiyun			gpio = <&gpio3 31 GPIO_ACTIVE_HIGH>;
38*4882a593Smuzhiyun			enable-active-high;
39*4882a593Smuzhiyun		};
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun		reg_usb_otg_vbus: regulator@2 {
42*4882a593Smuzhiyun			compatible = "regulator-fixed";
43*4882a593Smuzhiyun			reg = <2>;
44*4882a593Smuzhiyun			pinctrl-names = "default";
45*4882a593Smuzhiyun			regulator-name = "usb_otg_vbus";
46*4882a593Smuzhiyun			regulator-min-microvolt = <5000000>;
47*4882a593Smuzhiyun			regulator-max-microvolt = <5000000>;
48*4882a593Smuzhiyun			gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
49*4882a593Smuzhiyun			enable-active-high;
50*4882a593Smuzhiyun		};
51*4882a593Smuzhiyun	};
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun	leds {
54*4882a593Smuzhiyun		compatible = "gpio-leds";
55*4882a593Smuzhiyun		pinctrl-names = "default";
56*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_led>;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun		led0: usr {
59*4882a593Smuzhiyun			label = "usr";
60*4882a593Smuzhiyun			gpios = <&gpio1 2 GPIO_ACTIVE_LOW>;
61*4882a593Smuzhiyun			default-state = "off";
62*4882a593Smuzhiyun			linux,default-trigger = "heartbeat";
63*4882a593Smuzhiyun		};
64*4882a593Smuzhiyun	};
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun	sound {
67*4882a593Smuzhiyun		compatible = "fsl,imx6-rex-sgtl5000",
68*4882a593Smuzhiyun			     "fsl,imx-audio-sgtl5000";
69*4882a593Smuzhiyun		model = "imx6-rex-sgtl5000";
70*4882a593Smuzhiyun		ssi-controller = <&ssi1>;
71*4882a593Smuzhiyun		audio-codec = <&codec>;
72*4882a593Smuzhiyun		audio-routing =
73*4882a593Smuzhiyun			"MIC_IN", "Mic Jack",
74*4882a593Smuzhiyun			"Mic Jack", "Mic Bias",
75*4882a593Smuzhiyun			"Headphone Jack", "HP_OUT";
76*4882a593Smuzhiyun		mux-int-port = <1>;
77*4882a593Smuzhiyun		mux-ext-port = <3>;
78*4882a593Smuzhiyun	};
79*4882a593Smuzhiyun};
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun&audmux {
82*4882a593Smuzhiyun	pinctrl-names = "default";
83*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_audmux>;
84*4882a593Smuzhiyun	status = "okay";
85*4882a593Smuzhiyun};
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun&ecspi2 {
88*4882a593Smuzhiyun	cs-gpios = <&gpio5 12 GPIO_ACTIVE_LOW>;
89*4882a593Smuzhiyun	pinctrl-names = "default";
90*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_ecspi2>;
91*4882a593Smuzhiyun	status = "okay";
92*4882a593Smuzhiyun};
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun&ecspi3 {
95*4882a593Smuzhiyun	cs-gpios = <&gpio4 26 GPIO_ACTIVE_LOW>;
96*4882a593Smuzhiyun	pinctrl-names = "default";
97*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_ecspi3>;
98*4882a593Smuzhiyun	status = "okay";
99*4882a593Smuzhiyun};
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun&fec {
102*4882a593Smuzhiyun	pinctrl-names = "default";
103*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_enet>;
104*4882a593Smuzhiyun	phy-mode = "rgmii";
105*4882a593Smuzhiyun	phy-reset-gpios = <&gpio1 25 GPIO_ACTIVE_LOW>;
106*4882a593Smuzhiyun	status = "okay";
107*4882a593Smuzhiyun};
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun&hdmi {
110*4882a593Smuzhiyun	ddc-i2c-bus = <&i2c2>;
111*4882a593Smuzhiyun	status = "okay";
112*4882a593Smuzhiyun};
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun&i2c1 {
115*4882a593Smuzhiyun	clock-frequency = <100000>;
116*4882a593Smuzhiyun	pinctrl-names = "default";
117*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c1>;
118*4882a593Smuzhiyun	status = "okay";
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun	codec: sgtl5000@a {
121*4882a593Smuzhiyun		compatible = "fsl,sgtl5000";
122*4882a593Smuzhiyun		reg = <0x0a>;
123*4882a593Smuzhiyun		clocks = <&clks IMX6QDL_CLK_CKO>;
124*4882a593Smuzhiyun		VDDA-supply = <&reg_3p3v>;
125*4882a593Smuzhiyun		VDDIO-supply = <&reg_3p3v>;
126*4882a593Smuzhiyun	};
127*4882a593Smuzhiyun};
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun&i2c2 {
130*4882a593Smuzhiyun	clock-frequency = <100000>;
131*4882a593Smuzhiyun	pinctrl-names = "default";
132*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c2>;
133*4882a593Smuzhiyun	status = "okay";
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun	pca9535: gpio-expander@27 {
136*4882a593Smuzhiyun		compatible = "nxp,pca9535";
137*4882a593Smuzhiyun		reg = <0x27>;
138*4882a593Smuzhiyun		gpio-controller;
139*4882a593Smuzhiyun		#gpio-cells = <2>;
140*4882a593Smuzhiyun		pinctrl-names = "default";
141*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_pca9535>;
142*4882a593Smuzhiyun		interrupt-parent = <&gpio6>;
143*4882a593Smuzhiyun		interrupts = <16 IRQ_TYPE_LEVEL_LOW>;
144*4882a593Smuzhiyun		interrupt-controller;
145*4882a593Smuzhiyun		#interrupt-cells = <2>;
146*4882a593Smuzhiyun	};
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun	eeprom@57 {
149*4882a593Smuzhiyun		compatible = "atmel,24c02";
150*4882a593Smuzhiyun		reg = <0x57>;
151*4882a593Smuzhiyun	};
152*4882a593Smuzhiyun};
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun&i2c3 {
155*4882a593Smuzhiyun	clock-frequency = <100000>;
156*4882a593Smuzhiyun	pinctrl-names = "default";
157*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c3>;
158*4882a593Smuzhiyun	status = "okay";
159*4882a593Smuzhiyun};
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun&iomuxc {
162*4882a593Smuzhiyun	pinctrl-names = "default";
163*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_hog>;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun	imx6qdl-rex {
166*4882a593Smuzhiyun		pinctrl_hog: hoggrp {
167*4882a593Smuzhiyun			fsl,pins = <
168*4882a593Smuzhiyun				/* SGTL5000 sys_mclk */
169*4882a593Smuzhiyun				MX6QDL_PAD_GPIO_0__CCM_CLKO1		0x030b0
170*4882a593Smuzhiyun			>;
171*4882a593Smuzhiyun		};
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun		pinctrl_audmux: audmuxgrp {
174*4882a593Smuzhiyun			fsl,pins = <
175*4882a593Smuzhiyun				MX6QDL_PAD_CSI0_DAT7__AUD3_RXD		0x130b0
176*4882a593Smuzhiyun				MX6QDL_PAD_CSI0_DAT4__AUD3_TXC		0x130b0
177*4882a593Smuzhiyun				MX6QDL_PAD_CSI0_DAT5__AUD3_TXD		0x110b0
178*4882a593Smuzhiyun				MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS		0x130b0
179*4882a593Smuzhiyun			>;
180*4882a593Smuzhiyun		};
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun		pinctrl_ecspi2: ecspi2grp {
183*4882a593Smuzhiyun			fsl,pins = <
184*4882a593Smuzhiyun				MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO	0x100b1
185*4882a593Smuzhiyun				MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI	0x100b1
186*4882a593Smuzhiyun				MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK	0x100b1
187*4882a593Smuzhiyun				/* CS */
188*4882a593Smuzhiyun				MX6QDL_PAD_DISP0_DAT5__GPIO4_IO26	0x000b1
189*4882a593Smuzhiyun			>;
190*4882a593Smuzhiyun		};
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun		pinctrl_ecspi3: ecspi3grp {
193*4882a593Smuzhiyun			fsl,pins = <
194*4882a593Smuzhiyun				MX6QDL_PAD_DISP0_DAT17__ECSPI2_MISO	0x100b1
195*4882a593Smuzhiyun				MX6QDL_PAD_DISP0_DAT16__ECSPI2_MOSI	0x100b1
196*4882a593Smuzhiyun				MX6QDL_PAD_DISP0_DAT19__ECSPI2_SCLK	0x100b1
197*4882a593Smuzhiyun				/* CS */
198*4882a593Smuzhiyun				MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12	0x000b1
199*4882a593Smuzhiyun			>;
200*4882a593Smuzhiyun		};
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun		pinctrl_enet: enetgrp {
203*4882a593Smuzhiyun			fsl,pins = <
204*4882a593Smuzhiyun				MX6QDL_PAD_ENET_MDIO__ENET_MDIO		0x1b0b0
205*4882a593Smuzhiyun				MX6QDL_PAD_ENET_MDC__ENET_MDC		0x1b0b0
206*4882a593Smuzhiyun				MX6QDL_PAD_RGMII_TXC__RGMII_TXC		0x1b030
207*4882a593Smuzhiyun				MX6QDL_PAD_RGMII_TD0__RGMII_TD0		0x1b030
208*4882a593Smuzhiyun				MX6QDL_PAD_RGMII_TD1__RGMII_TD1		0x1b030
209*4882a593Smuzhiyun				MX6QDL_PAD_RGMII_TD2__RGMII_TD2		0x1b030
210*4882a593Smuzhiyun				MX6QDL_PAD_RGMII_TD3__RGMII_TD3		0x1b030
211*4882a593Smuzhiyun				MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL	0x1b030
212*4882a593Smuzhiyun				MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK	0x1b0b0
213*4882a593Smuzhiyun				MX6QDL_PAD_RGMII_RXC__RGMII_RXC		0x1b030
214*4882a593Smuzhiyun				MX6QDL_PAD_RGMII_RD0__RGMII_RD0		0x1b030
215*4882a593Smuzhiyun				MX6QDL_PAD_RGMII_RD1__RGMII_RD1		0x1b030
216*4882a593Smuzhiyun				MX6QDL_PAD_RGMII_RD2__RGMII_RD2		0x1b030
217*4882a593Smuzhiyun				MX6QDL_PAD_RGMII_RD3__RGMII_RD3		0x1b030
218*4882a593Smuzhiyun				MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL	0x1b030
219*4882a593Smuzhiyun				MX6QDL_PAD_GPIO_16__ENET_REF_CLK	0x4001b0a8
220*4882a593Smuzhiyun				/* Phy reset */
221*4882a593Smuzhiyun				MX6QDL_PAD_ENET_CRS_DV__GPIO1_IO25	0x000b0
222*4882a593Smuzhiyun			>;
223*4882a593Smuzhiyun		};
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun		pinctrl_i2c1: i2c1grp {
226*4882a593Smuzhiyun			fsl,pins = <
227*4882a593Smuzhiyun				MX6QDL_PAD_CSI0_DAT8__I2C1_SDA		0x4001b8b1
228*4882a593Smuzhiyun				MX6QDL_PAD_CSI0_DAT9__I2C1_SCL		0x4001b8b1
229*4882a593Smuzhiyun			>;
230*4882a593Smuzhiyun		};
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun		pinctrl_i2c2: i2c2grp {
233*4882a593Smuzhiyun			fsl,pins = <
234*4882a593Smuzhiyun				MX6QDL_PAD_KEY_COL3__I2C2_SCL		0x4001b8b1
235*4882a593Smuzhiyun				MX6QDL_PAD_KEY_ROW3__I2C2_SDA		0x4001b8b1
236*4882a593Smuzhiyun			>;
237*4882a593Smuzhiyun		};
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun		pinctrl_i2c3: i2c3grp {
240*4882a593Smuzhiyun			fsl,pins = <
241*4882a593Smuzhiyun				MX6QDL_PAD_EIM_D17__I2C3_SCL		0x4001b8b1
242*4882a593Smuzhiyun				MX6QDL_PAD_EIM_D18__I2C3_SDA		0x4001b8b1
243*4882a593Smuzhiyun			>;
244*4882a593Smuzhiyun		};
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun		pinctrl_led: ledgrp {
247*4882a593Smuzhiyun			fsl,pins = <
248*4882a593Smuzhiyun				/* user led */
249*4882a593Smuzhiyun				MX6QDL_PAD_GPIO_2__GPIO1_IO02		0x80000000
250*4882a593Smuzhiyun			>;
251*4882a593Smuzhiyun		};
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun		pinctrl_pca9535: pca9535grp {
254*4882a593Smuzhiyun			fsl,pins = <
255*4882a593Smuzhiyun				MX6QDL_PAD_NANDF_CS3__GPIO6_IO16	0x17059
256*4882a593Smuzhiyun		   >;
257*4882a593Smuzhiyun		};
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun		pinctrl_uart1: uart1grp {
260*4882a593Smuzhiyun			fsl,pins = <
261*4882a593Smuzhiyun				MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA	0x1b0b1
262*4882a593Smuzhiyun				MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA	0x1b0b1
263*4882a593Smuzhiyun			>;
264*4882a593Smuzhiyun		};
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun		pinctrl_uart2: uart2grp {
267*4882a593Smuzhiyun			fsl,pins = <
268*4882a593Smuzhiyun				MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA	0x1b0b1
269*4882a593Smuzhiyun				MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA	0x1b0b1
270*4882a593Smuzhiyun			>;
271*4882a593Smuzhiyun		};
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun		pinctrl_usbh1: usbh1grp {
274*4882a593Smuzhiyun			fsl,pins = <
275*4882a593Smuzhiyun				/* power enable, high active */
276*4882a593Smuzhiyun				MX6QDL_PAD_EIM_D31__GPIO3_IO31		0x10b0
277*4882a593Smuzhiyun			>;
278*4882a593Smuzhiyun		};
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun		pinctrl_usbotg: usbotggrp {
281*4882a593Smuzhiyun			fsl,pins = <
282*4882a593Smuzhiyun				MX6QDL_PAD_GPIO_1__USB_OTG_ID		0x17059
283*4882a593Smuzhiyun				MX6QDL_PAD_EIM_D21__USB_OTG_OC		0x1b0b0
284*4882a593Smuzhiyun				/* power enable, high active */
285*4882a593Smuzhiyun				MX6QDL_PAD_EIM_D22__GPIO3_IO22		0x10b0
286*4882a593Smuzhiyun			>;
287*4882a593Smuzhiyun		};
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun		pinctrl_usdhc2: usdhc2grp {
290*4882a593Smuzhiyun			fsl,pins = <
291*4882a593Smuzhiyun				MX6QDL_PAD_SD2_CMD__SD2_CMD		0x17059
292*4882a593Smuzhiyun				MX6QDL_PAD_SD2_CLK__SD2_CLK		0x10059
293*4882a593Smuzhiyun				MX6QDL_PAD_SD2_DAT0__SD2_DATA0		0x17059
294*4882a593Smuzhiyun				MX6QDL_PAD_SD2_DAT1__SD2_DATA1		0x17059
295*4882a593Smuzhiyun				MX6QDL_PAD_SD2_DAT2__SD2_DATA2		0x17059
296*4882a593Smuzhiyun				MX6QDL_PAD_SD2_DAT3__SD2_DATA3		0x17059
297*4882a593Smuzhiyun				/* CD */
298*4882a593Smuzhiyun				MX6QDL_PAD_NANDF_D2__GPIO2_IO02		0x1b0b0
299*4882a593Smuzhiyun				/* WP */
300*4882a593Smuzhiyun				MX6QDL_PAD_NANDF_D3__GPIO2_IO03		0x1f0b0
301*4882a593Smuzhiyun			>;
302*4882a593Smuzhiyun		};
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun		pinctrl_usdhc3: usdhc3grp {
305*4882a593Smuzhiyun			fsl,pins = <
306*4882a593Smuzhiyun				MX6QDL_PAD_SD3_CMD__SD3_CMD		0x17059
307*4882a593Smuzhiyun				MX6QDL_PAD_SD3_CLK__SD3_CLK		0x10059
308*4882a593Smuzhiyun				MX6QDL_PAD_SD3_DAT0__SD3_DATA0		0x17059
309*4882a593Smuzhiyun				MX6QDL_PAD_SD3_DAT1__SD3_DATA1		0x17059
310*4882a593Smuzhiyun				MX6QDL_PAD_SD3_DAT2__SD3_DATA2		0x17059
311*4882a593Smuzhiyun				MX6QDL_PAD_SD3_DAT3__SD3_DATA3		0x17059
312*4882a593Smuzhiyun				/* CD */
313*4882a593Smuzhiyun				MX6QDL_PAD_NANDF_D0__GPIO2_IO00		0x1b0b0
314*4882a593Smuzhiyun				/* WP */
315*4882a593Smuzhiyun				MX6QDL_PAD_NANDF_D1__GPIO2_IO01		0x1f0b0
316*4882a593Smuzhiyun			>;
317*4882a593Smuzhiyun		};
318*4882a593Smuzhiyun	};
319*4882a593Smuzhiyun};
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun&ssi1 {
322*4882a593Smuzhiyun	status = "okay";
323*4882a593Smuzhiyun};
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun&uart1 {
326*4882a593Smuzhiyun	pinctrl-names = "default";
327*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart1>;
328*4882a593Smuzhiyun	status = "okay";
329*4882a593Smuzhiyun};
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun&uart2 {
332*4882a593Smuzhiyun	pinctrl-names = "default";
333*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart2>;
334*4882a593Smuzhiyun	status = "okay";
335*4882a593Smuzhiyun};
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun&usbh1 {
338*4882a593Smuzhiyun	vbus-supply = <&reg_usbh1_vbus>;
339*4882a593Smuzhiyun	pinctrl-names = "default";
340*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usbh1>;
341*4882a593Smuzhiyun	status = "okay";
342*4882a593Smuzhiyun};
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun&usbotg {
345*4882a593Smuzhiyun	vbus-supply = <&reg_usb_otg_vbus>;
346*4882a593Smuzhiyun	pinctrl-names = "default";
347*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usbotg>;
348*4882a593Smuzhiyun	status = "okay";
349*4882a593Smuzhiyun};
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun&usdhc2 {
352*4882a593Smuzhiyun	pinctrl-names = "default";
353*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc2>;
354*4882a593Smuzhiyun	bus-width = <4>;
355*4882a593Smuzhiyun	cd-gpios = <&gpio2 2 GPIO_ACTIVE_LOW>;
356*4882a593Smuzhiyun	wp-gpios = <&gpio2 3 GPIO_ACTIVE_HIGH>;
357*4882a593Smuzhiyun	status = "okay";
358*4882a593Smuzhiyun};
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun&usdhc3 {
361*4882a593Smuzhiyun	pinctrl-names = "default";
362*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc3>;
363*4882a593Smuzhiyun	bus-width = <4>;
364*4882a593Smuzhiyun	cd-gpios = <&gpio2 0 GPIO_ACTIVE_LOW>;
365*4882a593Smuzhiyun	wp-gpios = <&gpio2 1 GPIO_ACTIVE_HIGH>;
366*4882a593Smuzhiyun	status = "okay";
367*4882a593Smuzhiyun};
368