xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm/imx6qdl-gw51xx.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright 2013 Gateworks Corporation
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
7*4882a593Smuzhiyun#include <dt-bindings/input/linux-event-codes.h>
8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun/ {
11*4882a593Smuzhiyun	/* these are used by bootloader for disabling nodes */
12*4882a593Smuzhiyun	aliases {
13*4882a593Smuzhiyun		led0 = &led0;
14*4882a593Smuzhiyun		led1 = &led1;
15*4882a593Smuzhiyun		nand = &gpmi;
16*4882a593Smuzhiyun		usb0 = &usbh1;
17*4882a593Smuzhiyun		usb1 = &usbotg;
18*4882a593Smuzhiyun	};
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	chosen {
21*4882a593Smuzhiyun		bootargs = "console=ttymxc1,115200";
22*4882a593Smuzhiyun	};
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun	gpio-keys {
25*4882a593Smuzhiyun		compatible = "gpio-keys";
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun		user-pb {
28*4882a593Smuzhiyun			label = "user_pb";
29*4882a593Smuzhiyun			gpios = <&gsc_gpio 0 GPIO_ACTIVE_LOW>;
30*4882a593Smuzhiyun			linux,code = <BTN_0>;
31*4882a593Smuzhiyun		};
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun		user-pb1x {
34*4882a593Smuzhiyun			label = "user_pb1x";
35*4882a593Smuzhiyun			linux,code = <BTN_1>;
36*4882a593Smuzhiyun			interrupt-parent = <&gsc>;
37*4882a593Smuzhiyun			interrupts = <0>;
38*4882a593Smuzhiyun		};
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun		key-erased {
41*4882a593Smuzhiyun			label = "key-erased";
42*4882a593Smuzhiyun			linux,code = <BTN_2>;
43*4882a593Smuzhiyun			interrupt-parent = <&gsc>;
44*4882a593Smuzhiyun			interrupts = <1>;
45*4882a593Smuzhiyun		};
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun		eeprom-wp {
48*4882a593Smuzhiyun			label = "eeprom_wp";
49*4882a593Smuzhiyun			linux,code = <BTN_3>;
50*4882a593Smuzhiyun			interrupt-parent = <&gsc>;
51*4882a593Smuzhiyun			interrupts = <2>;
52*4882a593Smuzhiyun		};
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun		tamper {
55*4882a593Smuzhiyun			label = "tamper";
56*4882a593Smuzhiyun			linux,code = <BTN_4>;
57*4882a593Smuzhiyun			interrupt-parent = <&gsc>;
58*4882a593Smuzhiyun			interrupts = <5>;
59*4882a593Smuzhiyun		};
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun		switch-hold {
62*4882a593Smuzhiyun			label = "switch_hold";
63*4882a593Smuzhiyun			linux,code = <BTN_5>;
64*4882a593Smuzhiyun			interrupt-parent = <&gsc>;
65*4882a593Smuzhiyun			interrupts = <7>;
66*4882a593Smuzhiyun		};
67*4882a593Smuzhiyun	};
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun	leds {
70*4882a593Smuzhiyun		compatible = "gpio-leds";
71*4882a593Smuzhiyun		pinctrl-names = "default";
72*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_gpio_leds>;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun		led0: user1 {
75*4882a593Smuzhiyun			label = "user1";
76*4882a593Smuzhiyun			gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */
77*4882a593Smuzhiyun			default-state = "on";
78*4882a593Smuzhiyun			linux,default-trigger = "heartbeat";
79*4882a593Smuzhiyun		};
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun		led1: user2 {
82*4882a593Smuzhiyun			label = "user2";
83*4882a593Smuzhiyun			gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */
84*4882a593Smuzhiyun			default-state = "off";
85*4882a593Smuzhiyun		};
86*4882a593Smuzhiyun	};
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun	memory@10000000 {
89*4882a593Smuzhiyun		device_type = "memory";
90*4882a593Smuzhiyun		reg = <0x10000000 0x20000000>;
91*4882a593Smuzhiyun	};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun	pps {
94*4882a593Smuzhiyun		compatible = "pps-gpio";
95*4882a593Smuzhiyun		pinctrl-names = "default";
96*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_pps>;
97*4882a593Smuzhiyun		gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>;
98*4882a593Smuzhiyun		status = "okay";
99*4882a593Smuzhiyun	};
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun	reg_3p3v: regulator-3p3v {
102*4882a593Smuzhiyun		compatible = "regulator-fixed";
103*4882a593Smuzhiyun		regulator-name = "3P3V";
104*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
105*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
106*4882a593Smuzhiyun		regulator-always-on;
107*4882a593Smuzhiyun	};
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun	reg_5p0v: regulator-5p0v {
110*4882a593Smuzhiyun		compatible = "regulator-fixed";
111*4882a593Smuzhiyun		regulator-name = "5P0V";
112*4882a593Smuzhiyun		regulator-min-microvolt = <5000000>;
113*4882a593Smuzhiyun		regulator-max-microvolt = <5000000>;
114*4882a593Smuzhiyun		regulator-always-on;
115*4882a593Smuzhiyun	};
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun	reg_usb_otg_vbus: regulator-usb-otg-vbus {
118*4882a593Smuzhiyun		compatible = "regulator-fixed";
119*4882a593Smuzhiyun		regulator-name = "usb_otg_vbus";
120*4882a593Smuzhiyun		regulator-min-microvolt = <5000000>;
121*4882a593Smuzhiyun		regulator-max-microvolt = <5000000>;
122*4882a593Smuzhiyun		gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
123*4882a593Smuzhiyun		enable-active-high;
124*4882a593Smuzhiyun	};
125*4882a593Smuzhiyun};
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun&fec {
128*4882a593Smuzhiyun	pinctrl-names = "default";
129*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_enet>;
130*4882a593Smuzhiyun	phy-mode = "rgmii-id";
131*4882a593Smuzhiyun	phy-reset-gpios = <&gpio1 30 GPIO_ACTIVE_LOW>;
132*4882a593Smuzhiyun	status = "okay";
133*4882a593Smuzhiyun};
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun&gpmi {
136*4882a593Smuzhiyun	pinctrl-names = "default";
137*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_gpmi_nand>;
138*4882a593Smuzhiyun	status = "okay";
139*4882a593Smuzhiyun};
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun&hdmi {
142*4882a593Smuzhiyun	ddc-i2c-bus = <&i2c3>;
143*4882a593Smuzhiyun	status = "okay";
144*4882a593Smuzhiyun};
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun&i2c1 {
147*4882a593Smuzhiyun	clock-frequency = <100000>;
148*4882a593Smuzhiyun	pinctrl-names = "default";
149*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c1>;
150*4882a593Smuzhiyun	status = "okay";
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun	gsc: gsc@20 {
153*4882a593Smuzhiyun		compatible = "gw,gsc";
154*4882a593Smuzhiyun		reg = <0x20>;
155*4882a593Smuzhiyun		interrupt-parent = <&gpio1>;
156*4882a593Smuzhiyun		interrupts = <4 IRQ_TYPE_LEVEL_LOW>;
157*4882a593Smuzhiyun		interrupt-controller;
158*4882a593Smuzhiyun		#interrupt-cells = <1>;
159*4882a593Smuzhiyun		#size-cells = <0>;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun		adc {
162*4882a593Smuzhiyun			compatible = "gw,gsc-adc";
163*4882a593Smuzhiyun			#address-cells = <1>;
164*4882a593Smuzhiyun			#size-cells = <0>;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun			channel@0 {
167*4882a593Smuzhiyun				gw,mode = <0>;
168*4882a593Smuzhiyun				reg = <0x00>;
169*4882a593Smuzhiyun				label = "temp";
170*4882a593Smuzhiyun			};
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun			channel@2 {
173*4882a593Smuzhiyun				gw,mode = <1>;
174*4882a593Smuzhiyun				reg = <0x02>;
175*4882a593Smuzhiyun				label = "vdd_vin";
176*4882a593Smuzhiyun			};
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun			channel@5 {
179*4882a593Smuzhiyun				gw,mode = <1>;
180*4882a593Smuzhiyun				reg = <0x05>;
181*4882a593Smuzhiyun				label = "vdd_3p3";
182*4882a593Smuzhiyun			};
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun			channel@8 {
185*4882a593Smuzhiyun				gw,mode = <1>;
186*4882a593Smuzhiyun				reg = <0x08>;
187*4882a593Smuzhiyun				label = "vdd_bat";
188*4882a593Smuzhiyun			};
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun			channel@b {
191*4882a593Smuzhiyun				gw,mode = <1>;
192*4882a593Smuzhiyun				reg = <0x0b>;
193*4882a593Smuzhiyun				label = "vdd_5p0";
194*4882a593Smuzhiyun			};
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun			channel@e {
197*4882a593Smuzhiyun				gw,mode = <1>;
198*4882a593Smuzhiyun				reg = <0xe>;
199*4882a593Smuzhiyun				label = "vdd_arm";
200*4882a593Smuzhiyun			};
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun			channel@11 {
203*4882a593Smuzhiyun				gw,mode = <1>;
204*4882a593Smuzhiyun				reg = <0x11>;
205*4882a593Smuzhiyun				label = "vdd_soc";
206*4882a593Smuzhiyun			};
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun			channel@14 {
209*4882a593Smuzhiyun				gw,mode = <1>;
210*4882a593Smuzhiyun				reg = <0x14>;
211*4882a593Smuzhiyun				label = "vdd_3p0";
212*4882a593Smuzhiyun			};
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun			channel@17 {
215*4882a593Smuzhiyun				gw,mode = <1>;
216*4882a593Smuzhiyun				reg = <0x17>;
217*4882a593Smuzhiyun				label = "vdd_1p5";
218*4882a593Smuzhiyun			};
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun			channel@1d {
221*4882a593Smuzhiyun				gw,mode = <1>;
222*4882a593Smuzhiyun				reg = <0x1d>;
223*4882a593Smuzhiyun				label = "vdd_1p8";
224*4882a593Smuzhiyun			};
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun			channel@20 {
227*4882a593Smuzhiyun				gw,mode = <1>;
228*4882a593Smuzhiyun				reg = <0x20>;
229*4882a593Smuzhiyun				label = "vdd_an1";
230*4882a593Smuzhiyun			};
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun			channel@23 {
233*4882a593Smuzhiyun				gw,mode = <1>;
234*4882a593Smuzhiyun				reg = <0x23>;
235*4882a593Smuzhiyun				label = "vdd_2p5";
236*4882a593Smuzhiyun			};
237*4882a593Smuzhiyun		};
238*4882a593Smuzhiyun	};
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun	gsc_gpio: gpio@23 {
241*4882a593Smuzhiyun		compatible = "nxp,pca9555";
242*4882a593Smuzhiyun		reg = <0x23>;
243*4882a593Smuzhiyun		gpio-controller;
244*4882a593Smuzhiyun		#gpio-cells = <2>;
245*4882a593Smuzhiyun		interrupt-parent = <&gsc>;
246*4882a593Smuzhiyun		interrupts = <4>;
247*4882a593Smuzhiyun	};
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun	eeprom1: eeprom@50 {
250*4882a593Smuzhiyun		compatible = "atmel,24c02";
251*4882a593Smuzhiyun		reg = <0x50>;
252*4882a593Smuzhiyun		pagesize = <16>;
253*4882a593Smuzhiyun	};
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun	eeprom2: eeprom@51 {
256*4882a593Smuzhiyun		compatible = "atmel,24c02";
257*4882a593Smuzhiyun		reg = <0x51>;
258*4882a593Smuzhiyun		pagesize = <16>;
259*4882a593Smuzhiyun	};
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun	eeprom3: eeprom@52 {
262*4882a593Smuzhiyun		compatible = "atmel,24c02";
263*4882a593Smuzhiyun		reg = <0x52>;
264*4882a593Smuzhiyun		pagesize = <16>;
265*4882a593Smuzhiyun	};
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun	eeprom4: eeprom@53 {
268*4882a593Smuzhiyun		compatible = "atmel,24c02";
269*4882a593Smuzhiyun		reg = <0x53>;
270*4882a593Smuzhiyun		pagesize = <16>;
271*4882a593Smuzhiyun	};
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun	rtc: ds1672@68 {
274*4882a593Smuzhiyun		compatible = "dallas,ds1672";
275*4882a593Smuzhiyun		reg = <0x68>;
276*4882a593Smuzhiyun	};
277*4882a593Smuzhiyun};
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun&i2c2 {
280*4882a593Smuzhiyun	clock-frequency = <100000>;
281*4882a593Smuzhiyun	pinctrl-names = "default";
282*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c2>;
283*4882a593Smuzhiyun	status = "okay";
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun	ltc3676: pmic@3c {
286*4882a593Smuzhiyun		compatible = "lltc,ltc3676";
287*4882a593Smuzhiyun		reg = <0x3c>;
288*4882a593Smuzhiyun		pinctrl-names = "default";
289*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_pmic>;
290*4882a593Smuzhiyun		interrupt-parent = <&gpio1>;
291*4882a593Smuzhiyun		interrupts = <8 IRQ_TYPE_EDGE_FALLING>;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun		regulators {
294*4882a593Smuzhiyun			/* VDD_SOC (1+R1/R2 = 1.635) */
295*4882a593Smuzhiyun			reg_vdd_soc: sw1 {
296*4882a593Smuzhiyun				regulator-name = "vddsoc";
297*4882a593Smuzhiyun				regulator-min-microvolt = <674400>;
298*4882a593Smuzhiyun				regulator-max-microvolt = <1308000>;
299*4882a593Smuzhiyun				lltc,fb-voltage-divider = <127000 200000>;
300*4882a593Smuzhiyun				regulator-ramp-delay = <7000>;
301*4882a593Smuzhiyun				regulator-boot-on;
302*4882a593Smuzhiyun				regulator-always-on;
303*4882a593Smuzhiyun			};
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun			/* VDD_1P8 (1+R1/R2 = 2.505): GPS/VideoIn/ENET-PHY */
306*4882a593Smuzhiyun			reg_1p8v: sw2 {
307*4882a593Smuzhiyun				regulator-name = "vdd1p8";
308*4882a593Smuzhiyun				regulator-min-microvolt = <1033310>;
309*4882a593Smuzhiyun				regulator-max-microvolt = <2004000>;
310*4882a593Smuzhiyun				lltc,fb-voltage-divider = <301000 200000>;
311*4882a593Smuzhiyun				regulator-ramp-delay = <7000>;
312*4882a593Smuzhiyun				regulator-boot-on;
313*4882a593Smuzhiyun				regulator-always-on;
314*4882a593Smuzhiyun			};
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun			/* VDD_ARM (1+R1/R2 = 1.635) */
317*4882a593Smuzhiyun			reg_vdd_arm: sw3 {
318*4882a593Smuzhiyun				regulator-name = "vddarm";
319*4882a593Smuzhiyun				regulator-min-microvolt = <674400>;
320*4882a593Smuzhiyun				regulator-max-microvolt = <1308000>;
321*4882a593Smuzhiyun				lltc,fb-voltage-divider = <127000 200000>;
322*4882a593Smuzhiyun				regulator-ramp-delay = <7000>;
323*4882a593Smuzhiyun				regulator-boot-on;
324*4882a593Smuzhiyun				regulator-always-on;
325*4882a593Smuzhiyun			};
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun			/* VDD_DDR (1+R1/R2 = 2.105) */
328*4882a593Smuzhiyun			reg_vdd_ddr: sw4 {
329*4882a593Smuzhiyun				regulator-name = "vddddr";
330*4882a593Smuzhiyun				regulator-min-microvolt = <868310>;
331*4882a593Smuzhiyun				regulator-max-microvolt = <1684000>;
332*4882a593Smuzhiyun				lltc,fb-voltage-divider = <221000 200000>;
333*4882a593Smuzhiyun				regulator-ramp-delay = <7000>;
334*4882a593Smuzhiyun				regulator-boot-on;
335*4882a593Smuzhiyun				regulator-always-on;
336*4882a593Smuzhiyun			};
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun			/* VDD_2P5 (1+R1/R2 = 3.435): PCIe/ENET-PHY */
339*4882a593Smuzhiyun			reg_2p5v: ldo2 {
340*4882a593Smuzhiyun				regulator-name = "vdd2p5";
341*4882a593Smuzhiyun				regulator-min-microvolt = <2490375>;
342*4882a593Smuzhiyun				regulator-max-microvolt = <2490375>;
343*4882a593Smuzhiyun				lltc,fb-voltage-divider = <487000 200000>;
344*4882a593Smuzhiyun				regulator-boot-on;
345*4882a593Smuzhiyun				regulator-always-on;
346*4882a593Smuzhiyun			};
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun			/* VDD_HIGH (1+R1/R2 = 4.17) */
349*4882a593Smuzhiyun			reg_3p0v: ldo4 {
350*4882a593Smuzhiyun				regulator-name = "vdd3p0";
351*4882a593Smuzhiyun				regulator-min-microvolt = <3023250>;
352*4882a593Smuzhiyun				regulator-max-microvolt = <3023250>;
353*4882a593Smuzhiyun				lltc,fb-voltage-divider = <634000 200000>;
354*4882a593Smuzhiyun				regulator-boot-on;
355*4882a593Smuzhiyun				regulator-always-on;
356*4882a593Smuzhiyun			};
357*4882a593Smuzhiyun		};
358*4882a593Smuzhiyun	};
359*4882a593Smuzhiyun};
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun&i2c3 {
362*4882a593Smuzhiyun	clock-frequency = <100000>;
363*4882a593Smuzhiyun	pinctrl-names = "default";
364*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c3>;
365*4882a593Smuzhiyun	status = "okay";
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun	adv7180: camera@20 {
368*4882a593Smuzhiyun		compatible = "adi,adv7180";
369*4882a593Smuzhiyun		pinctrl-names = "default";
370*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_adv7180>;
371*4882a593Smuzhiyun		reg = <0x20>;
372*4882a593Smuzhiyun		powerdown-gpios = <&gpio5 20 GPIO_ACTIVE_LOW>;
373*4882a593Smuzhiyun		interrupt-parent = <&gpio5>;
374*4882a593Smuzhiyun		interrupts = <23 IRQ_TYPE_LEVEL_LOW>;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun		port {
377*4882a593Smuzhiyun			adv7180_to_ipu1_csi0_mux: endpoint {
378*4882a593Smuzhiyun				remote-endpoint = <&ipu1_csi0_mux_from_parallel_sensor>;
379*4882a593Smuzhiyun				bus-width = <8>;
380*4882a593Smuzhiyun			};
381*4882a593Smuzhiyun		};
382*4882a593Smuzhiyun	};
383*4882a593Smuzhiyun};
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun&ipu1_csi0_from_ipu1_csi0_mux {
386*4882a593Smuzhiyun	bus-width = <8>;
387*4882a593Smuzhiyun};
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun&ipu1_csi0_mux_from_parallel_sensor {
390*4882a593Smuzhiyun	remote-endpoint = <&adv7180_to_ipu1_csi0_mux>;
391*4882a593Smuzhiyun	bus-width = <8>;
392*4882a593Smuzhiyun};
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun&ipu1_csi0 {
395*4882a593Smuzhiyun	pinctrl-names = "default";
396*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_ipu1_csi0>;
397*4882a593Smuzhiyun};
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun&pcie {
400*4882a593Smuzhiyun	pinctrl-names = "default";
401*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pcie>;
402*4882a593Smuzhiyun	reset-gpio = <&gpio1 0 GPIO_ACTIVE_LOW>;
403*4882a593Smuzhiyun	status = "okay";
404*4882a593Smuzhiyun};
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun&pwm2 {
407*4882a593Smuzhiyun	pinctrl-names = "default";
408*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm2>; /* MX6_DIO1 */
409*4882a593Smuzhiyun	status = "disabled";
410*4882a593Smuzhiyun};
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun&pwm3 {
413*4882a593Smuzhiyun	pinctrl-names = "default";
414*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm3>; /* MX6_DIO2 */
415*4882a593Smuzhiyun	status = "disabled";
416*4882a593Smuzhiyun};
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun&pwm4 {
419*4882a593Smuzhiyun	pinctrl-names = "default";
420*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_pwm4>; /* MX6_DIO3 */
421*4882a593Smuzhiyun	status = "disabled";
422*4882a593Smuzhiyun};
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun&uart1 {
425*4882a593Smuzhiyun	pinctrl-names = "default";
426*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart1>;
427*4882a593Smuzhiyun	status = "okay";
428*4882a593Smuzhiyun};
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun&uart2 {
431*4882a593Smuzhiyun	pinctrl-names = "default";
432*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart2>;
433*4882a593Smuzhiyun	status = "okay";
434*4882a593Smuzhiyun};
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun&uart3 {
437*4882a593Smuzhiyun	pinctrl-names = "default";
438*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart3>;
439*4882a593Smuzhiyun	status = "okay";
440*4882a593Smuzhiyun};
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun&uart5 {
443*4882a593Smuzhiyun	pinctrl-names = "default";
444*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart5>;
445*4882a593Smuzhiyun	status = "okay";
446*4882a593Smuzhiyun};
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun&usbotg {
449*4882a593Smuzhiyun	vbus-supply = <&reg_usb_otg_vbus>;
450*4882a593Smuzhiyun	pinctrl-names = "default";
451*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usbotg>;
452*4882a593Smuzhiyun	disable-over-current;
453*4882a593Smuzhiyun	status = "okay";
454*4882a593Smuzhiyun};
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun&usbh1 {
457*4882a593Smuzhiyun	status = "okay";
458*4882a593Smuzhiyun};
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun&wdog1 {
461*4882a593Smuzhiyun	pinctrl-names = "default";
462*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_wdog>;
463*4882a593Smuzhiyun	fsl,ext-reset-output;
464*4882a593Smuzhiyun};
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun&iomuxc {
467*4882a593Smuzhiyun	pinctrl_adv7180: adv7180grp {
468*4882a593Smuzhiyun		fsl,pins = <
469*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT5__GPIO5_IO23        0x0001b0b0
470*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DATA_EN__GPIO5_IO20     0x4001b0b0
471*4882a593Smuzhiyun		>;
472*4882a593Smuzhiyun	};
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun	pinctrl_enet: enetgrp {
475*4882a593Smuzhiyun		fsl,pins = <
476*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RXC__RGMII_RXC		0x1b030
477*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RD0__RGMII_RD0		0x1b030
478*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RD1__RGMII_RD1		0x1b030
479*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RD2__RGMII_RD2		0x1b030
480*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RD3__RGMII_RD3		0x1b030
481*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL	0x1b030
482*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TXC__RGMII_TXC		0x1b030
483*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TD0__RGMII_TD0		0x1b030
484*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TD1__RGMII_TD1		0x1b030
485*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TD2__RGMII_TD2		0x1b030
486*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TD3__RGMII_TD3		0x1b030
487*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL	0x1b030
488*4882a593Smuzhiyun			MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK	0x1b0b0
489*4882a593Smuzhiyun			MX6QDL_PAD_ENET_MDIO__ENET_MDIO		0x1b0b0
490*4882a593Smuzhiyun			MX6QDL_PAD_ENET_MDC__ENET_MDC		0x1b0b0
491*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_16__ENET_REF_CLK	0x4001b0a8
492*4882a593Smuzhiyun			MX6QDL_PAD_ENET_TXD0__GPIO1_IO30	0x1b0b0 /* PHY Reset */
493*4882a593Smuzhiyun		>;
494*4882a593Smuzhiyun	};
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun	pinctrl_gpio_leds: gpioledsgrp {
497*4882a593Smuzhiyun		fsl,pins = <
498*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL0__GPIO4_IO06		0x1b0b0
499*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW0__GPIO4_IO07		0x1b0b0
500*4882a593Smuzhiyun		>;
501*4882a593Smuzhiyun	};
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun	pinctrl_gpmi_nand: gpminandgrp {
504*4882a593Smuzhiyun		fsl,pins = <
505*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_CLE__NAND_CLE		0xb0b1
506*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_ALE__NAND_ALE		0xb0b1
507*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_WP_B__NAND_WP_B	0xb0b1
508*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_RB0__NAND_READY_B	0xb000
509*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_CS0__NAND_CE0_B	0xb0b1
510*4882a593Smuzhiyun			MX6QDL_PAD_SD4_CMD__NAND_RE_B		0xb0b1
511*4882a593Smuzhiyun			MX6QDL_PAD_SD4_CLK__NAND_WE_B		0xb0b1
512*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D0__NAND_DATA00	0xb0b1
513*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D1__NAND_DATA01	0xb0b1
514*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D2__NAND_DATA02	0xb0b1
515*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D3__NAND_DATA03	0xb0b1
516*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D4__NAND_DATA04	0xb0b1
517*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D5__NAND_DATA05	0xb0b1
518*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D6__NAND_DATA06	0xb0b1
519*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D7__NAND_DATA07	0xb0b1
520*4882a593Smuzhiyun		>;
521*4882a593Smuzhiyun	};
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun	pinctrl_i2c1: i2c1grp {
524*4882a593Smuzhiyun		fsl,pins = <
525*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D21__I2C1_SCL		0x4001b8b1
526*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D28__I2C1_SDA		0x4001b8b1
527*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_4__GPIO1_IO04		0x0001b0b0 /* GSC_IRQ# */
528*4882a593Smuzhiyun		>;
529*4882a593Smuzhiyun	};
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun	pinctrl_i2c2: i2c2grp {
532*4882a593Smuzhiyun		fsl,pins = <
533*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL3__I2C2_SCL		0x4001b8b1
534*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW3__I2C2_SDA		0x4001b8b1
535*4882a593Smuzhiyun		>;
536*4882a593Smuzhiyun	};
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun	pinctrl_i2c3: i2c3grp {
539*4882a593Smuzhiyun		fsl,pins = <
540*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_3__I2C3_SCL		0x4001b8b1
541*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_6__I2C3_SDA		0x4001b8b1
542*4882a593Smuzhiyun		>;
543*4882a593Smuzhiyun	};
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun	pinctrl_ipu1_csi0: ipu1csi0grp {
546*4882a593Smuzhiyun		fsl,pins = <
547*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12    0x1b0b0
548*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13    0x1b0b0
549*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14    0x1b0b0
550*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15    0x1b0b0
551*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16    0x1b0b0
552*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17    0x1b0b0
553*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18    0x1b0b0
554*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19    0x1b0b0
555*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC      0x1b0b0
556*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC     0x1b0b0
557*4882a593Smuzhiyun			MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK   0x1b0b0
558*4882a593Smuzhiyun		>;
559*4882a593Smuzhiyun	};
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun	pinctrl_pcie: pciegrp {
562*4882a593Smuzhiyun		fsl,pins = <
563*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_0__GPIO1_IO00		0x1b0b0
564*4882a593Smuzhiyun		>;
565*4882a593Smuzhiyun	};
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun	pinctrl_pmic: pmicgrp {
568*4882a593Smuzhiyun		fsl,pins = <
569*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_8__GPIO1_IO08		0x0001b0b0 /* PMIC_IRQ# */
570*4882a593Smuzhiyun		>;
571*4882a593Smuzhiyun	};
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun	pinctrl_pps: ppsgrp {
574*4882a593Smuzhiyun		fsl,pins = <
575*4882a593Smuzhiyun			MX6QDL_PAD_ENET_RXD1__GPIO1_IO26	0x1b0b1
576*4882a593Smuzhiyun		>;
577*4882a593Smuzhiyun	};
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun	pinctrl_pwm2: pwm2grp {
580*4882a593Smuzhiyun		fsl,pins = <
581*4882a593Smuzhiyun			MX6QDL_PAD_SD1_DAT2__PWM2_OUT		0x1b0b1
582*4882a593Smuzhiyun		>;
583*4882a593Smuzhiyun	};
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun	pinctrl_pwm3: pwm3grp {
586*4882a593Smuzhiyun		fsl,pins = <
587*4882a593Smuzhiyun			MX6QDL_PAD_SD1_DAT1__PWM3_OUT		0x1b0b1
588*4882a593Smuzhiyun		>;
589*4882a593Smuzhiyun	};
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun	pinctrl_pwm4: pwm4grp {
592*4882a593Smuzhiyun		fsl,pins = <
593*4882a593Smuzhiyun			MX6QDL_PAD_SD1_CMD__PWM4_OUT		0x1b0b1
594*4882a593Smuzhiyun		>;
595*4882a593Smuzhiyun	};
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun	pinctrl_uart1: uart1grp {
598*4882a593Smuzhiyun		fsl,pins = <
599*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA	0x1b0b1
600*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA	0x1b0b1
601*4882a593Smuzhiyun		>;
602*4882a593Smuzhiyun	};
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun	pinctrl_uart2: uart2grp {
605*4882a593Smuzhiyun		fsl,pins = <
606*4882a593Smuzhiyun			MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA	0x1b0b1
607*4882a593Smuzhiyun			MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA	0x1b0b1
608*4882a593Smuzhiyun		>;
609*4882a593Smuzhiyun	};
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun	pinctrl_uart3: uart3grp {
612*4882a593Smuzhiyun		fsl,pins = <
613*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D24__UART3_TX_DATA	0x1b0b1
614*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D25__UART3_RX_DATA	0x1b0b1
615*4882a593Smuzhiyun		>;
616*4882a593Smuzhiyun	};
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun	pinctrl_uart5: uart5grp {
619*4882a593Smuzhiyun		fsl,pins = <
620*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL1__UART5_TX_DATA	0x1b0b1
621*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA	0x1b0b1
622*4882a593Smuzhiyun		>;
623*4882a593Smuzhiyun	};
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun	pinctrl_usbotg: usbotggrp {
626*4882a593Smuzhiyun		fsl,pins = <
627*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_1__USB_OTG_ID		0x17059
628*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D22__GPIO3_IO22		0x1b0b0 /* OTG_PWR_EN */
629*4882a593Smuzhiyun		>;
630*4882a593Smuzhiyun	};
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun	pinctrl_wdog: wdoggrp {
633*4882a593Smuzhiyun		fsl,pins = <
634*4882a593Smuzhiyun			MX6QDL_PAD_DISP0_DAT8__WDOG1_B		0x1b0b0
635*4882a593Smuzhiyun		>;
636*4882a593Smuzhiyun	};
637*4882a593Smuzhiyun};
638