xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm/exynos5420-cpus.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Samsung Exynos5420 SoC cpu device tree source
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2015 Samsung Electronics Co., Ltd.
6*4882a593Smuzhiyun *		http://www.samsung.com
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This file provides desired ordering for Exynos5420 and Exynos5800
9*4882a593Smuzhiyun * boards: CPU[0123] being the A15.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The Exynos5420, 5422 and 5800 actually share the same CPU configuration
12*4882a593Smuzhiyun * but particular boards choose different booting order.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * Exynos5420 and Exynos5800 always boot from Cortex-A15. On Exynos5422
15*4882a593Smuzhiyun * booting cluster (big or LITTLE) is chosen by IROM code by reading
16*4882a593Smuzhiyun * the gpg2-1 GPIO. By default all Exynos5422 based boards choose booting
17*4882a593Smuzhiyun * from the LITTLE: Cortex-A7.
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun/ {
21*4882a593Smuzhiyun	cpus {
22*4882a593Smuzhiyun		#address-cells = <1>;
23*4882a593Smuzhiyun		#size-cells = <0>;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun		cpu0: cpu@0 {
26*4882a593Smuzhiyun			device_type = "cpu";
27*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
28*4882a593Smuzhiyun			reg = <0x0>;
29*4882a593Smuzhiyun			clocks = <&clock CLK_ARM_CLK>;
30*4882a593Smuzhiyun			clock-frequency = <1800000000>;
31*4882a593Smuzhiyun			cci-control-port = <&cci_control1>;
32*4882a593Smuzhiyun			operating-points-v2 = <&cluster_a15_opp_table>;
33*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
34*4882a593Smuzhiyun			capacity-dmips-mhz = <1024>;
35*4882a593Smuzhiyun		};
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun		cpu1: cpu@1 {
38*4882a593Smuzhiyun			device_type = "cpu";
39*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
40*4882a593Smuzhiyun			reg = <0x1>;
41*4882a593Smuzhiyun			clocks = <&clock CLK_ARM_CLK>;
42*4882a593Smuzhiyun			clock-frequency = <1800000000>;
43*4882a593Smuzhiyun			cci-control-port = <&cci_control1>;
44*4882a593Smuzhiyun			operating-points-v2 = <&cluster_a15_opp_table>;
45*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
46*4882a593Smuzhiyun			capacity-dmips-mhz = <1024>;
47*4882a593Smuzhiyun		};
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun		cpu2: cpu@2 {
50*4882a593Smuzhiyun			device_type = "cpu";
51*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
52*4882a593Smuzhiyun			reg = <0x2>;
53*4882a593Smuzhiyun			clocks = <&clock CLK_ARM_CLK>;
54*4882a593Smuzhiyun			clock-frequency = <1800000000>;
55*4882a593Smuzhiyun			cci-control-port = <&cci_control1>;
56*4882a593Smuzhiyun			operating-points-v2 = <&cluster_a15_opp_table>;
57*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
58*4882a593Smuzhiyun			capacity-dmips-mhz = <1024>;
59*4882a593Smuzhiyun		};
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun		cpu3: cpu@3 {
62*4882a593Smuzhiyun			device_type = "cpu";
63*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
64*4882a593Smuzhiyun			reg = <0x3>;
65*4882a593Smuzhiyun			clocks = <&clock CLK_ARM_CLK>;
66*4882a593Smuzhiyun			clock-frequency = <1800000000>;
67*4882a593Smuzhiyun			cci-control-port = <&cci_control1>;
68*4882a593Smuzhiyun			operating-points-v2 = <&cluster_a15_opp_table>;
69*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
70*4882a593Smuzhiyun			capacity-dmips-mhz = <1024>;
71*4882a593Smuzhiyun		};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun		cpu4: cpu@100 {
74*4882a593Smuzhiyun			device_type = "cpu";
75*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
76*4882a593Smuzhiyun			reg = <0x100>;
77*4882a593Smuzhiyun			clocks = <&clock CLK_KFC_CLK>;
78*4882a593Smuzhiyun			clock-frequency = <1000000000>;
79*4882a593Smuzhiyun			cci-control-port = <&cci_control0>;
80*4882a593Smuzhiyun			operating-points-v2 = <&cluster_a7_opp_table>;
81*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
82*4882a593Smuzhiyun			capacity-dmips-mhz = <539>;
83*4882a593Smuzhiyun		};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun		cpu5: cpu@101 {
86*4882a593Smuzhiyun			device_type = "cpu";
87*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
88*4882a593Smuzhiyun			reg = <0x101>;
89*4882a593Smuzhiyun			clocks = <&clock CLK_KFC_CLK>;
90*4882a593Smuzhiyun			clock-frequency = <1000000000>;
91*4882a593Smuzhiyun			cci-control-port = <&cci_control0>;
92*4882a593Smuzhiyun			operating-points-v2 = <&cluster_a7_opp_table>;
93*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
94*4882a593Smuzhiyun			capacity-dmips-mhz = <539>;
95*4882a593Smuzhiyun		};
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun		cpu6: cpu@102 {
98*4882a593Smuzhiyun			device_type = "cpu";
99*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
100*4882a593Smuzhiyun			reg = <0x102>;
101*4882a593Smuzhiyun			clocks = <&clock CLK_KFC_CLK>;
102*4882a593Smuzhiyun			clock-frequency = <1000000000>;
103*4882a593Smuzhiyun			cci-control-port = <&cci_control0>;
104*4882a593Smuzhiyun			operating-points-v2 = <&cluster_a7_opp_table>;
105*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
106*4882a593Smuzhiyun			capacity-dmips-mhz = <539>;
107*4882a593Smuzhiyun		};
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun		cpu7: cpu@103 {
110*4882a593Smuzhiyun			device_type = "cpu";
111*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
112*4882a593Smuzhiyun			reg = <0x103>;
113*4882a593Smuzhiyun			clocks = <&clock CLK_KFC_CLK>;
114*4882a593Smuzhiyun			clock-frequency = <1000000000>;
115*4882a593Smuzhiyun			cci-control-port = <&cci_control0>;
116*4882a593Smuzhiyun			operating-points-v2 = <&cluster_a7_opp_table>;
117*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
118*4882a593Smuzhiyun			capacity-dmips-mhz = <539>;
119*4882a593Smuzhiyun		};
120*4882a593Smuzhiyun	};
121*4882a593Smuzhiyun};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun&arm_a7_pmu {
124*4882a593Smuzhiyun	interrupt-affinity = <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>;
125*4882a593Smuzhiyun	status = "okay";
126*4882a593Smuzhiyun};
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun&arm_a15_pmu {
129*4882a593Smuzhiyun	interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
130*4882a593Smuzhiyun	status = "okay";
131*4882a593Smuzhiyun};
132