1*4882a593Smuzhiyun&l4_cfg { /* 0x4a000000 */ 2*4882a593Smuzhiyun compatible = "ti,dra7-l4-cfg", "simple-bus"; 3*4882a593Smuzhiyun reg = <0x4a000000 0x800>, 4*4882a593Smuzhiyun <0x4a000800 0x800>, 5*4882a593Smuzhiyun <0x4a001000 0x1000>; 6*4882a593Smuzhiyun reg-names = "ap", "la", "ia0"; 7*4882a593Smuzhiyun #address-cells = <1>; 8*4882a593Smuzhiyun #size-cells = <1>; 9*4882a593Smuzhiyun ranges = <0x00000000 0x4a000000 0x100000>, /* segment 0 */ 10*4882a593Smuzhiyun <0x00100000 0x4a100000 0x100000>, /* segment 1 */ 11*4882a593Smuzhiyun <0x00200000 0x4a200000 0x100000>; /* segment 2 */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun segment@0 { /* 0x4a000000 */ 14*4882a593Smuzhiyun compatible = "simple-bus"; 15*4882a593Smuzhiyun #address-cells = <1>; 16*4882a593Smuzhiyun #size-cells = <1>; 17*4882a593Smuzhiyun ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 18*4882a593Smuzhiyun <0x00000800 0x00000800 0x000800>, /* ap 1 */ 19*4882a593Smuzhiyun <0x00001000 0x00001000 0x001000>, /* ap 2 */ 20*4882a593Smuzhiyun <0x00002000 0x00002000 0x002000>, /* ap 3 */ 21*4882a593Smuzhiyun <0x00004000 0x00004000 0x001000>, /* ap 4 */ 22*4882a593Smuzhiyun <0x00005000 0x00005000 0x001000>, /* ap 5 */ 23*4882a593Smuzhiyun <0x00006000 0x00006000 0x001000>, /* ap 6 */ 24*4882a593Smuzhiyun <0x00008000 0x00008000 0x002000>, /* ap 7 */ 25*4882a593Smuzhiyun <0x0000a000 0x0000a000 0x001000>, /* ap 8 */ 26*4882a593Smuzhiyun <0x00056000 0x00056000 0x001000>, /* ap 9 */ 27*4882a593Smuzhiyun <0x00057000 0x00057000 0x001000>, /* ap 10 */ 28*4882a593Smuzhiyun <0x0005e000 0x0005e000 0x002000>, /* ap 11 */ 29*4882a593Smuzhiyun <0x00060000 0x00060000 0x001000>, /* ap 12 */ 30*4882a593Smuzhiyun <0x00080000 0x00080000 0x008000>, /* ap 13 */ 31*4882a593Smuzhiyun <0x00088000 0x00088000 0x001000>, /* ap 14 */ 32*4882a593Smuzhiyun <0x000a0000 0x000a0000 0x008000>, /* ap 15 */ 33*4882a593Smuzhiyun <0x000a8000 0x000a8000 0x001000>, /* ap 16 */ 34*4882a593Smuzhiyun <0x000d9000 0x000d9000 0x001000>, /* ap 17 */ 35*4882a593Smuzhiyun <0x000da000 0x000da000 0x001000>, /* ap 18 */ 36*4882a593Smuzhiyun <0x000dd000 0x000dd000 0x001000>, /* ap 19 */ 37*4882a593Smuzhiyun <0x000de000 0x000de000 0x001000>, /* ap 20 */ 38*4882a593Smuzhiyun <0x000e0000 0x000e0000 0x001000>, /* ap 21 */ 39*4882a593Smuzhiyun <0x000e1000 0x000e1000 0x001000>, /* ap 22 */ 40*4882a593Smuzhiyun <0x000f4000 0x000f4000 0x001000>, /* ap 23 */ 41*4882a593Smuzhiyun <0x000f5000 0x000f5000 0x001000>, /* ap 24 */ 42*4882a593Smuzhiyun <0x000f6000 0x000f6000 0x001000>, /* ap 25 */ 43*4882a593Smuzhiyun <0x000f7000 0x000f7000 0x001000>, /* ap 26 */ 44*4882a593Smuzhiyun <0x00090000 0x00090000 0x008000>, /* ap 59 */ 45*4882a593Smuzhiyun <0x00098000 0x00098000 0x001000>; /* ap 60 */ 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun target-module@2000 { /* 0x4a002000, ap 3 08.0 */ 48*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 49*4882a593Smuzhiyun reg = <0x2000 0x4>; 50*4882a593Smuzhiyun reg-names = "rev"; 51*4882a593Smuzhiyun #address-cells = <1>; 52*4882a593Smuzhiyun #size-cells = <1>; 53*4882a593Smuzhiyun ranges = <0x0 0x2000 0x2000>; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun scm: scm@0 { 56*4882a593Smuzhiyun compatible = "ti,dra7-scm-core", "simple-bus"; 57*4882a593Smuzhiyun reg = <0 0x2000>; 58*4882a593Smuzhiyun #address-cells = <1>; 59*4882a593Smuzhiyun #size-cells = <1>; 60*4882a593Smuzhiyun ranges = <0 0 0x2000>; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun scm_conf: scm_conf@0 { 63*4882a593Smuzhiyun compatible = "syscon", "simple-bus"; 64*4882a593Smuzhiyun reg = <0x0 0x1400>; 65*4882a593Smuzhiyun #address-cells = <1>; 66*4882a593Smuzhiyun #size-cells = <1>; 67*4882a593Smuzhiyun ranges = <0 0x0 0x1400>; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun pbias_regulator: pbias_regulator@e00 { 70*4882a593Smuzhiyun compatible = "ti,pbias-dra7", "ti,pbias-omap"; 71*4882a593Smuzhiyun reg = <0xe00 0x4>; 72*4882a593Smuzhiyun syscon = <&scm_conf>; 73*4882a593Smuzhiyun pbias_mmc_reg: pbias_mmc_omap5 { 74*4882a593Smuzhiyun regulator-name = "pbias_mmc_omap5"; 75*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 76*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun phy_gmii_sel: phy-gmii-sel { 81*4882a593Smuzhiyun compatible = "ti,dra7xx-phy-gmii-sel"; 82*4882a593Smuzhiyun reg = <0x554 0x4>; 83*4882a593Smuzhiyun #phy-cells = <1>; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun scm_conf_clocks: clocks { 87*4882a593Smuzhiyun #address-cells = <1>; 88*4882a593Smuzhiyun #size-cells = <0>; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun dra7_pmx_core: pinmux@1400 { 93*4882a593Smuzhiyun compatible = "ti,dra7-padconf", 94*4882a593Smuzhiyun "pinctrl-single"; 95*4882a593Smuzhiyun reg = <0x1400 0x0468>; 96*4882a593Smuzhiyun #address-cells = <1>; 97*4882a593Smuzhiyun #size-cells = <0>; 98*4882a593Smuzhiyun #pinctrl-cells = <1>; 99*4882a593Smuzhiyun #interrupt-cells = <1>; 100*4882a593Smuzhiyun interrupt-controller; 101*4882a593Smuzhiyun pinctrl-single,register-width = <32>; 102*4882a593Smuzhiyun pinctrl-single,function-mask = <0x3fffffff>; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun scm_conf1: scm_conf@1c04 { 106*4882a593Smuzhiyun compatible = "syscon"; 107*4882a593Smuzhiyun reg = <0x1c04 0x0020>; 108*4882a593Smuzhiyun #syscon-cells = <2>; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun scm_conf_pcie: scm_conf@1c24 { 112*4882a593Smuzhiyun compatible = "syscon"; 113*4882a593Smuzhiyun reg = <0x1c24 0x0024>; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun sdma_xbar: dma-router@b78 { 117*4882a593Smuzhiyun compatible = "ti,dra7-dma-crossbar"; 118*4882a593Smuzhiyun reg = <0xb78 0xfc>; 119*4882a593Smuzhiyun #dma-cells = <1>; 120*4882a593Smuzhiyun dma-requests = <205>; 121*4882a593Smuzhiyun ti,dma-safe-map = <0>; 122*4882a593Smuzhiyun dma-masters = <&sdma>; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun edma_xbar: dma-router@c78 { 126*4882a593Smuzhiyun compatible = "ti,dra7-dma-crossbar"; 127*4882a593Smuzhiyun reg = <0xc78 0x7c>; 128*4882a593Smuzhiyun #dma-cells = <2>; 129*4882a593Smuzhiyun dma-requests = <204>; 130*4882a593Smuzhiyun ti,dma-safe-map = <0>; 131*4882a593Smuzhiyun dma-masters = <&edma>; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun target-module@5000 { /* 0x4a005000, ap 5 10.0 */ 137*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 138*4882a593Smuzhiyun reg = <0x5000 0x4>; 139*4882a593Smuzhiyun reg-names = "rev"; 140*4882a593Smuzhiyun #address-cells = <1>; 141*4882a593Smuzhiyun #size-cells = <1>; 142*4882a593Smuzhiyun ranges = <0x0 0x5000 0x1000>; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun cm_core_aon: cm_core_aon@0 { 145*4882a593Smuzhiyun compatible = "ti,dra7-cm-core-aon", 146*4882a593Smuzhiyun "simple-bus"; 147*4882a593Smuzhiyun #address-cells = <1>; 148*4882a593Smuzhiyun #size-cells = <1>; 149*4882a593Smuzhiyun reg = <0 0x2000>; 150*4882a593Smuzhiyun ranges = <0 0 0x2000>; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun cm_core_aon_clocks: clocks { 153*4882a593Smuzhiyun #address-cells = <1>; 154*4882a593Smuzhiyun #size-cells = <0>; 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun cm_core_aon_clockdomains: clockdomains { 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun target-module@8000 { /* 0x4a008000, ap 7 0e.0 */ 163*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 164*4882a593Smuzhiyun reg = <0x8000 0x4>; 165*4882a593Smuzhiyun reg-names = "rev"; 166*4882a593Smuzhiyun #address-cells = <1>; 167*4882a593Smuzhiyun #size-cells = <1>; 168*4882a593Smuzhiyun ranges = <0x0 0x8000 0x2000>; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun cm_core: cm_core@0 { 171*4882a593Smuzhiyun compatible = "ti,dra7-cm-core", "simple-bus"; 172*4882a593Smuzhiyun #address-cells = <1>; 173*4882a593Smuzhiyun #size-cells = <1>; 174*4882a593Smuzhiyun reg = <0 0x3000>; 175*4882a593Smuzhiyun ranges = <0 0 0x3000>; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun cm_core_clocks: clocks { 178*4882a593Smuzhiyun #address-cells = <1>; 179*4882a593Smuzhiyun #size-cells = <0>; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun cm_core_clockdomains: clockdomains { 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun target-module@56000 { /* 0x4a056000, ap 9 02.0 */ 188*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 189*4882a593Smuzhiyun reg = <0x56000 0x4>, 190*4882a593Smuzhiyun <0x5602c 0x4>, 191*4882a593Smuzhiyun <0x56028 0x4>; 192*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 193*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 194*4882a593Smuzhiyun SYSC_OMAP2_EMUFREE | 195*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 196*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 197*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 198*4882a593Smuzhiyun <SYSC_IDLE_NO>, 199*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 200*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 201*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 202*4882a593Smuzhiyun <SYSC_IDLE_NO>, 203*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 204*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 205*4882a593Smuzhiyun ti,syss-mask = <1>; 206*4882a593Smuzhiyun /* Domains (P, C): core_pwrdm, dma_clkdm */ 207*4882a593Smuzhiyun clocks = <&dma_clkctrl DRA7_DMA_DMA_SYSTEM_CLKCTRL 0>; 208*4882a593Smuzhiyun clock-names = "fck"; 209*4882a593Smuzhiyun #address-cells = <1>; 210*4882a593Smuzhiyun #size-cells = <1>; 211*4882a593Smuzhiyun ranges = <0x0 0x56000 0x1000>; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun sdma: dma-controller@0 { 214*4882a593Smuzhiyun compatible = "ti,omap4430-sdma", "ti,omap-sdma"; 215*4882a593Smuzhiyun reg = <0x0 0x1000>; 216*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 217*4882a593Smuzhiyun <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 218*4882a593Smuzhiyun <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, 219*4882a593Smuzhiyun <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 220*4882a593Smuzhiyun #dma-cells = <1>; 221*4882a593Smuzhiyun dma-channels = <32>; 222*4882a593Smuzhiyun dma-requests = <127>; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun target-module@5e000 { /* 0x4a05e000, ap 11 1a.0 */ 227*4882a593Smuzhiyun compatible = "ti,sysc"; 228*4882a593Smuzhiyun status = "disabled"; 229*4882a593Smuzhiyun #address-cells = <1>; 230*4882a593Smuzhiyun #size-cells = <1>; 231*4882a593Smuzhiyun ranges = <0x0 0x5e000 0x2000>; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun target-module@80000 { /* 0x4a080000, ap 13 20.0 */ 235*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 236*4882a593Smuzhiyun reg = <0x80000 0x4>, 237*4882a593Smuzhiyun <0x80010 0x4>, 238*4882a593Smuzhiyun <0x80014 0x4>; 239*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 240*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | 241*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 242*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 243*4882a593Smuzhiyun <SYSC_IDLE_NO>, 244*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 245*4882a593Smuzhiyun ti,syss-mask = <1>; 246*4882a593Smuzhiyun /* Domains (P, C): l3init_pwrdm, l3init_clkdm */ 247*4882a593Smuzhiyun clocks = <&l3init_clkctrl DRA7_L3INIT_OCP2SCP1_CLKCTRL 0>; 248*4882a593Smuzhiyun clock-names = "fck"; 249*4882a593Smuzhiyun #address-cells = <1>; 250*4882a593Smuzhiyun #size-cells = <1>; 251*4882a593Smuzhiyun ranges = <0x0 0x80000 0x8000>; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun ocp2scp@0 { 254*4882a593Smuzhiyun compatible = "ti,omap-ocp2scp"; 255*4882a593Smuzhiyun #address-cells = <1>; 256*4882a593Smuzhiyun #size-cells = <1>; 257*4882a593Smuzhiyun ranges = <0 0 0x8000>; 258*4882a593Smuzhiyun reg = <0x0 0x20>; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun usb2_phy1: phy@4000 { 261*4882a593Smuzhiyun compatible = "ti,dra7x-usb2", "ti,omap-usb2"; 262*4882a593Smuzhiyun reg = <0x4000 0x400>; 263*4882a593Smuzhiyun syscon-phy-power = <&scm_conf 0x300>; 264*4882a593Smuzhiyun clocks = <&usb_phy1_always_on_clk32k>, 265*4882a593Smuzhiyun <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS1_CLKCTRL 8>; 266*4882a593Smuzhiyun clock-names = "wkupclk", 267*4882a593Smuzhiyun "refclk"; 268*4882a593Smuzhiyun #phy-cells = <0>; 269*4882a593Smuzhiyun }; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun usb2_phy2: phy@5000 { 272*4882a593Smuzhiyun compatible = "ti,dra7x-usb2-phy2", 273*4882a593Smuzhiyun "ti,omap-usb2"; 274*4882a593Smuzhiyun reg = <0x5000 0x400>; 275*4882a593Smuzhiyun syscon-phy-power = <&scm_conf 0xe74>; 276*4882a593Smuzhiyun clocks = <&usb_phy2_always_on_clk32k>, 277*4882a593Smuzhiyun <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS2_CLKCTRL 8>; 278*4882a593Smuzhiyun clock-names = "wkupclk", 279*4882a593Smuzhiyun "refclk"; 280*4882a593Smuzhiyun #phy-cells = <0>; 281*4882a593Smuzhiyun }; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun usb3_phy1: phy@4400 { 284*4882a593Smuzhiyun compatible = "ti,omap-usb3"; 285*4882a593Smuzhiyun reg = <0x4400 0x80>, 286*4882a593Smuzhiyun <0x4800 0x64>, 287*4882a593Smuzhiyun <0x4c00 0x40>; 288*4882a593Smuzhiyun reg-names = "phy_rx", "phy_tx", "pll_ctrl"; 289*4882a593Smuzhiyun syscon-phy-power = <&scm_conf 0x370>; 290*4882a593Smuzhiyun clocks = <&usb_phy3_always_on_clk32k>, 291*4882a593Smuzhiyun <&sys_clkin1>, 292*4882a593Smuzhiyun <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS1_CLKCTRL 8>; 293*4882a593Smuzhiyun clock-names = "wkupclk", 294*4882a593Smuzhiyun "sysclk", 295*4882a593Smuzhiyun "refclk"; 296*4882a593Smuzhiyun #phy-cells = <0>; 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun }; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun target-module@90000 { /* 0x4a090000, ap 59 42.0 */ 302*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 303*4882a593Smuzhiyun reg = <0x90000 0x4>, 304*4882a593Smuzhiyun <0x90010 0x4>, 305*4882a593Smuzhiyun <0x90014 0x4>; 306*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 307*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | 308*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 309*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 310*4882a593Smuzhiyun <SYSC_IDLE_NO>, 311*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 312*4882a593Smuzhiyun ti,syss-mask = <1>; 313*4882a593Smuzhiyun /* Domains (P, C): l3init_pwrdm, l3init_clkdm */ 314*4882a593Smuzhiyun clocks = <&l3init_clkctrl DRA7_L3INIT_OCP2SCP3_CLKCTRL 0>; 315*4882a593Smuzhiyun clock-names = "fck"; 316*4882a593Smuzhiyun #address-cells = <1>; 317*4882a593Smuzhiyun #size-cells = <1>; 318*4882a593Smuzhiyun ranges = <0x0 0x90000 0x8000>; 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun ocp2scp@0 { 321*4882a593Smuzhiyun compatible = "ti,omap-ocp2scp"; 322*4882a593Smuzhiyun #address-cells = <1>; 323*4882a593Smuzhiyun #size-cells = <1>; 324*4882a593Smuzhiyun ranges = <0 0 0x8000>; 325*4882a593Smuzhiyun reg = <0x0 0x20>; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun pcie1_phy: pciephy@4000 { 328*4882a593Smuzhiyun compatible = "ti,phy-pipe3-pcie"; 329*4882a593Smuzhiyun reg = <0x4000 0x80>, /* phy_rx */ 330*4882a593Smuzhiyun <0x4400 0x64>; /* phy_tx */ 331*4882a593Smuzhiyun reg-names = "phy_rx", "phy_tx"; 332*4882a593Smuzhiyun syscon-phy-power = <&scm_conf_pcie 0x1c>; 333*4882a593Smuzhiyun syscon-pcs = <&scm_conf_pcie 0x10>; 334*4882a593Smuzhiyun clocks = <&dpll_pcie_ref_ck>, 335*4882a593Smuzhiyun <&dpll_pcie_ref_m2ldo_ck>, 336*4882a593Smuzhiyun <&pcie_clkctrl DRA7_PCIE_PCIE1_CLKCTRL 8>, 337*4882a593Smuzhiyun <&pcie_clkctrl DRA7_PCIE_PCIE1_CLKCTRL 9>, 338*4882a593Smuzhiyun <&pcie_clkctrl DRA7_PCIE_PCIE1_CLKCTRL 10>, 339*4882a593Smuzhiyun <&optfclk_pciephy_div>, 340*4882a593Smuzhiyun <&sys_clkin1>; 341*4882a593Smuzhiyun clock-names = "dpll_ref", "dpll_ref_m2", 342*4882a593Smuzhiyun "wkupclk", "refclk", 343*4882a593Smuzhiyun "div-clk", "phy-div", "sysclk"; 344*4882a593Smuzhiyun #phy-cells = <0>; 345*4882a593Smuzhiyun }; 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun pcie2_phy: pciephy@5000 { 348*4882a593Smuzhiyun compatible = "ti,phy-pipe3-pcie"; 349*4882a593Smuzhiyun reg = <0x5000 0x80>, /* phy_rx */ 350*4882a593Smuzhiyun <0x5400 0x64>; /* phy_tx */ 351*4882a593Smuzhiyun reg-names = "phy_rx", "phy_tx"; 352*4882a593Smuzhiyun syscon-phy-power = <&scm_conf_pcie 0x20>; 353*4882a593Smuzhiyun syscon-pcs = <&scm_conf_pcie 0x10>; 354*4882a593Smuzhiyun clocks = <&dpll_pcie_ref_ck>, 355*4882a593Smuzhiyun <&dpll_pcie_ref_m2ldo_ck>, 356*4882a593Smuzhiyun <&pcie_clkctrl DRA7_PCIE_PCIE2_CLKCTRL 8>, 357*4882a593Smuzhiyun <&pcie_clkctrl DRA7_PCIE_PCIE2_CLKCTRL 9>, 358*4882a593Smuzhiyun <&pcie_clkctrl DRA7_PCIE_PCIE2_CLKCTRL 10>, 359*4882a593Smuzhiyun <&optfclk_pciephy_div>, 360*4882a593Smuzhiyun <&sys_clkin1>; 361*4882a593Smuzhiyun clock-names = "dpll_ref", "dpll_ref_m2", 362*4882a593Smuzhiyun "wkupclk", "refclk", 363*4882a593Smuzhiyun "div-clk", "phy-div", "sysclk"; 364*4882a593Smuzhiyun #phy-cells = <0>; 365*4882a593Smuzhiyun status = "disabled"; 366*4882a593Smuzhiyun }; 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun sata_phy: phy@6000 { 369*4882a593Smuzhiyun compatible = "ti,phy-pipe3-sata"; 370*4882a593Smuzhiyun reg = <0x6000 0x80>, /* phy_rx */ 371*4882a593Smuzhiyun <0x6400 0x64>, /* phy_tx */ 372*4882a593Smuzhiyun <0x6800 0x40>; /* pll_ctrl */ 373*4882a593Smuzhiyun reg-names = "phy_rx", "phy_tx", "pll_ctrl"; 374*4882a593Smuzhiyun syscon-phy-power = <&scm_conf 0x374>; 375*4882a593Smuzhiyun clocks = <&sys_clkin1>, 376*4882a593Smuzhiyun <&l3init_clkctrl DRA7_L3INIT_SATA_CLKCTRL 8>; 377*4882a593Smuzhiyun clock-names = "sysclk", "refclk"; 378*4882a593Smuzhiyun syscon-pllreset = <&scm_conf 0x3fc>; 379*4882a593Smuzhiyun #phy-cells = <0>; 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun }; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun target-module@a0000 { /* 0x4a0a0000, ap 15 40.0 */ 385*4882a593Smuzhiyun compatible = "ti,sysc"; 386*4882a593Smuzhiyun status = "disabled"; 387*4882a593Smuzhiyun #address-cells = <1>; 388*4882a593Smuzhiyun #size-cells = <1>; 389*4882a593Smuzhiyun ranges = <0x0 0xa0000 0x8000>; 390*4882a593Smuzhiyun }; 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun target-module@d9000 { /* 0x4a0d9000, ap 17 72.0 */ 393*4882a593Smuzhiyun compatible = "ti,sysc-omap4-sr", "ti,sysc"; 394*4882a593Smuzhiyun reg = <0xd9038 0x4>; 395*4882a593Smuzhiyun reg-names = "sysc"; 396*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>; 397*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 398*4882a593Smuzhiyun <SYSC_IDLE_NO>, 399*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 400*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 401*4882a593Smuzhiyun /* Domains (P, C): coreaon_pwrdm, coreaon_clkdm */ 402*4882a593Smuzhiyun clocks = <&coreaon_clkctrl DRA7_COREAON_SMARTREFLEX_MPU_CLKCTRL 0>; 403*4882a593Smuzhiyun clock-names = "fck"; 404*4882a593Smuzhiyun #address-cells = <1>; 405*4882a593Smuzhiyun #size-cells = <1>; 406*4882a593Smuzhiyun ranges = <0x0 0xd9000 0x1000>; 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun /* SmartReflex child device marked reserved in TRM */ 409*4882a593Smuzhiyun }; 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun target-module@dd000 { /* 0x4a0dd000, ap 19 18.0 */ 412*4882a593Smuzhiyun compatible = "ti,sysc-omap4-sr", "ti,sysc"; 413*4882a593Smuzhiyun reg = <0xdd038 0x4>; 414*4882a593Smuzhiyun reg-names = "sysc"; 415*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>; 416*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 417*4882a593Smuzhiyun <SYSC_IDLE_NO>, 418*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 419*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 420*4882a593Smuzhiyun /* Domains (P, C): coreaon_pwrdm, coreaon_clkdm */ 421*4882a593Smuzhiyun clocks = <&coreaon_clkctrl DRA7_COREAON_SMARTREFLEX_CORE_CLKCTRL 0>; 422*4882a593Smuzhiyun clock-names = "fck"; 423*4882a593Smuzhiyun #address-cells = <1>; 424*4882a593Smuzhiyun #size-cells = <1>; 425*4882a593Smuzhiyun ranges = <0x0 0xdd000 0x1000>; 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun /* SmartReflex child device marked reserved in TRM */ 428*4882a593Smuzhiyun }; 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun target-module@e0000 { /* 0x4a0e0000, ap 21 28.0 */ 431*4882a593Smuzhiyun compatible = "ti,sysc"; 432*4882a593Smuzhiyun status = "disabled"; 433*4882a593Smuzhiyun #address-cells = <1>; 434*4882a593Smuzhiyun #size-cells = <1>; 435*4882a593Smuzhiyun ranges = <0x0 0xe0000 0x1000>; 436*4882a593Smuzhiyun }; 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun target-module@f4000 { /* 0x4a0f4000, ap 23 04.0 */ 439*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 440*4882a593Smuzhiyun reg = <0xf4000 0x4>, 441*4882a593Smuzhiyun <0xf4010 0x4>; 442*4882a593Smuzhiyun reg-names = "rev", "sysc"; 443*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 444*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 445*4882a593Smuzhiyun <SYSC_IDLE_NO>, 446*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 447*4882a593Smuzhiyun /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ 448*4882a593Smuzhiyun clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX1_CLKCTRL 0>; 449*4882a593Smuzhiyun clock-names = "fck"; 450*4882a593Smuzhiyun #address-cells = <1>; 451*4882a593Smuzhiyun #size-cells = <1>; 452*4882a593Smuzhiyun ranges = <0x0 0xf4000 0x1000>; 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun mailbox1: mailbox@0 { 455*4882a593Smuzhiyun compatible = "ti,omap4-mailbox"; 456*4882a593Smuzhiyun reg = <0x0 0x200>; 457*4882a593Smuzhiyun interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>, 458*4882a593Smuzhiyun <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>, 459*4882a593Smuzhiyun <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>; 460*4882a593Smuzhiyun #mbox-cells = <1>; 461*4882a593Smuzhiyun ti,mbox-num-users = <3>; 462*4882a593Smuzhiyun ti,mbox-num-fifos = <8>; 463*4882a593Smuzhiyun status = "disabled"; 464*4882a593Smuzhiyun }; 465*4882a593Smuzhiyun }; 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun target-module@f6000 { /* 0x4a0f6000, ap 25 78.0 */ 468*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 469*4882a593Smuzhiyun reg = <0xf6000 0x4>, 470*4882a593Smuzhiyun <0xf6010 0x4>, 471*4882a593Smuzhiyun <0xf6014 0x4>; 472*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 473*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 474*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 475*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 476*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 477*4882a593Smuzhiyun <SYSC_IDLE_NO>, 478*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 479*4882a593Smuzhiyun ti,syss-mask = <1>; 480*4882a593Smuzhiyun /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ 481*4882a593Smuzhiyun clocks = <&l4cfg_clkctrl DRA7_L4CFG_SPINLOCK_CLKCTRL 0>; 482*4882a593Smuzhiyun clock-names = "fck"; 483*4882a593Smuzhiyun #address-cells = <1>; 484*4882a593Smuzhiyun #size-cells = <1>; 485*4882a593Smuzhiyun ranges = <0x0 0xf6000 0x1000>; 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun hwspinlock: spinlock@0 { 488*4882a593Smuzhiyun compatible = "ti,omap4-hwspinlock"; 489*4882a593Smuzhiyun reg = <0x0 0x1000>; 490*4882a593Smuzhiyun #hwlock-cells = <1>; 491*4882a593Smuzhiyun }; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun }; 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun segment@100000 { /* 0x4a100000 */ 496*4882a593Smuzhiyun compatible = "simple-bus"; 497*4882a593Smuzhiyun #address-cells = <1>; 498*4882a593Smuzhiyun #size-cells = <1>; 499*4882a593Smuzhiyun ranges = <0x00002000 0x00102000 0x001000>, /* ap 27 */ 500*4882a593Smuzhiyun <0x00003000 0x00103000 0x001000>, /* ap 28 */ 501*4882a593Smuzhiyun <0x00008000 0x00108000 0x001000>, /* ap 29 */ 502*4882a593Smuzhiyun <0x00009000 0x00109000 0x001000>, /* ap 30 */ 503*4882a593Smuzhiyun <0x00040000 0x00140000 0x010000>, /* ap 31 */ 504*4882a593Smuzhiyun <0x00050000 0x00150000 0x001000>, /* ap 32 */ 505*4882a593Smuzhiyun <0x00051000 0x00151000 0x001000>, /* ap 33 */ 506*4882a593Smuzhiyun <0x00052000 0x00152000 0x001000>, /* ap 34 */ 507*4882a593Smuzhiyun <0x00053000 0x00153000 0x001000>, /* ap 35 */ 508*4882a593Smuzhiyun <0x00054000 0x00154000 0x001000>, /* ap 36 */ 509*4882a593Smuzhiyun <0x00055000 0x00155000 0x001000>, /* ap 37 */ 510*4882a593Smuzhiyun <0x00056000 0x00156000 0x001000>, /* ap 38 */ 511*4882a593Smuzhiyun <0x00057000 0x00157000 0x001000>, /* ap 39 */ 512*4882a593Smuzhiyun <0x00058000 0x00158000 0x001000>, /* ap 40 */ 513*4882a593Smuzhiyun <0x0005b000 0x0015b000 0x001000>, /* ap 41 */ 514*4882a593Smuzhiyun <0x0005c000 0x0015c000 0x001000>, /* ap 42 */ 515*4882a593Smuzhiyun <0x0005d000 0x0015d000 0x001000>, /* ap 45 */ 516*4882a593Smuzhiyun <0x0005e000 0x0015e000 0x001000>, /* ap 46 */ 517*4882a593Smuzhiyun <0x0005f000 0x0015f000 0x001000>, /* ap 47 */ 518*4882a593Smuzhiyun <0x00060000 0x00160000 0x001000>, /* ap 48 */ 519*4882a593Smuzhiyun <0x00061000 0x00161000 0x001000>, /* ap 49 */ 520*4882a593Smuzhiyun <0x00062000 0x00162000 0x001000>, /* ap 50 */ 521*4882a593Smuzhiyun <0x00063000 0x00163000 0x001000>, /* ap 51 */ 522*4882a593Smuzhiyun <0x00064000 0x00164000 0x001000>, /* ap 52 */ 523*4882a593Smuzhiyun <0x00065000 0x00165000 0x001000>, /* ap 53 */ 524*4882a593Smuzhiyun <0x00066000 0x00166000 0x001000>, /* ap 54 */ 525*4882a593Smuzhiyun <0x00067000 0x00167000 0x001000>, /* ap 55 */ 526*4882a593Smuzhiyun <0x00068000 0x00168000 0x001000>, /* ap 56 */ 527*4882a593Smuzhiyun <0x0006d000 0x0016d000 0x001000>, /* ap 57 */ 528*4882a593Smuzhiyun <0x0006e000 0x0016e000 0x001000>, /* ap 58 */ 529*4882a593Smuzhiyun <0x00071000 0x00171000 0x001000>, /* ap 61 */ 530*4882a593Smuzhiyun <0x00072000 0x00172000 0x001000>, /* ap 62 */ 531*4882a593Smuzhiyun <0x00073000 0x00173000 0x001000>, /* ap 63 */ 532*4882a593Smuzhiyun <0x00074000 0x00174000 0x001000>, /* ap 64 */ 533*4882a593Smuzhiyun <0x00075000 0x00175000 0x001000>, /* ap 65 */ 534*4882a593Smuzhiyun <0x00076000 0x00176000 0x001000>, /* ap 66 */ 535*4882a593Smuzhiyun <0x00077000 0x00177000 0x001000>, /* ap 67 */ 536*4882a593Smuzhiyun <0x00078000 0x00178000 0x001000>, /* ap 68 */ 537*4882a593Smuzhiyun <0x00081000 0x00181000 0x001000>, /* ap 69 */ 538*4882a593Smuzhiyun <0x00082000 0x00182000 0x001000>, /* ap 70 */ 539*4882a593Smuzhiyun <0x00083000 0x00183000 0x001000>, /* ap 71 */ 540*4882a593Smuzhiyun <0x00084000 0x00184000 0x001000>, /* ap 72 */ 541*4882a593Smuzhiyun <0x00085000 0x00185000 0x001000>, /* ap 73 */ 542*4882a593Smuzhiyun <0x00086000 0x00186000 0x001000>, /* ap 74 */ 543*4882a593Smuzhiyun <0x00087000 0x00187000 0x001000>, /* ap 75 */ 544*4882a593Smuzhiyun <0x00088000 0x00188000 0x001000>, /* ap 76 */ 545*4882a593Smuzhiyun <0x00069000 0x00169000 0x001000>, /* ap 103 */ 546*4882a593Smuzhiyun <0x0006a000 0x0016a000 0x001000>, /* ap 104 */ 547*4882a593Smuzhiyun <0x00079000 0x00179000 0x001000>, /* ap 105 */ 548*4882a593Smuzhiyun <0x0007a000 0x0017a000 0x001000>, /* ap 106 */ 549*4882a593Smuzhiyun <0x0006b000 0x0016b000 0x001000>, /* ap 107 */ 550*4882a593Smuzhiyun <0x0006c000 0x0016c000 0x001000>, /* ap 108 */ 551*4882a593Smuzhiyun <0x0007b000 0x0017b000 0x001000>, /* ap 121 */ 552*4882a593Smuzhiyun <0x0007c000 0x0017c000 0x001000>, /* ap 122 */ 553*4882a593Smuzhiyun <0x0007d000 0x0017d000 0x001000>, /* ap 123 */ 554*4882a593Smuzhiyun <0x0007e000 0x0017e000 0x001000>, /* ap 124 */ 555*4882a593Smuzhiyun <0x00059000 0x00159000 0x001000>, /* ap 125 */ 556*4882a593Smuzhiyun <0x0005a000 0x0015a000 0x001000>; /* ap 126 */ 557*4882a593Smuzhiyun 558*4882a593Smuzhiyun target-module@2000 { /* 0x4a102000, ap 27 3c.0 */ 559*4882a593Smuzhiyun compatible = "ti,sysc"; 560*4882a593Smuzhiyun status = "disabled"; 561*4882a593Smuzhiyun #address-cells = <1>; 562*4882a593Smuzhiyun #size-cells = <1>; 563*4882a593Smuzhiyun ranges = <0x0 0x2000 0x1000>; 564*4882a593Smuzhiyun }; 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun target-module@8000 { /* 0x4a108000, ap 29 1e.0 */ 567*4882a593Smuzhiyun compatible = "ti,sysc"; 568*4882a593Smuzhiyun status = "disabled"; 569*4882a593Smuzhiyun #address-cells = <1>; 570*4882a593Smuzhiyun #size-cells = <1>; 571*4882a593Smuzhiyun ranges = <0x0 0x8000 0x1000>; 572*4882a593Smuzhiyun }; 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun target-module@40000 { /* 0x4a140000, ap 31 06.0 */ 575*4882a593Smuzhiyun compatible = "ti,sysc"; 576*4882a593Smuzhiyun status = "disabled"; 577*4882a593Smuzhiyun #address-cells = <1>; 578*4882a593Smuzhiyun #size-cells = <1>; 579*4882a593Smuzhiyun ranges = <0x0 0x40000 0x10000>; 580*4882a593Smuzhiyun }; 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun target-module@51000 { /* 0x4a151000, ap 33 50.0 */ 583*4882a593Smuzhiyun compatible = "ti,sysc"; 584*4882a593Smuzhiyun status = "disabled"; 585*4882a593Smuzhiyun #address-cells = <1>; 586*4882a593Smuzhiyun #size-cells = <1>; 587*4882a593Smuzhiyun ranges = <0x0 0x51000 0x1000>; 588*4882a593Smuzhiyun }; 589*4882a593Smuzhiyun 590*4882a593Smuzhiyun target-module@53000 { /* 0x4a153000, ap 35 54.0 */ 591*4882a593Smuzhiyun compatible = "ti,sysc"; 592*4882a593Smuzhiyun status = "disabled"; 593*4882a593Smuzhiyun #address-cells = <1>; 594*4882a593Smuzhiyun #size-cells = <1>; 595*4882a593Smuzhiyun ranges = <0x0 0x53000 0x1000>; 596*4882a593Smuzhiyun }; 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun target-module@55000 { /* 0x4a155000, ap 37 46.0 */ 599*4882a593Smuzhiyun compatible = "ti,sysc"; 600*4882a593Smuzhiyun status = "disabled"; 601*4882a593Smuzhiyun #address-cells = <1>; 602*4882a593Smuzhiyun #size-cells = <1>; 603*4882a593Smuzhiyun ranges = <0x0 0x55000 0x1000>; 604*4882a593Smuzhiyun }; 605*4882a593Smuzhiyun 606*4882a593Smuzhiyun target-module@57000 { /* 0x4a157000, ap 39 58.0 */ 607*4882a593Smuzhiyun compatible = "ti,sysc"; 608*4882a593Smuzhiyun status = "disabled"; 609*4882a593Smuzhiyun #address-cells = <1>; 610*4882a593Smuzhiyun #size-cells = <1>; 611*4882a593Smuzhiyun ranges = <0x0 0x57000 0x1000>; 612*4882a593Smuzhiyun }; 613*4882a593Smuzhiyun 614*4882a593Smuzhiyun target-module@59000 { /* 0x4a159000, ap 125 6a.0 */ 615*4882a593Smuzhiyun compatible = "ti,sysc"; 616*4882a593Smuzhiyun status = "disabled"; 617*4882a593Smuzhiyun #address-cells = <1>; 618*4882a593Smuzhiyun #size-cells = <1>; 619*4882a593Smuzhiyun ranges = <0x0 0x59000 0x1000>; 620*4882a593Smuzhiyun }; 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun target-module@5b000 { /* 0x4a15b000, ap 41 60.0 */ 623*4882a593Smuzhiyun compatible = "ti,sysc"; 624*4882a593Smuzhiyun status = "disabled"; 625*4882a593Smuzhiyun #address-cells = <1>; 626*4882a593Smuzhiyun #size-cells = <1>; 627*4882a593Smuzhiyun ranges = <0x0 0x5b000 0x1000>; 628*4882a593Smuzhiyun }; 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun target-module@5d000 { /* 0x4a15d000, ap 45 3a.0 */ 631*4882a593Smuzhiyun compatible = "ti,sysc"; 632*4882a593Smuzhiyun status = "disabled"; 633*4882a593Smuzhiyun #address-cells = <1>; 634*4882a593Smuzhiyun #size-cells = <1>; 635*4882a593Smuzhiyun ranges = <0x0 0x5d000 0x1000>; 636*4882a593Smuzhiyun }; 637*4882a593Smuzhiyun 638*4882a593Smuzhiyun target-module@5f000 { /* 0x4a15f000, ap 47 56.0 */ 639*4882a593Smuzhiyun compatible = "ti,sysc"; 640*4882a593Smuzhiyun status = "disabled"; 641*4882a593Smuzhiyun #address-cells = <1>; 642*4882a593Smuzhiyun #size-cells = <1>; 643*4882a593Smuzhiyun ranges = <0x0 0x5f000 0x1000>; 644*4882a593Smuzhiyun }; 645*4882a593Smuzhiyun 646*4882a593Smuzhiyun target-module@61000 { /* 0x4a161000, ap 49 32.0 */ 647*4882a593Smuzhiyun compatible = "ti,sysc"; 648*4882a593Smuzhiyun status = "disabled"; 649*4882a593Smuzhiyun #address-cells = <1>; 650*4882a593Smuzhiyun #size-cells = <1>; 651*4882a593Smuzhiyun ranges = <0x0 0x61000 0x1000>; 652*4882a593Smuzhiyun }; 653*4882a593Smuzhiyun 654*4882a593Smuzhiyun target-module@63000 { /* 0x4a163000, ap 51 5c.0 */ 655*4882a593Smuzhiyun compatible = "ti,sysc"; 656*4882a593Smuzhiyun status = "disabled"; 657*4882a593Smuzhiyun #address-cells = <1>; 658*4882a593Smuzhiyun #size-cells = <1>; 659*4882a593Smuzhiyun ranges = <0x0 0x63000 0x1000>; 660*4882a593Smuzhiyun }; 661*4882a593Smuzhiyun 662*4882a593Smuzhiyun target-module@65000 { /* 0x4a165000, ap 53 4e.0 */ 663*4882a593Smuzhiyun compatible = "ti,sysc"; 664*4882a593Smuzhiyun status = "disabled"; 665*4882a593Smuzhiyun #address-cells = <1>; 666*4882a593Smuzhiyun #size-cells = <1>; 667*4882a593Smuzhiyun ranges = <0x0 0x65000 0x1000>; 668*4882a593Smuzhiyun }; 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun target-module@67000 { /* 0x4a167000, ap 55 5e.0 */ 671*4882a593Smuzhiyun compatible = "ti,sysc"; 672*4882a593Smuzhiyun status = "disabled"; 673*4882a593Smuzhiyun #address-cells = <1>; 674*4882a593Smuzhiyun #size-cells = <1>; 675*4882a593Smuzhiyun ranges = <0x0 0x67000 0x1000>; 676*4882a593Smuzhiyun }; 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun target-module@69000 { /* 0x4a169000, ap 103 4a.0 */ 679*4882a593Smuzhiyun compatible = "ti,sysc"; 680*4882a593Smuzhiyun status = "disabled"; 681*4882a593Smuzhiyun #address-cells = <1>; 682*4882a593Smuzhiyun #size-cells = <1>; 683*4882a593Smuzhiyun ranges = <0x0 0x69000 0x1000>; 684*4882a593Smuzhiyun }; 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun target-module@6b000 { /* 0x4a16b000, ap 107 52.0 */ 687*4882a593Smuzhiyun compatible = "ti,sysc"; 688*4882a593Smuzhiyun status = "disabled"; 689*4882a593Smuzhiyun #address-cells = <1>; 690*4882a593Smuzhiyun #size-cells = <1>; 691*4882a593Smuzhiyun ranges = <0x0 0x6b000 0x1000>; 692*4882a593Smuzhiyun }; 693*4882a593Smuzhiyun 694*4882a593Smuzhiyun target-module@6d000 { /* 0x4a16d000, ap 57 68.0 */ 695*4882a593Smuzhiyun compatible = "ti,sysc"; 696*4882a593Smuzhiyun status = "disabled"; 697*4882a593Smuzhiyun #address-cells = <1>; 698*4882a593Smuzhiyun #size-cells = <1>; 699*4882a593Smuzhiyun ranges = <0x0 0x6d000 0x1000>; 700*4882a593Smuzhiyun }; 701*4882a593Smuzhiyun 702*4882a593Smuzhiyun target-module@71000 { /* 0x4a171000, ap 61 48.0 */ 703*4882a593Smuzhiyun compatible = "ti,sysc"; 704*4882a593Smuzhiyun status = "disabled"; 705*4882a593Smuzhiyun #address-cells = <1>; 706*4882a593Smuzhiyun #size-cells = <1>; 707*4882a593Smuzhiyun ranges = <0x0 0x71000 0x1000>; 708*4882a593Smuzhiyun }; 709*4882a593Smuzhiyun 710*4882a593Smuzhiyun target-module@73000 { /* 0x4a173000, ap 63 2a.0 */ 711*4882a593Smuzhiyun compatible = "ti,sysc"; 712*4882a593Smuzhiyun status = "disabled"; 713*4882a593Smuzhiyun #address-cells = <1>; 714*4882a593Smuzhiyun #size-cells = <1>; 715*4882a593Smuzhiyun ranges = <0x0 0x73000 0x1000>; 716*4882a593Smuzhiyun }; 717*4882a593Smuzhiyun 718*4882a593Smuzhiyun target-module@75000 { /* 0x4a175000, ap 65 64.0 */ 719*4882a593Smuzhiyun compatible = "ti,sysc"; 720*4882a593Smuzhiyun status = "disabled"; 721*4882a593Smuzhiyun #address-cells = <1>; 722*4882a593Smuzhiyun #size-cells = <1>; 723*4882a593Smuzhiyun ranges = <0x0 0x75000 0x1000>; 724*4882a593Smuzhiyun }; 725*4882a593Smuzhiyun 726*4882a593Smuzhiyun target-module@77000 { /* 0x4a177000, ap 67 66.0 */ 727*4882a593Smuzhiyun compatible = "ti,sysc"; 728*4882a593Smuzhiyun status = "disabled"; 729*4882a593Smuzhiyun #address-cells = <1>; 730*4882a593Smuzhiyun #size-cells = <1>; 731*4882a593Smuzhiyun ranges = <0x0 0x77000 0x1000>; 732*4882a593Smuzhiyun }; 733*4882a593Smuzhiyun 734*4882a593Smuzhiyun target-module@79000 { /* 0x4a179000, ap 105 34.0 */ 735*4882a593Smuzhiyun compatible = "ti,sysc"; 736*4882a593Smuzhiyun status = "disabled"; 737*4882a593Smuzhiyun #address-cells = <1>; 738*4882a593Smuzhiyun #size-cells = <1>; 739*4882a593Smuzhiyun ranges = <0x0 0x79000 0x1000>; 740*4882a593Smuzhiyun }; 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun target-module@7b000 { /* 0x4a17b000, ap 121 7c.0 */ 743*4882a593Smuzhiyun compatible = "ti,sysc"; 744*4882a593Smuzhiyun status = "disabled"; 745*4882a593Smuzhiyun #address-cells = <1>; 746*4882a593Smuzhiyun #size-cells = <1>; 747*4882a593Smuzhiyun ranges = <0x0 0x7b000 0x1000>; 748*4882a593Smuzhiyun }; 749*4882a593Smuzhiyun 750*4882a593Smuzhiyun target-module@7d000 { /* 0x4a17d000, ap 123 7e.0 */ 751*4882a593Smuzhiyun compatible = "ti,sysc"; 752*4882a593Smuzhiyun status = "disabled"; 753*4882a593Smuzhiyun #address-cells = <1>; 754*4882a593Smuzhiyun #size-cells = <1>; 755*4882a593Smuzhiyun ranges = <0x0 0x7d000 0x1000>; 756*4882a593Smuzhiyun }; 757*4882a593Smuzhiyun 758*4882a593Smuzhiyun target-module@81000 { /* 0x4a181000, ap 69 26.0 */ 759*4882a593Smuzhiyun compatible = "ti,sysc"; 760*4882a593Smuzhiyun status = "disabled"; 761*4882a593Smuzhiyun #address-cells = <1>; 762*4882a593Smuzhiyun #size-cells = <1>; 763*4882a593Smuzhiyun ranges = <0x0 0x81000 0x1000>; 764*4882a593Smuzhiyun }; 765*4882a593Smuzhiyun 766*4882a593Smuzhiyun target-module@83000 { /* 0x4a183000, ap 71 2e.0 */ 767*4882a593Smuzhiyun compatible = "ti,sysc"; 768*4882a593Smuzhiyun status = "disabled"; 769*4882a593Smuzhiyun #address-cells = <1>; 770*4882a593Smuzhiyun #size-cells = <1>; 771*4882a593Smuzhiyun ranges = <0x0 0x83000 0x1000>; 772*4882a593Smuzhiyun }; 773*4882a593Smuzhiyun 774*4882a593Smuzhiyun target-module@85000 { /* 0x4a185000, ap 73 36.0 */ 775*4882a593Smuzhiyun compatible = "ti,sysc"; 776*4882a593Smuzhiyun status = "disabled"; 777*4882a593Smuzhiyun #address-cells = <1>; 778*4882a593Smuzhiyun #size-cells = <1>; 779*4882a593Smuzhiyun ranges = <0x0 0x85000 0x1000>; 780*4882a593Smuzhiyun }; 781*4882a593Smuzhiyun 782*4882a593Smuzhiyun target-module@87000 { /* 0x4a187000, ap 75 74.0 */ 783*4882a593Smuzhiyun compatible = "ti,sysc"; 784*4882a593Smuzhiyun status = "disabled"; 785*4882a593Smuzhiyun #address-cells = <1>; 786*4882a593Smuzhiyun #size-cells = <1>; 787*4882a593Smuzhiyun ranges = <0x0 0x87000 0x1000>; 788*4882a593Smuzhiyun }; 789*4882a593Smuzhiyun }; 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun segment@200000 { /* 0x4a200000 */ 792*4882a593Smuzhiyun compatible = "simple-bus"; 793*4882a593Smuzhiyun #address-cells = <1>; 794*4882a593Smuzhiyun #size-cells = <1>; 795*4882a593Smuzhiyun ranges = <0x00018000 0x00218000 0x001000>, /* ap 43 */ 796*4882a593Smuzhiyun <0x00019000 0x00219000 0x001000>, /* ap 44 */ 797*4882a593Smuzhiyun <0x00000000 0x00200000 0x001000>, /* ap 77 */ 798*4882a593Smuzhiyun <0x00001000 0x00201000 0x001000>, /* ap 78 */ 799*4882a593Smuzhiyun <0x0000a000 0x0020a000 0x001000>, /* ap 79 */ 800*4882a593Smuzhiyun <0x0000b000 0x0020b000 0x001000>, /* ap 80 */ 801*4882a593Smuzhiyun <0x0000c000 0x0020c000 0x001000>, /* ap 81 */ 802*4882a593Smuzhiyun <0x0000d000 0x0020d000 0x001000>, /* ap 82 */ 803*4882a593Smuzhiyun <0x0000e000 0x0020e000 0x001000>, /* ap 83 */ 804*4882a593Smuzhiyun <0x0000f000 0x0020f000 0x001000>, /* ap 84 */ 805*4882a593Smuzhiyun <0x00010000 0x00210000 0x001000>, /* ap 85 */ 806*4882a593Smuzhiyun <0x00011000 0x00211000 0x001000>, /* ap 86 */ 807*4882a593Smuzhiyun <0x00012000 0x00212000 0x001000>, /* ap 87 */ 808*4882a593Smuzhiyun <0x00013000 0x00213000 0x001000>, /* ap 88 */ 809*4882a593Smuzhiyun <0x00014000 0x00214000 0x001000>, /* ap 89 */ 810*4882a593Smuzhiyun <0x00015000 0x00215000 0x001000>, /* ap 90 */ 811*4882a593Smuzhiyun <0x0002a000 0x0022a000 0x001000>, /* ap 91 */ 812*4882a593Smuzhiyun <0x0002b000 0x0022b000 0x001000>, /* ap 92 */ 813*4882a593Smuzhiyun <0x0001c000 0x0021c000 0x001000>, /* ap 93 */ 814*4882a593Smuzhiyun <0x0001d000 0x0021d000 0x001000>, /* ap 94 */ 815*4882a593Smuzhiyun <0x0001e000 0x0021e000 0x001000>, /* ap 95 */ 816*4882a593Smuzhiyun <0x0001f000 0x0021f000 0x001000>, /* ap 96 */ 817*4882a593Smuzhiyun <0x00020000 0x00220000 0x001000>, /* ap 97 */ 818*4882a593Smuzhiyun <0x00021000 0x00221000 0x001000>, /* ap 98 */ 819*4882a593Smuzhiyun <0x00024000 0x00224000 0x001000>, /* ap 99 */ 820*4882a593Smuzhiyun <0x00025000 0x00225000 0x001000>, /* ap 100 */ 821*4882a593Smuzhiyun <0x00026000 0x00226000 0x001000>, /* ap 101 */ 822*4882a593Smuzhiyun <0x00027000 0x00227000 0x001000>, /* ap 102 */ 823*4882a593Smuzhiyun <0x0002c000 0x0022c000 0x001000>, /* ap 109 */ 824*4882a593Smuzhiyun <0x0002d000 0x0022d000 0x001000>, /* ap 110 */ 825*4882a593Smuzhiyun <0x0002e000 0x0022e000 0x001000>, /* ap 111 */ 826*4882a593Smuzhiyun <0x0002f000 0x0022f000 0x001000>, /* ap 112 */ 827*4882a593Smuzhiyun <0x00030000 0x00230000 0x001000>, /* ap 113 */ 828*4882a593Smuzhiyun <0x00031000 0x00231000 0x001000>, /* ap 114 */ 829*4882a593Smuzhiyun <0x00032000 0x00232000 0x001000>, /* ap 115 */ 830*4882a593Smuzhiyun <0x00033000 0x00233000 0x001000>, /* ap 116 */ 831*4882a593Smuzhiyun <0x00034000 0x00234000 0x001000>, /* ap 117 */ 832*4882a593Smuzhiyun <0x00035000 0x00235000 0x001000>, /* ap 118 */ 833*4882a593Smuzhiyun <0x00036000 0x00236000 0x001000>, /* ap 119 */ 834*4882a593Smuzhiyun <0x00037000 0x00237000 0x001000>, /* ap 120 */ 835*4882a593Smuzhiyun <0x0001a000 0x0021a000 0x001000>, /* ap 127 */ 836*4882a593Smuzhiyun <0x0001b000 0x0021b000 0x001000>; /* ap 128 */ 837*4882a593Smuzhiyun 838*4882a593Smuzhiyun target-module@0 { /* 0x4a200000, ap 77 3e.0 */ 839*4882a593Smuzhiyun compatible = "ti,sysc"; 840*4882a593Smuzhiyun status = "disabled"; 841*4882a593Smuzhiyun #address-cells = <1>; 842*4882a593Smuzhiyun #size-cells = <1>; 843*4882a593Smuzhiyun ranges = <0x0 0x0 0x1000>; 844*4882a593Smuzhiyun }; 845*4882a593Smuzhiyun 846*4882a593Smuzhiyun target-module@a000 { /* 0x4a20a000, ap 79 30.0 */ 847*4882a593Smuzhiyun compatible = "ti,sysc"; 848*4882a593Smuzhiyun status = "disabled"; 849*4882a593Smuzhiyun #address-cells = <1>; 850*4882a593Smuzhiyun #size-cells = <1>; 851*4882a593Smuzhiyun ranges = <0x0 0xa000 0x1000>; 852*4882a593Smuzhiyun }; 853*4882a593Smuzhiyun 854*4882a593Smuzhiyun target-module@c000 { /* 0x4a20c000, ap 81 0c.0 */ 855*4882a593Smuzhiyun compatible = "ti,sysc"; 856*4882a593Smuzhiyun status = "disabled"; 857*4882a593Smuzhiyun #address-cells = <1>; 858*4882a593Smuzhiyun #size-cells = <1>; 859*4882a593Smuzhiyun ranges = <0x0 0xc000 0x1000>; 860*4882a593Smuzhiyun }; 861*4882a593Smuzhiyun 862*4882a593Smuzhiyun target-module@e000 { /* 0x4a20e000, ap 83 22.0 */ 863*4882a593Smuzhiyun compatible = "ti,sysc"; 864*4882a593Smuzhiyun status = "disabled"; 865*4882a593Smuzhiyun #address-cells = <1>; 866*4882a593Smuzhiyun #size-cells = <1>; 867*4882a593Smuzhiyun ranges = <0x0 0xe000 0x1000>; 868*4882a593Smuzhiyun }; 869*4882a593Smuzhiyun 870*4882a593Smuzhiyun target-module@10000 { /* 0x4a210000, ap 85 14.0 */ 871*4882a593Smuzhiyun compatible = "ti,sysc"; 872*4882a593Smuzhiyun status = "disabled"; 873*4882a593Smuzhiyun #address-cells = <1>; 874*4882a593Smuzhiyun #size-cells = <1>; 875*4882a593Smuzhiyun ranges = <0x0 0x10000 0x1000>; 876*4882a593Smuzhiyun }; 877*4882a593Smuzhiyun 878*4882a593Smuzhiyun target-module@12000 { /* 0x4a212000, ap 87 16.0 */ 879*4882a593Smuzhiyun compatible = "ti,sysc"; 880*4882a593Smuzhiyun status = "disabled"; 881*4882a593Smuzhiyun #address-cells = <1>; 882*4882a593Smuzhiyun #size-cells = <1>; 883*4882a593Smuzhiyun ranges = <0x0 0x12000 0x1000>; 884*4882a593Smuzhiyun }; 885*4882a593Smuzhiyun 886*4882a593Smuzhiyun target-module@14000 { /* 0x4a214000, ap 89 1c.0 */ 887*4882a593Smuzhiyun compatible = "ti,sysc"; 888*4882a593Smuzhiyun status = "disabled"; 889*4882a593Smuzhiyun #address-cells = <1>; 890*4882a593Smuzhiyun #size-cells = <1>; 891*4882a593Smuzhiyun ranges = <0x0 0x14000 0x1000>; 892*4882a593Smuzhiyun }; 893*4882a593Smuzhiyun 894*4882a593Smuzhiyun target-module@18000 { /* 0x4a218000, ap 43 12.0 */ 895*4882a593Smuzhiyun compatible = "ti,sysc"; 896*4882a593Smuzhiyun status = "disabled"; 897*4882a593Smuzhiyun #address-cells = <1>; 898*4882a593Smuzhiyun #size-cells = <1>; 899*4882a593Smuzhiyun ranges = <0x0 0x18000 0x1000>; 900*4882a593Smuzhiyun }; 901*4882a593Smuzhiyun 902*4882a593Smuzhiyun target-module@1a000 { /* 0x4a21a000, ap 127 7a.0 */ 903*4882a593Smuzhiyun compatible = "ti,sysc"; 904*4882a593Smuzhiyun status = "disabled"; 905*4882a593Smuzhiyun #address-cells = <1>; 906*4882a593Smuzhiyun #size-cells = <1>; 907*4882a593Smuzhiyun ranges = <0x0 0x1a000 0x1000>; 908*4882a593Smuzhiyun }; 909*4882a593Smuzhiyun 910*4882a593Smuzhiyun target-module@1c000 { /* 0x4a21c000, ap 93 38.0 */ 911*4882a593Smuzhiyun compatible = "ti,sysc"; 912*4882a593Smuzhiyun status = "disabled"; 913*4882a593Smuzhiyun #address-cells = <1>; 914*4882a593Smuzhiyun #size-cells = <1>; 915*4882a593Smuzhiyun ranges = <0x0 0x1c000 0x1000>; 916*4882a593Smuzhiyun }; 917*4882a593Smuzhiyun 918*4882a593Smuzhiyun target-module@1e000 { /* 0x4a21e000, ap 95 0a.0 */ 919*4882a593Smuzhiyun compatible = "ti,sysc"; 920*4882a593Smuzhiyun status = "disabled"; 921*4882a593Smuzhiyun #address-cells = <1>; 922*4882a593Smuzhiyun #size-cells = <1>; 923*4882a593Smuzhiyun ranges = <0x0 0x1e000 0x1000>; 924*4882a593Smuzhiyun }; 925*4882a593Smuzhiyun 926*4882a593Smuzhiyun target-module@20000 { /* 0x4a220000, ap 97 24.0 */ 927*4882a593Smuzhiyun compatible = "ti,sysc"; 928*4882a593Smuzhiyun status = "disabled"; 929*4882a593Smuzhiyun #address-cells = <1>; 930*4882a593Smuzhiyun #size-cells = <1>; 931*4882a593Smuzhiyun ranges = <0x0 0x20000 0x1000>; 932*4882a593Smuzhiyun }; 933*4882a593Smuzhiyun 934*4882a593Smuzhiyun target-module@24000 { /* 0x4a224000, ap 99 44.0 */ 935*4882a593Smuzhiyun compatible = "ti,sysc"; 936*4882a593Smuzhiyun status = "disabled"; 937*4882a593Smuzhiyun #address-cells = <1>; 938*4882a593Smuzhiyun #size-cells = <1>; 939*4882a593Smuzhiyun ranges = <0x0 0x24000 0x1000>; 940*4882a593Smuzhiyun }; 941*4882a593Smuzhiyun 942*4882a593Smuzhiyun target-module@26000 { /* 0x4a226000, ap 101 2c.0 */ 943*4882a593Smuzhiyun compatible = "ti,sysc"; 944*4882a593Smuzhiyun status = "disabled"; 945*4882a593Smuzhiyun #address-cells = <1>; 946*4882a593Smuzhiyun #size-cells = <1>; 947*4882a593Smuzhiyun ranges = <0x0 0x26000 0x1000>; 948*4882a593Smuzhiyun }; 949*4882a593Smuzhiyun 950*4882a593Smuzhiyun target-module@2a000 { /* 0x4a22a000, ap 91 4c.0 */ 951*4882a593Smuzhiyun compatible = "ti,sysc"; 952*4882a593Smuzhiyun status = "disabled"; 953*4882a593Smuzhiyun #address-cells = <1>; 954*4882a593Smuzhiyun #size-cells = <1>; 955*4882a593Smuzhiyun ranges = <0x0 0x2a000 0x1000>; 956*4882a593Smuzhiyun }; 957*4882a593Smuzhiyun 958*4882a593Smuzhiyun target-module@2c000 { /* 0x4a22c000, ap 109 6c.0 */ 959*4882a593Smuzhiyun compatible = "ti,sysc"; 960*4882a593Smuzhiyun status = "disabled"; 961*4882a593Smuzhiyun #address-cells = <1>; 962*4882a593Smuzhiyun #size-cells = <1>; 963*4882a593Smuzhiyun ranges = <0x0 0x2c000 0x1000>; 964*4882a593Smuzhiyun }; 965*4882a593Smuzhiyun 966*4882a593Smuzhiyun target-module@2e000 { /* 0x4a22e000, ap 111 6e.0 */ 967*4882a593Smuzhiyun compatible = "ti,sysc"; 968*4882a593Smuzhiyun status = "disabled"; 969*4882a593Smuzhiyun #address-cells = <1>; 970*4882a593Smuzhiyun #size-cells = <1>; 971*4882a593Smuzhiyun ranges = <0x0 0x2e000 0x1000>; 972*4882a593Smuzhiyun }; 973*4882a593Smuzhiyun 974*4882a593Smuzhiyun target-module@30000 { /* 0x4a230000, ap 113 70.0 */ 975*4882a593Smuzhiyun compatible = "ti,sysc"; 976*4882a593Smuzhiyun status = "disabled"; 977*4882a593Smuzhiyun #address-cells = <1>; 978*4882a593Smuzhiyun #size-cells = <1>; 979*4882a593Smuzhiyun ranges = <0x0 0x30000 0x1000>; 980*4882a593Smuzhiyun }; 981*4882a593Smuzhiyun 982*4882a593Smuzhiyun target-module@32000 { /* 0x4a232000, ap 115 5a.0 */ 983*4882a593Smuzhiyun compatible = "ti,sysc"; 984*4882a593Smuzhiyun status = "disabled"; 985*4882a593Smuzhiyun #address-cells = <1>; 986*4882a593Smuzhiyun #size-cells = <1>; 987*4882a593Smuzhiyun ranges = <0x0 0x32000 0x1000>; 988*4882a593Smuzhiyun }; 989*4882a593Smuzhiyun 990*4882a593Smuzhiyun target-module@34000 { /* 0x4a234000, ap 117 76.1 */ 991*4882a593Smuzhiyun compatible = "ti,sysc"; 992*4882a593Smuzhiyun status = "disabled"; 993*4882a593Smuzhiyun #address-cells = <1>; 994*4882a593Smuzhiyun #size-cells = <1>; 995*4882a593Smuzhiyun ranges = <0x0 0x34000 0x1000>; 996*4882a593Smuzhiyun }; 997*4882a593Smuzhiyun 998*4882a593Smuzhiyun target-module@36000 { /* 0x4a236000, ap 119 62.0 */ 999*4882a593Smuzhiyun compatible = "ti,sysc"; 1000*4882a593Smuzhiyun status = "disabled"; 1001*4882a593Smuzhiyun #address-cells = <1>; 1002*4882a593Smuzhiyun #size-cells = <1>; 1003*4882a593Smuzhiyun ranges = <0x0 0x36000 0x1000>; 1004*4882a593Smuzhiyun }; 1005*4882a593Smuzhiyun }; 1006*4882a593Smuzhiyun}; 1007*4882a593Smuzhiyun 1008*4882a593Smuzhiyun&l4_per1 { /* 0x48000000 */ 1009*4882a593Smuzhiyun compatible = "ti,dra7-l4-per1", "simple-bus"; 1010*4882a593Smuzhiyun reg = <0x48000000 0x800>, 1011*4882a593Smuzhiyun <0x48000800 0x800>, 1012*4882a593Smuzhiyun <0x48001000 0x400>, 1013*4882a593Smuzhiyun <0x48001400 0x400>, 1014*4882a593Smuzhiyun <0x48001800 0x400>, 1015*4882a593Smuzhiyun <0x48001c00 0x400>; 1016*4882a593Smuzhiyun reg-names = "ap", "la", "ia0", "ia1", "ia2", "ia3"; 1017*4882a593Smuzhiyun #address-cells = <1>; 1018*4882a593Smuzhiyun #size-cells = <1>; 1019*4882a593Smuzhiyun ranges = <0x00000000 0x48000000 0x200000>, /* segment 0 */ 1020*4882a593Smuzhiyun <0x00200000 0x48200000 0x200000>; /* segment 1 */ 1021*4882a593Smuzhiyun 1022*4882a593Smuzhiyun segment@0 { /* 0x48000000 */ 1023*4882a593Smuzhiyun compatible = "simple-bus"; 1024*4882a593Smuzhiyun #address-cells = <1>; 1025*4882a593Smuzhiyun #size-cells = <1>; 1026*4882a593Smuzhiyun ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 1027*4882a593Smuzhiyun <0x00001000 0x00001000 0x000400>, /* ap 1 */ 1028*4882a593Smuzhiyun <0x00000800 0x00000800 0x000800>, /* ap 2 */ 1029*4882a593Smuzhiyun <0x00020000 0x00020000 0x001000>, /* ap 3 */ 1030*4882a593Smuzhiyun <0x00021000 0x00021000 0x001000>, /* ap 4 */ 1031*4882a593Smuzhiyun <0x00032000 0x00032000 0x001000>, /* ap 5 */ 1032*4882a593Smuzhiyun <0x00033000 0x00033000 0x001000>, /* ap 6 */ 1033*4882a593Smuzhiyun <0x00034000 0x00034000 0x001000>, /* ap 7 */ 1034*4882a593Smuzhiyun <0x00035000 0x00035000 0x001000>, /* ap 8 */ 1035*4882a593Smuzhiyun <0x00036000 0x00036000 0x001000>, /* ap 9 */ 1036*4882a593Smuzhiyun <0x00037000 0x00037000 0x001000>, /* ap 10 */ 1037*4882a593Smuzhiyun <0x0003e000 0x0003e000 0x001000>, /* ap 11 */ 1038*4882a593Smuzhiyun <0x0003f000 0x0003f000 0x001000>, /* ap 12 */ 1039*4882a593Smuzhiyun <0x00055000 0x00055000 0x001000>, /* ap 13 */ 1040*4882a593Smuzhiyun <0x00056000 0x00056000 0x001000>, /* ap 14 */ 1041*4882a593Smuzhiyun <0x00057000 0x00057000 0x001000>, /* ap 15 */ 1042*4882a593Smuzhiyun <0x00058000 0x00058000 0x001000>, /* ap 16 */ 1043*4882a593Smuzhiyun <0x00059000 0x00059000 0x001000>, /* ap 17 */ 1044*4882a593Smuzhiyun <0x0005a000 0x0005a000 0x001000>, /* ap 18 */ 1045*4882a593Smuzhiyun <0x0005b000 0x0005b000 0x001000>, /* ap 19 */ 1046*4882a593Smuzhiyun <0x0005c000 0x0005c000 0x001000>, /* ap 20 */ 1047*4882a593Smuzhiyun <0x0005d000 0x0005d000 0x001000>, /* ap 21 */ 1048*4882a593Smuzhiyun <0x0005e000 0x0005e000 0x001000>, /* ap 22 */ 1049*4882a593Smuzhiyun <0x00060000 0x00060000 0x001000>, /* ap 23 */ 1050*4882a593Smuzhiyun <0x0006a000 0x0006a000 0x001000>, /* ap 24 */ 1051*4882a593Smuzhiyun <0x0006b000 0x0006b000 0x001000>, /* ap 25 */ 1052*4882a593Smuzhiyun <0x0006c000 0x0006c000 0x001000>, /* ap 26 */ 1053*4882a593Smuzhiyun <0x0006d000 0x0006d000 0x001000>, /* ap 27 */ 1054*4882a593Smuzhiyun <0x0006e000 0x0006e000 0x001000>, /* ap 28 */ 1055*4882a593Smuzhiyun <0x0006f000 0x0006f000 0x001000>, /* ap 29 */ 1056*4882a593Smuzhiyun <0x00070000 0x00070000 0x001000>, /* ap 30 */ 1057*4882a593Smuzhiyun <0x00071000 0x00071000 0x001000>, /* ap 31 */ 1058*4882a593Smuzhiyun <0x00072000 0x00072000 0x001000>, /* ap 32 */ 1059*4882a593Smuzhiyun <0x00073000 0x00073000 0x001000>, /* ap 33 */ 1060*4882a593Smuzhiyun <0x00061000 0x00061000 0x001000>, /* ap 34 */ 1061*4882a593Smuzhiyun <0x00053000 0x00053000 0x001000>, /* ap 35 */ 1062*4882a593Smuzhiyun <0x00054000 0x00054000 0x001000>, /* ap 36 */ 1063*4882a593Smuzhiyun <0x000b2000 0x000b2000 0x001000>, /* ap 37 */ 1064*4882a593Smuzhiyun <0x000b3000 0x000b3000 0x001000>, /* ap 38 */ 1065*4882a593Smuzhiyun <0x00078000 0x00078000 0x001000>, /* ap 39 */ 1066*4882a593Smuzhiyun <0x00079000 0x00079000 0x001000>, /* ap 40 */ 1067*4882a593Smuzhiyun <0x00086000 0x00086000 0x001000>, /* ap 41 */ 1068*4882a593Smuzhiyun <0x00087000 0x00087000 0x001000>, /* ap 42 */ 1069*4882a593Smuzhiyun <0x00088000 0x00088000 0x001000>, /* ap 43 */ 1070*4882a593Smuzhiyun <0x00089000 0x00089000 0x001000>, /* ap 44 */ 1071*4882a593Smuzhiyun <0x00051000 0x00051000 0x001000>, /* ap 45 */ 1072*4882a593Smuzhiyun <0x00052000 0x00052000 0x001000>, /* ap 46 */ 1073*4882a593Smuzhiyun <0x00098000 0x00098000 0x001000>, /* ap 47 */ 1074*4882a593Smuzhiyun <0x00099000 0x00099000 0x001000>, /* ap 48 */ 1075*4882a593Smuzhiyun <0x0009a000 0x0009a000 0x001000>, /* ap 49 */ 1076*4882a593Smuzhiyun <0x0009b000 0x0009b000 0x001000>, /* ap 50 */ 1077*4882a593Smuzhiyun <0x0009c000 0x0009c000 0x001000>, /* ap 51 */ 1078*4882a593Smuzhiyun <0x0009d000 0x0009d000 0x001000>, /* ap 52 */ 1079*4882a593Smuzhiyun <0x00068000 0x00068000 0x001000>, /* ap 53 */ 1080*4882a593Smuzhiyun <0x00069000 0x00069000 0x001000>, /* ap 54 */ 1081*4882a593Smuzhiyun <0x00090000 0x00090000 0x002000>, /* ap 55 */ 1082*4882a593Smuzhiyun <0x00092000 0x00092000 0x001000>, /* ap 56 */ 1083*4882a593Smuzhiyun <0x000a4000 0x000a4000 0x001000>, /* ap 57 */ 1084*4882a593Smuzhiyun <0x000a6000 0x000a6000 0x001000>, /* ap 58 */ 1085*4882a593Smuzhiyun <0x000a8000 0x000a8000 0x004000>, /* ap 59 */ 1086*4882a593Smuzhiyun <0x000ac000 0x000ac000 0x001000>, /* ap 60 */ 1087*4882a593Smuzhiyun <0x000ad000 0x000ad000 0x001000>, /* ap 61 */ 1088*4882a593Smuzhiyun <0x000ae000 0x000ae000 0x001000>, /* ap 62 */ 1089*4882a593Smuzhiyun <0x00066000 0x00066000 0x001000>, /* ap 63 */ 1090*4882a593Smuzhiyun <0x00067000 0x00067000 0x001000>, /* ap 64 */ 1091*4882a593Smuzhiyun <0x000b4000 0x000b4000 0x001000>, /* ap 65 */ 1092*4882a593Smuzhiyun <0x000b5000 0x000b5000 0x001000>, /* ap 66 */ 1093*4882a593Smuzhiyun <0x000b8000 0x000b8000 0x001000>, /* ap 67 */ 1094*4882a593Smuzhiyun <0x000b9000 0x000b9000 0x001000>, /* ap 68 */ 1095*4882a593Smuzhiyun <0x000ba000 0x000ba000 0x001000>, /* ap 69 */ 1096*4882a593Smuzhiyun <0x000bb000 0x000bb000 0x001000>, /* ap 70 */ 1097*4882a593Smuzhiyun <0x000d1000 0x000d1000 0x001000>, /* ap 71 */ 1098*4882a593Smuzhiyun <0x000d2000 0x000d2000 0x001000>, /* ap 72 */ 1099*4882a593Smuzhiyun <0x000d5000 0x000d5000 0x001000>, /* ap 73 */ 1100*4882a593Smuzhiyun <0x000d6000 0x000d6000 0x001000>, /* ap 74 */ 1101*4882a593Smuzhiyun <0x000a2000 0x000a2000 0x001000>, /* ap 75 */ 1102*4882a593Smuzhiyun <0x000a3000 0x000a3000 0x001000>, /* ap 76 */ 1103*4882a593Smuzhiyun <0x00001400 0x00001400 0x000400>, /* ap 77 */ 1104*4882a593Smuzhiyun <0x00001800 0x00001800 0x000400>, /* ap 78 */ 1105*4882a593Smuzhiyun <0x00001c00 0x00001c00 0x000400>, /* ap 79 */ 1106*4882a593Smuzhiyun <0x000a5000 0x000a5000 0x001000>, /* ap 80 */ 1107*4882a593Smuzhiyun <0x0007a000 0x0007a000 0x001000>, /* ap 81 */ 1108*4882a593Smuzhiyun <0x0007b000 0x0007b000 0x001000>, /* ap 82 */ 1109*4882a593Smuzhiyun <0x0007c000 0x0007c000 0x001000>, /* ap 83 */ 1110*4882a593Smuzhiyun <0x0007d000 0x0007d000 0x001000>; /* ap 84 */ 1111*4882a593Smuzhiyun 1112*4882a593Smuzhiyun target-module@20000 { /* 0x48020000, ap 3 04.0 */ 1113*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1114*4882a593Smuzhiyun reg = <0x20050 0x4>, 1115*4882a593Smuzhiyun <0x20054 0x4>, 1116*4882a593Smuzhiyun <0x20058 0x4>; 1117*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1118*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1119*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1120*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1121*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1122*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1123*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1124*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1125*4882a593Smuzhiyun ti,syss-mask = <1>; 1126*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1127*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_UART3_CLKCTRL 0>; 1128*4882a593Smuzhiyun clock-names = "fck"; 1129*4882a593Smuzhiyun #address-cells = <1>; 1130*4882a593Smuzhiyun #size-cells = <1>; 1131*4882a593Smuzhiyun ranges = <0x0 0x20000 0x1000>; 1132*4882a593Smuzhiyun 1133*4882a593Smuzhiyun uart3: serial@0 { 1134*4882a593Smuzhiyun compatible = "ti,dra742-uart", "ti,omap4-uart"; 1135*4882a593Smuzhiyun reg = <0x0 0x100>; 1136*4882a593Smuzhiyun interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 1137*4882a593Smuzhiyun clock-frequency = <48000000>; 1138*4882a593Smuzhiyun status = "disabled"; 1139*4882a593Smuzhiyun dmas = <&sdma_xbar 53>, <&sdma_xbar 54>; 1140*4882a593Smuzhiyun dma-names = "tx", "rx"; 1141*4882a593Smuzhiyun }; 1142*4882a593Smuzhiyun }; 1143*4882a593Smuzhiyun 1144*4882a593Smuzhiyun target-module@32000 { /* 0x48032000, ap 5 3e.0 */ 1145*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 1146*4882a593Smuzhiyun reg = <0x32000 0x4>, 1147*4882a593Smuzhiyun <0x32010 0x4>; 1148*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1149*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1150*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1151*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1152*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1153*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1154*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1155*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1156*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_TIMER2_CLKCTRL 0>; 1157*4882a593Smuzhiyun clock-names = "fck"; 1158*4882a593Smuzhiyun #address-cells = <1>; 1159*4882a593Smuzhiyun #size-cells = <1>; 1160*4882a593Smuzhiyun ranges = <0x0 0x32000 0x1000>; 1161*4882a593Smuzhiyun 1162*4882a593Smuzhiyun timer2: timer@0 { 1163*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 1164*4882a593Smuzhiyun reg = <0x0 0x80>; 1165*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_TIMER2_CLKCTRL 24>, <&timer_sys_clk_div>; 1166*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1167*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 1168*4882a593Smuzhiyun }; 1169*4882a593Smuzhiyun }; 1170*4882a593Smuzhiyun 1171*4882a593Smuzhiyun timer3_target: target-module@34000 { /* 0x48034000, ap 7 46.0 */ 1172*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 1173*4882a593Smuzhiyun reg = <0x34000 0x4>, 1174*4882a593Smuzhiyun <0x34010 0x4>; 1175*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1176*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1177*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1178*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1179*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1180*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1181*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1182*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1183*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_TIMER3_CLKCTRL 0>; 1184*4882a593Smuzhiyun clock-names = "fck"; 1185*4882a593Smuzhiyun #address-cells = <1>; 1186*4882a593Smuzhiyun #size-cells = <1>; 1187*4882a593Smuzhiyun ranges = <0x0 0x34000 0x1000>; 1188*4882a593Smuzhiyun 1189*4882a593Smuzhiyun timer3: timer@0 { 1190*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 1191*4882a593Smuzhiyun reg = <0x0 0x80>; 1192*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_TIMER3_CLKCTRL 24>, <&timer_sys_clk_div>; 1193*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1194*4882a593Smuzhiyun interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 1195*4882a593Smuzhiyun }; 1196*4882a593Smuzhiyun }; 1197*4882a593Smuzhiyun 1198*4882a593Smuzhiyun timer4_target: target-module@36000 { /* 0x48036000, ap 9 4e.0 */ 1199*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 1200*4882a593Smuzhiyun reg = <0x36000 0x4>, 1201*4882a593Smuzhiyun <0x36010 0x4>; 1202*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1203*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1204*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1205*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1206*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1207*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1208*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1209*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1210*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_TIMER4_CLKCTRL 0>; 1211*4882a593Smuzhiyun clock-names = "fck"; 1212*4882a593Smuzhiyun #address-cells = <1>; 1213*4882a593Smuzhiyun #size-cells = <1>; 1214*4882a593Smuzhiyun ranges = <0x0 0x36000 0x1000>; 1215*4882a593Smuzhiyun 1216*4882a593Smuzhiyun timer4: timer@0 { 1217*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 1218*4882a593Smuzhiyun reg = <0x0 0x80>; 1219*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_TIMER4_CLKCTRL 24>, <&timer_sys_clk_div>; 1220*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1221*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 1222*4882a593Smuzhiyun }; 1223*4882a593Smuzhiyun }; 1224*4882a593Smuzhiyun 1225*4882a593Smuzhiyun target-module@3e000 { /* 0x4803e000, ap 11 56.0 */ 1226*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 1227*4882a593Smuzhiyun reg = <0x3e000 0x4>, 1228*4882a593Smuzhiyun <0x3e010 0x4>; 1229*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1230*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1231*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1232*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1233*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1234*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1235*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1236*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1237*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_TIMER9_CLKCTRL 0>; 1238*4882a593Smuzhiyun clock-names = "fck"; 1239*4882a593Smuzhiyun #address-cells = <1>; 1240*4882a593Smuzhiyun #size-cells = <1>; 1241*4882a593Smuzhiyun ranges = <0x0 0x3e000 0x1000>; 1242*4882a593Smuzhiyun 1243*4882a593Smuzhiyun timer9: timer@0 { 1244*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 1245*4882a593Smuzhiyun reg = <0x0 0x80>; 1246*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_TIMER9_CLKCTRL 24>, <&timer_sys_clk_div>; 1247*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1248*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 1249*4882a593Smuzhiyun }; 1250*4882a593Smuzhiyun }; 1251*4882a593Smuzhiyun 1252*4882a593Smuzhiyun gpio7_target: target-module@51000 { /* 0x48051000, ap 45 2e.0 */ 1253*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1254*4882a593Smuzhiyun reg = <0x51000 0x4>, 1255*4882a593Smuzhiyun <0x51010 0x4>, 1256*4882a593Smuzhiyun <0x51114 0x4>; 1257*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1258*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1259*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1260*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1261*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1262*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1263*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1264*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1265*4882a593Smuzhiyun ti,syss-mask = <1>; 1266*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1267*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_GPIO7_CLKCTRL 0>, 1268*4882a593Smuzhiyun <&l4per_clkctrl DRA7_L4PER_GPIO7_CLKCTRL 8>; 1269*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1270*4882a593Smuzhiyun #address-cells = <1>; 1271*4882a593Smuzhiyun #size-cells = <1>; 1272*4882a593Smuzhiyun ranges = <0x0 0x51000 0x1000>; 1273*4882a593Smuzhiyun 1274*4882a593Smuzhiyun gpio7: gpio@0 { 1275*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1276*4882a593Smuzhiyun reg = <0x0 0x200>; 1277*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 1278*4882a593Smuzhiyun gpio-controller; 1279*4882a593Smuzhiyun #gpio-cells = <2>; 1280*4882a593Smuzhiyun interrupt-controller; 1281*4882a593Smuzhiyun #interrupt-cells = <2>; 1282*4882a593Smuzhiyun }; 1283*4882a593Smuzhiyun }; 1284*4882a593Smuzhiyun 1285*4882a593Smuzhiyun target-module@53000 { /* 0x48053000, ap 35 36.0 */ 1286*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1287*4882a593Smuzhiyun reg = <0x53000 0x4>, 1288*4882a593Smuzhiyun <0x53010 0x4>, 1289*4882a593Smuzhiyun <0x53114 0x4>; 1290*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1291*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1292*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1293*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1294*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1295*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1296*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1297*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1298*4882a593Smuzhiyun ti,syss-mask = <1>; 1299*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1300*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_GPIO8_CLKCTRL 0>, 1301*4882a593Smuzhiyun <&l4per_clkctrl DRA7_L4PER_GPIO8_CLKCTRL 8>; 1302*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1303*4882a593Smuzhiyun #address-cells = <1>; 1304*4882a593Smuzhiyun #size-cells = <1>; 1305*4882a593Smuzhiyun ranges = <0x0 0x53000 0x1000>; 1306*4882a593Smuzhiyun 1307*4882a593Smuzhiyun gpio8: gpio@0 { 1308*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1309*4882a593Smuzhiyun reg = <0x0 0x200>; 1310*4882a593Smuzhiyun interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 1311*4882a593Smuzhiyun gpio-controller; 1312*4882a593Smuzhiyun #gpio-cells = <2>; 1313*4882a593Smuzhiyun interrupt-controller; 1314*4882a593Smuzhiyun #interrupt-cells = <2>; 1315*4882a593Smuzhiyun }; 1316*4882a593Smuzhiyun }; 1317*4882a593Smuzhiyun 1318*4882a593Smuzhiyun gpio2_target: target-module@55000 { /* 0x48055000, ap 13 0e.0 */ 1319*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1320*4882a593Smuzhiyun reg = <0x55000 0x4>, 1321*4882a593Smuzhiyun <0x55010 0x4>, 1322*4882a593Smuzhiyun <0x55114 0x4>; 1323*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1324*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1325*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1326*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1327*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1328*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1329*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1330*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1331*4882a593Smuzhiyun ti,syss-mask = <1>; 1332*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1333*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_GPIO2_CLKCTRL 0>, 1334*4882a593Smuzhiyun <&l4per_clkctrl DRA7_L4PER_GPIO2_CLKCTRL 8>; 1335*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1336*4882a593Smuzhiyun #address-cells = <1>; 1337*4882a593Smuzhiyun #size-cells = <1>; 1338*4882a593Smuzhiyun ranges = <0x0 0x55000 0x1000>; 1339*4882a593Smuzhiyun 1340*4882a593Smuzhiyun gpio2: gpio@0 { 1341*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1342*4882a593Smuzhiyun reg = <0x0 0x200>; 1343*4882a593Smuzhiyun interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 1344*4882a593Smuzhiyun gpio-controller; 1345*4882a593Smuzhiyun #gpio-cells = <2>; 1346*4882a593Smuzhiyun interrupt-controller; 1347*4882a593Smuzhiyun #interrupt-cells = <2>; 1348*4882a593Smuzhiyun }; 1349*4882a593Smuzhiyun }; 1350*4882a593Smuzhiyun 1351*4882a593Smuzhiyun gpio3_target: target-module@57000 { /* 0x48057000, ap 15 06.0 */ 1352*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1353*4882a593Smuzhiyun reg = <0x57000 0x4>, 1354*4882a593Smuzhiyun <0x57010 0x4>, 1355*4882a593Smuzhiyun <0x57114 0x4>; 1356*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1357*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1358*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1359*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1360*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1361*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1362*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1363*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1364*4882a593Smuzhiyun ti,syss-mask = <1>; 1365*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1366*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_GPIO3_CLKCTRL 0>, 1367*4882a593Smuzhiyun <&l4per_clkctrl DRA7_L4PER_GPIO3_CLKCTRL 8>; 1368*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1369*4882a593Smuzhiyun #address-cells = <1>; 1370*4882a593Smuzhiyun #size-cells = <1>; 1371*4882a593Smuzhiyun ranges = <0x0 0x57000 0x1000>; 1372*4882a593Smuzhiyun 1373*4882a593Smuzhiyun gpio3: gpio@0 { 1374*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1375*4882a593Smuzhiyun reg = <0x0 0x200>; 1376*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 1377*4882a593Smuzhiyun gpio-controller; 1378*4882a593Smuzhiyun #gpio-cells = <2>; 1379*4882a593Smuzhiyun interrupt-controller; 1380*4882a593Smuzhiyun #interrupt-cells = <2>; 1381*4882a593Smuzhiyun }; 1382*4882a593Smuzhiyun }; 1383*4882a593Smuzhiyun 1384*4882a593Smuzhiyun target-module@59000 { /* 0x48059000, ap 17 16.0 */ 1385*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1386*4882a593Smuzhiyun reg = <0x59000 0x4>, 1387*4882a593Smuzhiyun <0x59010 0x4>, 1388*4882a593Smuzhiyun <0x59114 0x4>; 1389*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1390*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1391*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1392*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1393*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1394*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1395*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1396*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1397*4882a593Smuzhiyun ti,syss-mask = <1>; 1398*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1399*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_GPIO4_CLKCTRL 0>, 1400*4882a593Smuzhiyun <&l4per_clkctrl DRA7_L4PER_GPIO4_CLKCTRL 8>; 1401*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1402*4882a593Smuzhiyun #address-cells = <1>; 1403*4882a593Smuzhiyun #size-cells = <1>; 1404*4882a593Smuzhiyun ranges = <0x0 0x59000 0x1000>; 1405*4882a593Smuzhiyun 1406*4882a593Smuzhiyun gpio4: gpio@0 { 1407*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1408*4882a593Smuzhiyun reg = <0x0 0x200>; 1409*4882a593Smuzhiyun interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 1410*4882a593Smuzhiyun gpio-controller; 1411*4882a593Smuzhiyun #gpio-cells = <2>; 1412*4882a593Smuzhiyun interrupt-controller; 1413*4882a593Smuzhiyun #interrupt-cells = <2>; 1414*4882a593Smuzhiyun }; 1415*4882a593Smuzhiyun }; 1416*4882a593Smuzhiyun 1417*4882a593Smuzhiyun target-module@5b000 { /* 0x4805b000, ap 19 1e.0 */ 1418*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1419*4882a593Smuzhiyun reg = <0x5b000 0x4>, 1420*4882a593Smuzhiyun <0x5b010 0x4>, 1421*4882a593Smuzhiyun <0x5b114 0x4>; 1422*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1423*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1424*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1425*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1426*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1427*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1428*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1429*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1430*4882a593Smuzhiyun ti,syss-mask = <1>; 1431*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1432*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_GPIO5_CLKCTRL 0>, 1433*4882a593Smuzhiyun <&l4per_clkctrl DRA7_L4PER_GPIO5_CLKCTRL 8>; 1434*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1435*4882a593Smuzhiyun #address-cells = <1>; 1436*4882a593Smuzhiyun #size-cells = <1>; 1437*4882a593Smuzhiyun ranges = <0x0 0x5b000 0x1000>; 1438*4882a593Smuzhiyun 1439*4882a593Smuzhiyun gpio5: gpio@0 { 1440*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1441*4882a593Smuzhiyun reg = <0x0 0x200>; 1442*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 1443*4882a593Smuzhiyun gpio-controller; 1444*4882a593Smuzhiyun #gpio-cells = <2>; 1445*4882a593Smuzhiyun interrupt-controller; 1446*4882a593Smuzhiyun #interrupt-cells = <2>; 1447*4882a593Smuzhiyun }; 1448*4882a593Smuzhiyun }; 1449*4882a593Smuzhiyun 1450*4882a593Smuzhiyun target-module@5d000 { /* 0x4805d000, ap 21 26.0 */ 1451*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1452*4882a593Smuzhiyun reg = <0x5d000 0x4>, 1453*4882a593Smuzhiyun <0x5d010 0x4>, 1454*4882a593Smuzhiyun <0x5d114 0x4>; 1455*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1456*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1457*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1458*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1459*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1460*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1461*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1462*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1463*4882a593Smuzhiyun ti,syss-mask = <1>; 1464*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1465*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_GPIO6_CLKCTRL 0>, 1466*4882a593Smuzhiyun <&l4per_clkctrl DRA7_L4PER_GPIO6_CLKCTRL 8>; 1467*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1468*4882a593Smuzhiyun #address-cells = <1>; 1469*4882a593Smuzhiyun #size-cells = <1>; 1470*4882a593Smuzhiyun ranges = <0x0 0x5d000 0x1000>; 1471*4882a593Smuzhiyun 1472*4882a593Smuzhiyun gpio6: gpio@0 { 1473*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1474*4882a593Smuzhiyun reg = <0x0 0x200>; 1475*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 1476*4882a593Smuzhiyun gpio-controller; 1477*4882a593Smuzhiyun #gpio-cells = <2>; 1478*4882a593Smuzhiyun interrupt-controller; 1479*4882a593Smuzhiyun #interrupt-cells = <2>; 1480*4882a593Smuzhiyun }; 1481*4882a593Smuzhiyun }; 1482*4882a593Smuzhiyun 1483*4882a593Smuzhiyun target-module@60000 { /* 0x48060000, ap 23 32.0 */ 1484*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1485*4882a593Smuzhiyun reg = <0x60000 0x8>, 1486*4882a593Smuzhiyun <0x60010 0x8>, 1487*4882a593Smuzhiyun <0x60090 0x8>; 1488*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1489*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1490*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 1491*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1492*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1493*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1494*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1495*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1496*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1497*4882a593Smuzhiyun ti,syss-mask = <1>; 1498*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1499*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_I2C3_CLKCTRL 0>; 1500*4882a593Smuzhiyun clock-names = "fck"; 1501*4882a593Smuzhiyun #address-cells = <1>; 1502*4882a593Smuzhiyun #size-cells = <1>; 1503*4882a593Smuzhiyun ranges = <0x0 0x60000 0x1000>; 1504*4882a593Smuzhiyun 1505*4882a593Smuzhiyun i2c3: i2c@0 { 1506*4882a593Smuzhiyun compatible = "ti,omap4-i2c"; 1507*4882a593Smuzhiyun reg = <0x0 0x100>; 1508*4882a593Smuzhiyun interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 1509*4882a593Smuzhiyun #address-cells = <1>; 1510*4882a593Smuzhiyun #size-cells = <0>; 1511*4882a593Smuzhiyun status = "disabled"; 1512*4882a593Smuzhiyun }; 1513*4882a593Smuzhiyun }; 1514*4882a593Smuzhiyun 1515*4882a593Smuzhiyun target-module@66000 { /* 0x48066000, ap 63 14.0 */ 1516*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1517*4882a593Smuzhiyun reg = <0x66050 0x4>, 1518*4882a593Smuzhiyun <0x66054 0x4>, 1519*4882a593Smuzhiyun <0x66058 0x4>; 1520*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1521*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1522*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1523*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1524*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1525*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1526*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1527*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1528*4882a593Smuzhiyun ti,syss-mask = <1>; 1529*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1530*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_UART5_CLKCTRL 0>; 1531*4882a593Smuzhiyun clock-names = "fck"; 1532*4882a593Smuzhiyun #address-cells = <1>; 1533*4882a593Smuzhiyun #size-cells = <1>; 1534*4882a593Smuzhiyun ranges = <0x0 0x66000 0x1000>; 1535*4882a593Smuzhiyun 1536*4882a593Smuzhiyun uart5: serial@0 { 1537*4882a593Smuzhiyun compatible = "ti,dra742-uart", "ti,omap4-uart"; 1538*4882a593Smuzhiyun reg = <0x0 0x100>; 1539*4882a593Smuzhiyun interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; 1540*4882a593Smuzhiyun clock-frequency = <48000000>; 1541*4882a593Smuzhiyun status = "disabled"; 1542*4882a593Smuzhiyun dmas = <&sdma_xbar 63>, <&sdma_xbar 64>; 1543*4882a593Smuzhiyun dma-names = "tx", "rx"; 1544*4882a593Smuzhiyun }; 1545*4882a593Smuzhiyun }; 1546*4882a593Smuzhiyun 1547*4882a593Smuzhiyun target-module@68000 { /* 0x48068000, ap 53 1c.0 */ 1548*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1549*4882a593Smuzhiyun reg = <0x68050 0x4>, 1550*4882a593Smuzhiyun <0x68054 0x4>, 1551*4882a593Smuzhiyun <0x68058 0x4>; 1552*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1553*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1554*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1555*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1556*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1557*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1558*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1559*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1560*4882a593Smuzhiyun ti,syss-mask = <1>; 1561*4882a593Smuzhiyun /* Domains (P, C): ipu_pwrdm, ipu_clkdm */ 1562*4882a593Smuzhiyun clocks = <&ipu_clkctrl DRA7_IPU_UART6_CLKCTRL 0>; 1563*4882a593Smuzhiyun clock-names = "fck"; 1564*4882a593Smuzhiyun #address-cells = <1>; 1565*4882a593Smuzhiyun #size-cells = <1>; 1566*4882a593Smuzhiyun ranges = <0x0 0x68000 0x1000>; 1567*4882a593Smuzhiyun 1568*4882a593Smuzhiyun uart6: serial@0 { 1569*4882a593Smuzhiyun compatible = "ti,dra742-uart", "ti,omap4-uart"; 1570*4882a593Smuzhiyun reg = <0x0 0x100>; 1571*4882a593Smuzhiyun interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>; 1572*4882a593Smuzhiyun clock-frequency = <48000000>; 1573*4882a593Smuzhiyun status = "disabled"; 1574*4882a593Smuzhiyun dmas = <&sdma_xbar 79>, <&sdma_xbar 80>; 1575*4882a593Smuzhiyun dma-names = "tx", "rx"; 1576*4882a593Smuzhiyun }; 1577*4882a593Smuzhiyun }; 1578*4882a593Smuzhiyun 1579*4882a593Smuzhiyun target-module@6a000 { /* 0x4806a000, ap 24 24.0 */ 1580*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1581*4882a593Smuzhiyun reg = <0x6a050 0x4>, 1582*4882a593Smuzhiyun <0x6a054 0x4>, 1583*4882a593Smuzhiyun <0x6a058 0x4>; 1584*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1585*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1586*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1587*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1588*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1589*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1590*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1591*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1592*4882a593Smuzhiyun ti,syss-mask = <1>; 1593*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1594*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_UART1_CLKCTRL 0>; 1595*4882a593Smuzhiyun clock-names = "fck"; 1596*4882a593Smuzhiyun #address-cells = <1>; 1597*4882a593Smuzhiyun #size-cells = <1>; 1598*4882a593Smuzhiyun ranges = <0x0 0x6a000 0x1000>; 1599*4882a593Smuzhiyun 1600*4882a593Smuzhiyun uart1: serial@0 { 1601*4882a593Smuzhiyun compatible = "ti,dra742-uart", "ti,omap4-uart"; 1602*4882a593Smuzhiyun reg = <0x0 0x100>; 1603*4882a593Smuzhiyun interrupts-extended = <&crossbar_mpu GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 1604*4882a593Smuzhiyun clock-frequency = <48000000>; 1605*4882a593Smuzhiyun status = "disabled"; 1606*4882a593Smuzhiyun dmas = <&sdma_xbar 49>, <&sdma_xbar 50>; 1607*4882a593Smuzhiyun dma-names = "tx", "rx"; 1608*4882a593Smuzhiyun }; 1609*4882a593Smuzhiyun }; 1610*4882a593Smuzhiyun 1611*4882a593Smuzhiyun target-module@6c000 { /* 0x4806c000, ap 26 2c.0 */ 1612*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1613*4882a593Smuzhiyun reg = <0x6c050 0x4>, 1614*4882a593Smuzhiyun <0x6c054 0x4>, 1615*4882a593Smuzhiyun <0x6c058 0x4>; 1616*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1617*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1618*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1619*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1620*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1621*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1622*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1623*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1624*4882a593Smuzhiyun ti,syss-mask = <1>; 1625*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1626*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_UART2_CLKCTRL 0>; 1627*4882a593Smuzhiyun clock-names = "fck"; 1628*4882a593Smuzhiyun #address-cells = <1>; 1629*4882a593Smuzhiyun #size-cells = <1>; 1630*4882a593Smuzhiyun ranges = <0x0 0x6c000 0x1000>; 1631*4882a593Smuzhiyun 1632*4882a593Smuzhiyun uart2: serial@0 { 1633*4882a593Smuzhiyun compatible = "ti,dra742-uart", "ti,omap4-uart"; 1634*4882a593Smuzhiyun reg = <0x0 0x100>; 1635*4882a593Smuzhiyun interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; 1636*4882a593Smuzhiyun clock-frequency = <48000000>; 1637*4882a593Smuzhiyun status = "disabled"; 1638*4882a593Smuzhiyun dmas = <&sdma_xbar 51>, <&sdma_xbar 52>; 1639*4882a593Smuzhiyun dma-names = "tx", "rx"; 1640*4882a593Smuzhiyun }; 1641*4882a593Smuzhiyun }; 1642*4882a593Smuzhiyun 1643*4882a593Smuzhiyun target-module@6e000 { /* 0x4806e000, ap 28 0c.1 */ 1644*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1645*4882a593Smuzhiyun reg = <0x6e050 0x4>, 1646*4882a593Smuzhiyun <0x6e054 0x4>, 1647*4882a593Smuzhiyun <0x6e058 0x4>; 1648*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1649*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1650*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1651*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1652*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1653*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1654*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1655*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1656*4882a593Smuzhiyun ti,syss-mask = <1>; 1657*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1658*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_UART4_CLKCTRL 0>; 1659*4882a593Smuzhiyun clock-names = "fck"; 1660*4882a593Smuzhiyun #address-cells = <1>; 1661*4882a593Smuzhiyun #size-cells = <1>; 1662*4882a593Smuzhiyun ranges = <0x0 0x6e000 0x1000>; 1663*4882a593Smuzhiyun 1664*4882a593Smuzhiyun uart4: serial@0 { 1665*4882a593Smuzhiyun compatible = "ti,dra742-uart", "ti,omap4-uart"; 1666*4882a593Smuzhiyun reg = <0x0 0x100>; 1667*4882a593Smuzhiyun interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 1668*4882a593Smuzhiyun clock-frequency = <48000000>; 1669*4882a593Smuzhiyun status = "disabled"; 1670*4882a593Smuzhiyun dmas = <&sdma_xbar 55>, <&sdma_xbar 56>; 1671*4882a593Smuzhiyun dma-names = "tx", "rx"; 1672*4882a593Smuzhiyun }; 1673*4882a593Smuzhiyun }; 1674*4882a593Smuzhiyun 1675*4882a593Smuzhiyun target-module@70000 { /* 0x48070000, ap 30 22.0 */ 1676*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1677*4882a593Smuzhiyun reg = <0x70000 0x8>, 1678*4882a593Smuzhiyun <0x70010 0x8>, 1679*4882a593Smuzhiyun <0x70090 0x8>; 1680*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1681*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1682*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 1683*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1684*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1685*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1686*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1687*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1688*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1689*4882a593Smuzhiyun ti,syss-mask = <1>; 1690*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1691*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_I2C1_CLKCTRL 0>; 1692*4882a593Smuzhiyun clock-names = "fck"; 1693*4882a593Smuzhiyun #address-cells = <1>; 1694*4882a593Smuzhiyun #size-cells = <1>; 1695*4882a593Smuzhiyun ranges = <0x0 0x70000 0x1000>; 1696*4882a593Smuzhiyun 1697*4882a593Smuzhiyun i2c1: i2c@0 { 1698*4882a593Smuzhiyun compatible = "ti,omap4-i2c"; 1699*4882a593Smuzhiyun reg = <0x0 0x100>; 1700*4882a593Smuzhiyun interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; 1701*4882a593Smuzhiyun #address-cells = <1>; 1702*4882a593Smuzhiyun #size-cells = <0>; 1703*4882a593Smuzhiyun status = "disabled"; 1704*4882a593Smuzhiyun }; 1705*4882a593Smuzhiyun }; 1706*4882a593Smuzhiyun 1707*4882a593Smuzhiyun target-module@72000 { /* 0x48072000, ap 32 2a.0 */ 1708*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1709*4882a593Smuzhiyun reg = <0x72000 0x8>, 1710*4882a593Smuzhiyun <0x72010 0x8>, 1711*4882a593Smuzhiyun <0x72090 0x8>; 1712*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1713*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1714*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 1715*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1716*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1717*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1718*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1719*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1720*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1721*4882a593Smuzhiyun ti,syss-mask = <1>; 1722*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1723*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_I2C2_CLKCTRL 0>; 1724*4882a593Smuzhiyun clock-names = "fck"; 1725*4882a593Smuzhiyun #address-cells = <1>; 1726*4882a593Smuzhiyun #size-cells = <1>; 1727*4882a593Smuzhiyun ranges = <0x0 0x72000 0x1000>; 1728*4882a593Smuzhiyun 1729*4882a593Smuzhiyun i2c2: i2c@0 { 1730*4882a593Smuzhiyun compatible = "ti,omap4-i2c"; 1731*4882a593Smuzhiyun reg = <0x0 0x100>; 1732*4882a593Smuzhiyun interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 1733*4882a593Smuzhiyun #address-cells = <1>; 1734*4882a593Smuzhiyun #size-cells = <0>; 1735*4882a593Smuzhiyun status = "disabled"; 1736*4882a593Smuzhiyun }; 1737*4882a593Smuzhiyun }; 1738*4882a593Smuzhiyun 1739*4882a593Smuzhiyun target-module@78000 { /* 0x48078000, ap 39 0a.0 */ 1740*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1741*4882a593Smuzhiyun reg = <0x78000 0x4>, 1742*4882a593Smuzhiyun <0x78010 0x4>, 1743*4882a593Smuzhiyun <0x78014 0x4>; 1744*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1745*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1746*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1747*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1748*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1749*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1750*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1751*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1752*4882a593Smuzhiyun ti,syss-mask = <1>; 1753*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1754*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_ELM_CLKCTRL 0>; 1755*4882a593Smuzhiyun clock-names = "fck"; 1756*4882a593Smuzhiyun #address-cells = <1>; 1757*4882a593Smuzhiyun #size-cells = <1>; 1758*4882a593Smuzhiyun ranges = <0x0 0x78000 0x1000>; 1759*4882a593Smuzhiyun 1760*4882a593Smuzhiyun elm: elm@0 { 1761*4882a593Smuzhiyun compatible = "ti,am3352-elm"; 1762*4882a593Smuzhiyun reg = <0x0 0xfc0>; /* device IO registers */ 1763*4882a593Smuzhiyun interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 1764*4882a593Smuzhiyun status = "disabled"; 1765*4882a593Smuzhiyun }; 1766*4882a593Smuzhiyun }; 1767*4882a593Smuzhiyun 1768*4882a593Smuzhiyun target-module@7a000 { /* 0x4807a000, ap 81 3a.0 */ 1769*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1770*4882a593Smuzhiyun reg = <0x7a000 0x8>, 1771*4882a593Smuzhiyun <0x7a010 0x8>, 1772*4882a593Smuzhiyun <0x7a090 0x8>; 1773*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1774*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1775*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 1776*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1777*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1778*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1779*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1780*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1781*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1782*4882a593Smuzhiyun ti,syss-mask = <1>; 1783*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1784*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_I2C4_CLKCTRL 0>; 1785*4882a593Smuzhiyun clock-names = "fck"; 1786*4882a593Smuzhiyun #address-cells = <1>; 1787*4882a593Smuzhiyun #size-cells = <1>; 1788*4882a593Smuzhiyun ranges = <0x0 0x7a000 0x1000>; 1789*4882a593Smuzhiyun 1790*4882a593Smuzhiyun i2c4: i2c@0 { 1791*4882a593Smuzhiyun compatible = "ti,omap4-i2c"; 1792*4882a593Smuzhiyun reg = <0x0 0x100>; 1793*4882a593Smuzhiyun interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 1794*4882a593Smuzhiyun #address-cells = <1>; 1795*4882a593Smuzhiyun #size-cells = <0>; 1796*4882a593Smuzhiyun status = "disabled"; 1797*4882a593Smuzhiyun }; 1798*4882a593Smuzhiyun }; 1799*4882a593Smuzhiyun 1800*4882a593Smuzhiyun target-module@7c000 { /* 0x4807c000, ap 83 4a.0 */ 1801*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1802*4882a593Smuzhiyun reg = <0x7c000 0x8>, 1803*4882a593Smuzhiyun <0x7c010 0x8>, 1804*4882a593Smuzhiyun <0x7c090 0x8>; 1805*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1806*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1807*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 1808*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1809*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1810*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1811*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1812*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1813*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1814*4882a593Smuzhiyun ti,syss-mask = <1>; 1815*4882a593Smuzhiyun /* Domains (P, C): ipu_pwrdm, ipu_clkdm */ 1816*4882a593Smuzhiyun clocks = <&ipu_clkctrl DRA7_IPU_I2C5_CLKCTRL 0>; 1817*4882a593Smuzhiyun clock-names = "fck"; 1818*4882a593Smuzhiyun #address-cells = <1>; 1819*4882a593Smuzhiyun #size-cells = <1>; 1820*4882a593Smuzhiyun ranges = <0x0 0x7c000 0x1000>; 1821*4882a593Smuzhiyun 1822*4882a593Smuzhiyun i2c5: i2c@0 { 1823*4882a593Smuzhiyun compatible = "ti,omap4-i2c"; 1824*4882a593Smuzhiyun reg = <0x0 0x100>; 1825*4882a593Smuzhiyun interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 1826*4882a593Smuzhiyun #address-cells = <1>; 1827*4882a593Smuzhiyun #size-cells = <0>; 1828*4882a593Smuzhiyun status = "disabled"; 1829*4882a593Smuzhiyun }; 1830*4882a593Smuzhiyun }; 1831*4882a593Smuzhiyun 1832*4882a593Smuzhiyun target-module@86000 { /* 0x48086000, ap 41 5e.0 */ 1833*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 1834*4882a593Smuzhiyun reg = <0x86000 0x4>, 1835*4882a593Smuzhiyun <0x86010 0x4>; 1836*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1837*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1838*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1839*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1840*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1841*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1842*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1843*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1844*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_TIMER10_CLKCTRL 0>; 1845*4882a593Smuzhiyun clock-names = "fck"; 1846*4882a593Smuzhiyun #address-cells = <1>; 1847*4882a593Smuzhiyun #size-cells = <1>; 1848*4882a593Smuzhiyun ranges = <0x0 0x86000 0x1000>; 1849*4882a593Smuzhiyun 1850*4882a593Smuzhiyun timer10: timer@0 { 1851*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 1852*4882a593Smuzhiyun reg = <0x0 0x80>; 1853*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_TIMER10_CLKCTRL 24>, <&timer_sys_clk_div>; 1854*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1855*4882a593Smuzhiyun interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 1856*4882a593Smuzhiyun }; 1857*4882a593Smuzhiyun }; 1858*4882a593Smuzhiyun 1859*4882a593Smuzhiyun target-module@88000 { /* 0x48088000, ap 43 66.0 */ 1860*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 1861*4882a593Smuzhiyun reg = <0x88000 0x4>, 1862*4882a593Smuzhiyun <0x88010 0x4>; 1863*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1864*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1865*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1866*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1867*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1868*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1869*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1870*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1871*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_TIMER11_CLKCTRL 0>; 1872*4882a593Smuzhiyun clock-names = "fck"; 1873*4882a593Smuzhiyun #address-cells = <1>; 1874*4882a593Smuzhiyun #size-cells = <1>; 1875*4882a593Smuzhiyun ranges = <0x0 0x88000 0x1000>; 1876*4882a593Smuzhiyun 1877*4882a593Smuzhiyun timer11: timer@0 { 1878*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 1879*4882a593Smuzhiyun reg = <0x0 0x80>; 1880*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_TIMER11_CLKCTRL 24>, <&timer_sys_clk_div>; 1881*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1882*4882a593Smuzhiyun interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; 1883*4882a593Smuzhiyun }; 1884*4882a593Smuzhiyun }; 1885*4882a593Smuzhiyun 1886*4882a593Smuzhiyun target-module@90000 { /* 0x48090000, ap 55 12.0 */ 1887*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1888*4882a593Smuzhiyun reg = <0x91fe0 0x4>, 1889*4882a593Smuzhiyun <0x91fe4 0x4>; 1890*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1891*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP2_AUTOIDLE>; 1892*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1893*4882a593Smuzhiyun <SYSC_IDLE_NO>; 1894*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4sec_clkdm */ 1895*4882a593Smuzhiyun clocks = <&l4sec_clkctrl DRA7_L4SEC_RNG_CLKCTRL 0>; 1896*4882a593Smuzhiyun clock-names = "fck"; 1897*4882a593Smuzhiyun #address-cells = <1>; 1898*4882a593Smuzhiyun #size-cells = <1>; 1899*4882a593Smuzhiyun ranges = <0x0 0x90000 0x2000>; 1900*4882a593Smuzhiyun 1901*4882a593Smuzhiyun rng: rng@0 { 1902*4882a593Smuzhiyun compatible = "ti,omap4-rng"; 1903*4882a593Smuzhiyun reg = <0x0 0x2000>; 1904*4882a593Smuzhiyun interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 1905*4882a593Smuzhiyun clocks = <&l3_iclk_div>; 1906*4882a593Smuzhiyun clock-names = "fck"; 1907*4882a593Smuzhiyun }; 1908*4882a593Smuzhiyun }; 1909*4882a593Smuzhiyun 1910*4882a593Smuzhiyun target-module@98000 { /* 0x48098000, ap 47 08.0 */ 1911*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 1912*4882a593Smuzhiyun reg = <0x98000 0x4>, 1913*4882a593Smuzhiyun <0x98010 0x4>; 1914*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1915*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1916*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1917*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1918*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1919*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1920*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1921*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1922*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_MCSPI1_CLKCTRL 0>; 1923*4882a593Smuzhiyun clock-names = "fck"; 1924*4882a593Smuzhiyun #address-cells = <1>; 1925*4882a593Smuzhiyun #size-cells = <1>; 1926*4882a593Smuzhiyun ranges = <0x0 0x98000 0x1000>; 1927*4882a593Smuzhiyun 1928*4882a593Smuzhiyun mcspi1: spi@0 { 1929*4882a593Smuzhiyun compatible = "ti,omap4-mcspi"; 1930*4882a593Smuzhiyun reg = <0x0 0x200>; 1931*4882a593Smuzhiyun interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 1932*4882a593Smuzhiyun #address-cells = <1>; 1933*4882a593Smuzhiyun #size-cells = <0>; 1934*4882a593Smuzhiyun ti,spi-num-cs = <4>; 1935*4882a593Smuzhiyun dmas = <&sdma_xbar 35>, 1936*4882a593Smuzhiyun <&sdma_xbar 36>, 1937*4882a593Smuzhiyun <&sdma_xbar 37>, 1938*4882a593Smuzhiyun <&sdma_xbar 38>, 1939*4882a593Smuzhiyun <&sdma_xbar 39>, 1940*4882a593Smuzhiyun <&sdma_xbar 40>, 1941*4882a593Smuzhiyun <&sdma_xbar 41>, 1942*4882a593Smuzhiyun <&sdma_xbar 42>; 1943*4882a593Smuzhiyun dma-names = "tx0", "rx0", "tx1", "rx1", 1944*4882a593Smuzhiyun "tx2", "rx2", "tx3", "rx3"; 1945*4882a593Smuzhiyun status = "disabled"; 1946*4882a593Smuzhiyun }; 1947*4882a593Smuzhiyun }; 1948*4882a593Smuzhiyun 1949*4882a593Smuzhiyun target-module@9a000 { /* 0x4809a000, ap 49 10.0 */ 1950*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 1951*4882a593Smuzhiyun reg = <0x9a000 0x4>, 1952*4882a593Smuzhiyun <0x9a010 0x4>; 1953*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1954*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1955*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1956*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1957*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1958*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1959*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1960*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 1961*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_MCSPI2_CLKCTRL 0>; 1962*4882a593Smuzhiyun clock-names = "fck"; 1963*4882a593Smuzhiyun #address-cells = <1>; 1964*4882a593Smuzhiyun #size-cells = <1>; 1965*4882a593Smuzhiyun ranges = <0x0 0x9a000 0x1000>; 1966*4882a593Smuzhiyun 1967*4882a593Smuzhiyun mcspi2: spi@0 { 1968*4882a593Smuzhiyun compatible = "ti,omap4-mcspi"; 1969*4882a593Smuzhiyun reg = <0x0 0x200>; 1970*4882a593Smuzhiyun interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 1971*4882a593Smuzhiyun #address-cells = <1>; 1972*4882a593Smuzhiyun #size-cells = <0>; 1973*4882a593Smuzhiyun ti,spi-num-cs = <2>; 1974*4882a593Smuzhiyun dmas = <&sdma_xbar 43>, 1975*4882a593Smuzhiyun <&sdma_xbar 44>, 1976*4882a593Smuzhiyun <&sdma_xbar 45>, 1977*4882a593Smuzhiyun <&sdma_xbar 46>; 1978*4882a593Smuzhiyun dma-names = "tx0", "rx0", "tx1", "rx1"; 1979*4882a593Smuzhiyun status = "disabled"; 1980*4882a593Smuzhiyun }; 1981*4882a593Smuzhiyun }; 1982*4882a593Smuzhiyun 1983*4882a593Smuzhiyun target-module@9c000 { /* 0x4809c000, ap 51 38.0 */ 1984*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 1985*4882a593Smuzhiyun reg = <0x9c000 0x4>, 1986*4882a593Smuzhiyun <0x9c010 0x4>; 1987*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1988*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1989*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1990*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 1991*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1992*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1993*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1994*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1995*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1996*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1997*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1998*4882a593Smuzhiyun /* Domains (P, C): l3init_pwrdm, l3init_clkdm */ 1999*4882a593Smuzhiyun clocks = <&l3init_clkctrl DRA7_L3INIT_MMC1_CLKCTRL 0>; 2000*4882a593Smuzhiyun clock-names = "fck"; 2001*4882a593Smuzhiyun #address-cells = <1>; 2002*4882a593Smuzhiyun #size-cells = <1>; 2003*4882a593Smuzhiyun ranges = <0x0 0x9c000 0x1000>; 2004*4882a593Smuzhiyun 2005*4882a593Smuzhiyun mmc1: mmc@0 { 2006*4882a593Smuzhiyun compatible = "ti,dra7-sdhci"; 2007*4882a593Smuzhiyun reg = <0x0 0x400>; 2008*4882a593Smuzhiyun interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 2009*4882a593Smuzhiyun status = "disabled"; 2010*4882a593Smuzhiyun pbias-supply = <&pbias_mmc_reg>; 2011*4882a593Smuzhiyun max-frequency = <192000000>; 2012*4882a593Smuzhiyun mmc-ddr-1_8v; 2013*4882a593Smuzhiyun mmc-ddr-3_3v; 2014*4882a593Smuzhiyun }; 2015*4882a593Smuzhiyun }; 2016*4882a593Smuzhiyun 2017*4882a593Smuzhiyun target-module@a2000 { /* 0x480a2000, ap 75 02.0 */ 2018*4882a593Smuzhiyun compatible = "ti,sysc"; 2019*4882a593Smuzhiyun status = "disabled"; 2020*4882a593Smuzhiyun #address-cells = <1>; 2021*4882a593Smuzhiyun #size-cells = <1>; 2022*4882a593Smuzhiyun ranges = <0x0 0xa2000 0x1000>; 2023*4882a593Smuzhiyun }; 2024*4882a593Smuzhiyun 2025*4882a593Smuzhiyun target-module@a4000 { /* 0x480a4000, ap 57 42.0 */ 2026*4882a593Smuzhiyun compatible = "ti,sysc"; 2027*4882a593Smuzhiyun status = "disabled"; 2028*4882a593Smuzhiyun #address-cells = <1>; 2029*4882a593Smuzhiyun #size-cells = <1>; 2030*4882a593Smuzhiyun ranges = <0x00000000 0x000a4000 0x00001000>, 2031*4882a593Smuzhiyun <0x00001000 0x000a5000 0x00001000>; 2032*4882a593Smuzhiyun }; 2033*4882a593Smuzhiyun 2034*4882a593Smuzhiyun des_target: target-module@a5000 { /* 0x480a5000 */ 2035*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 2036*4882a593Smuzhiyun reg = <0xa5030 0x4>, 2037*4882a593Smuzhiyun <0xa5034 0x4>, 2038*4882a593Smuzhiyun <0xa5038 0x4>; 2039*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 2040*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | 2041*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 2042*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2043*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2044*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2045*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2046*4882a593Smuzhiyun ti,syss-mask = <1>; 2047*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4sec_clkdm */ 2048*4882a593Smuzhiyun clocks = <&l4sec_clkctrl DRA7_L4SEC_DES_CLKCTRL 0>; 2049*4882a593Smuzhiyun clock-names = "fck"; 2050*4882a593Smuzhiyun #address-cells = <1>; 2051*4882a593Smuzhiyun #size-cells = <1>; 2052*4882a593Smuzhiyun ranges = <0 0xa5000 0x00001000>; 2053*4882a593Smuzhiyun 2054*4882a593Smuzhiyun des: des@0 { 2055*4882a593Smuzhiyun compatible = "ti,omap4-des"; 2056*4882a593Smuzhiyun reg = <0 0xa0>; 2057*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 2058*4882a593Smuzhiyun dmas = <&sdma_xbar 117>, <&sdma_xbar 116>; 2059*4882a593Smuzhiyun dma-names = "tx", "rx"; 2060*4882a593Smuzhiyun clocks = <&l3_iclk_div>; 2061*4882a593Smuzhiyun clock-names = "fck"; 2062*4882a593Smuzhiyun }; 2063*4882a593Smuzhiyun }; 2064*4882a593Smuzhiyun 2065*4882a593Smuzhiyun target-module@a8000 { /* 0x480a8000, ap 59 1a.0 */ 2066*4882a593Smuzhiyun compatible = "ti,sysc"; 2067*4882a593Smuzhiyun status = "disabled"; 2068*4882a593Smuzhiyun #address-cells = <1>; 2069*4882a593Smuzhiyun #size-cells = <1>; 2070*4882a593Smuzhiyun ranges = <0x0 0xa8000 0x4000>; 2071*4882a593Smuzhiyun }; 2072*4882a593Smuzhiyun 2073*4882a593Smuzhiyun target-module@ad000 { /* 0x480ad000, ap 61 20.0 */ 2074*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2075*4882a593Smuzhiyun reg = <0xad000 0x4>, 2076*4882a593Smuzhiyun <0xad010 0x4>; 2077*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2078*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2079*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2080*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 2081*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2082*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2083*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2084*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2085*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2086*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2087*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2088*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 2089*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_MMC3_CLKCTRL 0>; 2090*4882a593Smuzhiyun clock-names = "fck"; 2091*4882a593Smuzhiyun #address-cells = <1>; 2092*4882a593Smuzhiyun #size-cells = <1>; 2093*4882a593Smuzhiyun ranges = <0x0 0xad000 0x1000>; 2094*4882a593Smuzhiyun 2095*4882a593Smuzhiyun mmc3: mmc@0 { 2096*4882a593Smuzhiyun compatible = "ti,dra7-sdhci"; 2097*4882a593Smuzhiyun reg = <0x0 0x400>; 2098*4882a593Smuzhiyun interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 2099*4882a593Smuzhiyun status = "disabled"; 2100*4882a593Smuzhiyun /* Errata i887 limits max-frequency of MMC3 to 64 MHz */ 2101*4882a593Smuzhiyun max-frequency = <64000000>; 2102*4882a593Smuzhiyun /* SDMA is not supported */ 2103*4882a593Smuzhiyun sdhci-caps-mask = <0x0 0x400000>; 2104*4882a593Smuzhiyun }; 2105*4882a593Smuzhiyun }; 2106*4882a593Smuzhiyun 2107*4882a593Smuzhiyun target-module@b2000 { /* 0x480b2000, ap 37 52.0 */ 2108*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 2109*4882a593Smuzhiyun reg = <0xb2000 0x4>, 2110*4882a593Smuzhiyun <0xb2014 0x4>, 2111*4882a593Smuzhiyun <0xb2018 0x4>; 2112*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 2113*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | 2114*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 2115*4882a593Smuzhiyun ti,syss-mask = <1>; 2116*4882a593Smuzhiyun ti,no-reset-on-init; 2117*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 2118*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_HDQ1W_CLKCTRL 0>; 2119*4882a593Smuzhiyun clock-names = "fck"; 2120*4882a593Smuzhiyun #address-cells = <1>; 2121*4882a593Smuzhiyun #size-cells = <1>; 2122*4882a593Smuzhiyun ranges = <0x0 0xb2000 0x1000>; 2123*4882a593Smuzhiyun 2124*4882a593Smuzhiyun hdqw1w: 1w@0 { 2125*4882a593Smuzhiyun compatible = "ti,omap3-1w"; 2126*4882a593Smuzhiyun reg = <0x0 0x1000>; 2127*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 2128*4882a593Smuzhiyun }; 2129*4882a593Smuzhiyun }; 2130*4882a593Smuzhiyun 2131*4882a593Smuzhiyun target-module@b4000 { /* 0x480b4000, ap 65 40.0 */ 2132*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2133*4882a593Smuzhiyun reg = <0xb4000 0x4>, 2134*4882a593Smuzhiyun <0xb4010 0x4>; 2135*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2136*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2137*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2138*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 2139*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2140*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2141*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2142*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2143*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2144*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2145*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2146*4882a593Smuzhiyun /* Domains (P, C): l3init_pwrdm, l3init_clkdm */ 2147*4882a593Smuzhiyun clocks = <&l3init_clkctrl DRA7_L3INIT_MMC2_CLKCTRL 0>; 2148*4882a593Smuzhiyun clock-names = "fck"; 2149*4882a593Smuzhiyun #address-cells = <1>; 2150*4882a593Smuzhiyun #size-cells = <1>; 2151*4882a593Smuzhiyun ranges = <0x0 0xb4000 0x1000>; 2152*4882a593Smuzhiyun 2153*4882a593Smuzhiyun mmc2: mmc@0 { 2154*4882a593Smuzhiyun compatible = "ti,dra7-sdhci"; 2155*4882a593Smuzhiyun reg = <0x0 0x400>; 2156*4882a593Smuzhiyun interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 2157*4882a593Smuzhiyun status = "disabled"; 2158*4882a593Smuzhiyun max-frequency = <192000000>; 2159*4882a593Smuzhiyun /* SDR104/DDR50/SDR50 bits in CAPA2 is not supported */ 2160*4882a593Smuzhiyun sdhci-caps-mask = <0x7 0x0>; 2161*4882a593Smuzhiyun mmc-hs200-1_8v; 2162*4882a593Smuzhiyun mmc-ddr-1_8v; 2163*4882a593Smuzhiyun mmc-ddr-3_3v; 2164*4882a593Smuzhiyun }; 2165*4882a593Smuzhiyun }; 2166*4882a593Smuzhiyun 2167*4882a593Smuzhiyun target-module@b8000 { /* 0x480b8000, ap 67 48.0 */ 2168*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2169*4882a593Smuzhiyun reg = <0xb8000 0x4>, 2170*4882a593Smuzhiyun <0xb8010 0x4>; 2171*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2172*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2173*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2174*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2175*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2176*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2177*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2178*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 2179*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_MCSPI3_CLKCTRL 0>; 2180*4882a593Smuzhiyun clock-names = "fck"; 2181*4882a593Smuzhiyun #address-cells = <1>; 2182*4882a593Smuzhiyun #size-cells = <1>; 2183*4882a593Smuzhiyun ranges = <0x0 0xb8000 0x1000>; 2184*4882a593Smuzhiyun 2185*4882a593Smuzhiyun mcspi3: spi@0 { 2186*4882a593Smuzhiyun compatible = "ti,omap4-mcspi"; 2187*4882a593Smuzhiyun reg = <0x0 0x200>; 2188*4882a593Smuzhiyun interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 2189*4882a593Smuzhiyun #address-cells = <1>; 2190*4882a593Smuzhiyun #size-cells = <0>; 2191*4882a593Smuzhiyun ti,spi-num-cs = <2>; 2192*4882a593Smuzhiyun dmas = <&sdma_xbar 15>, <&sdma_xbar 16>; 2193*4882a593Smuzhiyun dma-names = "tx0", "rx0"; 2194*4882a593Smuzhiyun status = "disabled"; 2195*4882a593Smuzhiyun }; 2196*4882a593Smuzhiyun }; 2197*4882a593Smuzhiyun 2198*4882a593Smuzhiyun target-module@ba000 { /* 0x480ba000, ap 69 18.0 */ 2199*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2200*4882a593Smuzhiyun reg = <0xba000 0x4>, 2201*4882a593Smuzhiyun <0xba010 0x4>; 2202*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2203*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2204*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2205*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2206*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2207*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2208*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2209*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 2210*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_MCSPI4_CLKCTRL 0>; 2211*4882a593Smuzhiyun clock-names = "fck"; 2212*4882a593Smuzhiyun #address-cells = <1>; 2213*4882a593Smuzhiyun #size-cells = <1>; 2214*4882a593Smuzhiyun ranges = <0x0 0xba000 0x1000>; 2215*4882a593Smuzhiyun 2216*4882a593Smuzhiyun mcspi4: spi@0 { 2217*4882a593Smuzhiyun compatible = "ti,omap4-mcspi"; 2218*4882a593Smuzhiyun reg = <0x0 0x200>; 2219*4882a593Smuzhiyun interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 2220*4882a593Smuzhiyun #address-cells = <1>; 2221*4882a593Smuzhiyun #size-cells = <0>; 2222*4882a593Smuzhiyun ti,spi-num-cs = <1>; 2223*4882a593Smuzhiyun dmas = <&sdma_xbar 70>, <&sdma_xbar 71>; 2224*4882a593Smuzhiyun dma-names = "tx0", "rx0"; 2225*4882a593Smuzhiyun status = "disabled"; 2226*4882a593Smuzhiyun }; 2227*4882a593Smuzhiyun }; 2228*4882a593Smuzhiyun 2229*4882a593Smuzhiyun target-module@d1000 { /* 0x480d1000, ap 71 28.0 */ 2230*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2231*4882a593Smuzhiyun reg = <0xd1000 0x4>, 2232*4882a593Smuzhiyun <0xd1010 0x4>; 2233*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2234*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2235*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2236*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 2237*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2238*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2239*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2240*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2241*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2242*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2243*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2244*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ 2245*4882a593Smuzhiyun clocks = <&l4per_clkctrl DRA7_L4PER_MMC4_CLKCTRL 0>; 2246*4882a593Smuzhiyun clock-names = "fck"; 2247*4882a593Smuzhiyun #address-cells = <1>; 2248*4882a593Smuzhiyun #size-cells = <1>; 2249*4882a593Smuzhiyun ranges = <0x0 0xd1000 0x1000>; 2250*4882a593Smuzhiyun 2251*4882a593Smuzhiyun mmc4: mmc@0 { 2252*4882a593Smuzhiyun compatible = "ti,dra7-sdhci"; 2253*4882a593Smuzhiyun reg = <0x0 0x400>; 2254*4882a593Smuzhiyun interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 2255*4882a593Smuzhiyun status = "disabled"; 2256*4882a593Smuzhiyun max-frequency = <192000000>; 2257*4882a593Smuzhiyun /* SDMA is not supported */ 2258*4882a593Smuzhiyun sdhci-caps-mask = <0x0 0x400000>; 2259*4882a593Smuzhiyun }; 2260*4882a593Smuzhiyun }; 2261*4882a593Smuzhiyun 2262*4882a593Smuzhiyun target-module@d5000 { /* 0x480d5000, ap 73 30.0 */ 2263*4882a593Smuzhiyun compatible = "ti,sysc"; 2264*4882a593Smuzhiyun status = "disabled"; 2265*4882a593Smuzhiyun #address-cells = <1>; 2266*4882a593Smuzhiyun #size-cells = <1>; 2267*4882a593Smuzhiyun ranges = <0x0 0xd5000 0x1000>; 2268*4882a593Smuzhiyun }; 2269*4882a593Smuzhiyun }; 2270*4882a593Smuzhiyun 2271*4882a593Smuzhiyun segment@200000 { /* 0x48200000 */ 2272*4882a593Smuzhiyun compatible = "simple-bus"; 2273*4882a593Smuzhiyun #address-cells = <1>; 2274*4882a593Smuzhiyun #size-cells = <1>; 2275*4882a593Smuzhiyun }; 2276*4882a593Smuzhiyun}; 2277*4882a593Smuzhiyun 2278*4882a593Smuzhiyun&l4_per2 { /* 0x48400000 */ 2279*4882a593Smuzhiyun compatible = "ti,dra7-l4-per2", "simple-bus"; 2280*4882a593Smuzhiyun reg = <0x48400000 0x800>, 2281*4882a593Smuzhiyun <0x48400800 0x800>, 2282*4882a593Smuzhiyun <0x48401000 0x400>, 2283*4882a593Smuzhiyun <0x48401400 0x400>, 2284*4882a593Smuzhiyun <0x48401800 0x400>; 2285*4882a593Smuzhiyun reg-names = "ap", "la", "ia0", "ia1", "ia2"; 2286*4882a593Smuzhiyun #address-cells = <1>; 2287*4882a593Smuzhiyun #size-cells = <1>; 2288*4882a593Smuzhiyun ranges = <0x00000000 0x48400000 0x400000>, /* segment 0 */ 2289*4882a593Smuzhiyun <0x45800000 0x45800000 0x400000>, /* L3 data port */ 2290*4882a593Smuzhiyun <0x45c00000 0x45c00000 0x400000>, /* L3 data port */ 2291*4882a593Smuzhiyun <0x46000000 0x46000000 0x400000>, /* L3 data port */ 2292*4882a593Smuzhiyun <0x48436000 0x48436000 0x400000>, /* L3 data port */ 2293*4882a593Smuzhiyun <0x4843a000 0x4843a000 0x400000>, /* L3 data port */ 2294*4882a593Smuzhiyun <0x4844c000 0x4844c000 0x400000>, /* L3 data port */ 2295*4882a593Smuzhiyun <0x48450000 0x48450000 0x400000>, /* L3 data port */ 2296*4882a593Smuzhiyun <0x48454000 0x48454000 0x400000>; /* L3 data port */ 2297*4882a593Smuzhiyun 2298*4882a593Smuzhiyun segment@0 { /* 0x48400000 */ 2299*4882a593Smuzhiyun compatible = "simple-bus"; 2300*4882a593Smuzhiyun #address-cells = <1>; 2301*4882a593Smuzhiyun #size-cells = <1>; 2302*4882a593Smuzhiyun ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 2303*4882a593Smuzhiyun <0x00001000 0x00001000 0x000400>, /* ap 1 */ 2304*4882a593Smuzhiyun <0x00000800 0x00000800 0x000800>, /* ap 2 */ 2305*4882a593Smuzhiyun <0x00084000 0x00084000 0x004000>, /* ap 3 */ 2306*4882a593Smuzhiyun <0x00001400 0x00001400 0x000400>, /* ap 4 */ 2307*4882a593Smuzhiyun <0x00001800 0x00001800 0x000400>, /* ap 5 */ 2308*4882a593Smuzhiyun <0x00088000 0x00088000 0x001000>, /* ap 6 */ 2309*4882a593Smuzhiyun <0x0002c000 0x0002c000 0x001000>, /* ap 7 */ 2310*4882a593Smuzhiyun <0x0002d000 0x0002d000 0x001000>, /* ap 8 */ 2311*4882a593Smuzhiyun <0x00060000 0x00060000 0x002000>, /* ap 9 */ 2312*4882a593Smuzhiyun <0x00062000 0x00062000 0x001000>, /* ap 10 */ 2313*4882a593Smuzhiyun <0x00064000 0x00064000 0x002000>, /* ap 11 */ 2314*4882a593Smuzhiyun <0x00066000 0x00066000 0x001000>, /* ap 12 */ 2315*4882a593Smuzhiyun <0x00068000 0x00068000 0x002000>, /* ap 13 */ 2316*4882a593Smuzhiyun <0x0006a000 0x0006a000 0x001000>, /* ap 14 */ 2317*4882a593Smuzhiyun <0x0006c000 0x0006c000 0x002000>, /* ap 15 */ 2318*4882a593Smuzhiyun <0x0006e000 0x0006e000 0x001000>, /* ap 16 */ 2319*4882a593Smuzhiyun <0x00036000 0x00036000 0x001000>, /* ap 17 */ 2320*4882a593Smuzhiyun <0x00037000 0x00037000 0x001000>, /* ap 18 */ 2321*4882a593Smuzhiyun <0x00070000 0x00070000 0x002000>, /* ap 19 */ 2322*4882a593Smuzhiyun <0x00072000 0x00072000 0x001000>, /* ap 20 */ 2323*4882a593Smuzhiyun <0x0003a000 0x0003a000 0x001000>, /* ap 21 */ 2324*4882a593Smuzhiyun <0x0003b000 0x0003b000 0x001000>, /* ap 22 */ 2325*4882a593Smuzhiyun <0x0003c000 0x0003c000 0x001000>, /* ap 23 */ 2326*4882a593Smuzhiyun <0x0003d000 0x0003d000 0x001000>, /* ap 24 */ 2327*4882a593Smuzhiyun <0x0003e000 0x0003e000 0x001000>, /* ap 25 */ 2328*4882a593Smuzhiyun <0x0003f000 0x0003f000 0x001000>, /* ap 26 */ 2329*4882a593Smuzhiyun <0x00040000 0x00040000 0x001000>, /* ap 27 */ 2330*4882a593Smuzhiyun <0x00041000 0x00041000 0x001000>, /* ap 28 */ 2331*4882a593Smuzhiyun <0x00042000 0x00042000 0x001000>, /* ap 29 */ 2332*4882a593Smuzhiyun <0x00043000 0x00043000 0x001000>, /* ap 30 */ 2333*4882a593Smuzhiyun <0x00080000 0x00080000 0x002000>, /* ap 31 */ 2334*4882a593Smuzhiyun <0x00082000 0x00082000 0x001000>, /* ap 32 */ 2335*4882a593Smuzhiyun <0x0004a000 0x0004a000 0x001000>, /* ap 33 */ 2336*4882a593Smuzhiyun <0x0004b000 0x0004b000 0x001000>, /* ap 34 */ 2337*4882a593Smuzhiyun <0x00074000 0x00074000 0x002000>, /* ap 35 */ 2338*4882a593Smuzhiyun <0x00076000 0x00076000 0x001000>, /* ap 36 */ 2339*4882a593Smuzhiyun <0x00050000 0x00050000 0x001000>, /* ap 37 */ 2340*4882a593Smuzhiyun <0x00051000 0x00051000 0x001000>, /* ap 38 */ 2341*4882a593Smuzhiyun <0x00078000 0x00078000 0x002000>, /* ap 39 */ 2342*4882a593Smuzhiyun <0x0007a000 0x0007a000 0x001000>, /* ap 40 */ 2343*4882a593Smuzhiyun <0x00054000 0x00054000 0x001000>, /* ap 41 */ 2344*4882a593Smuzhiyun <0x00055000 0x00055000 0x001000>, /* ap 42 */ 2345*4882a593Smuzhiyun <0x0007c000 0x0007c000 0x002000>, /* ap 43 */ 2346*4882a593Smuzhiyun <0x0007e000 0x0007e000 0x001000>, /* ap 44 */ 2347*4882a593Smuzhiyun <0x0004c000 0x0004c000 0x001000>, /* ap 45 */ 2348*4882a593Smuzhiyun <0x0004d000 0x0004d000 0x001000>, /* ap 46 */ 2349*4882a593Smuzhiyun <0x00020000 0x00020000 0x001000>, /* ap 47 */ 2350*4882a593Smuzhiyun <0x00021000 0x00021000 0x001000>, /* ap 48 */ 2351*4882a593Smuzhiyun <0x00022000 0x00022000 0x001000>, /* ap 49 */ 2352*4882a593Smuzhiyun <0x00023000 0x00023000 0x001000>, /* ap 50 */ 2353*4882a593Smuzhiyun <0x00024000 0x00024000 0x001000>, /* ap 51 */ 2354*4882a593Smuzhiyun <0x00025000 0x00025000 0x001000>, /* ap 52 */ 2355*4882a593Smuzhiyun <0x00046000 0x00046000 0x001000>, /* ap 53 */ 2356*4882a593Smuzhiyun <0x00047000 0x00047000 0x001000>, /* ap 54 */ 2357*4882a593Smuzhiyun <0x00048000 0x00048000 0x001000>, /* ap 55 */ 2358*4882a593Smuzhiyun <0x00049000 0x00049000 0x001000>, /* ap 56 */ 2359*4882a593Smuzhiyun <0x00058000 0x00058000 0x002000>, /* ap 57 */ 2360*4882a593Smuzhiyun <0x0005a000 0x0005a000 0x001000>, /* ap 58 */ 2361*4882a593Smuzhiyun <0x0005b000 0x0005b000 0x001000>, /* ap 59 */ 2362*4882a593Smuzhiyun <0x0005c000 0x0005c000 0x001000>, /* ap 60 */ 2363*4882a593Smuzhiyun <0x0005d000 0x0005d000 0x001000>, /* ap 61 */ 2364*4882a593Smuzhiyun <0x0005e000 0x0005e000 0x001000>, /* ap 62 */ 2365*4882a593Smuzhiyun <0x45800000 0x45800000 0x400000>, /* L3 data port */ 2366*4882a593Smuzhiyun <0x45c00000 0x45c00000 0x400000>, /* L3 data port */ 2367*4882a593Smuzhiyun <0x46000000 0x46000000 0x400000>, /* L3 data port */ 2368*4882a593Smuzhiyun <0x48436000 0x48436000 0x400000>, /* L3 data port */ 2369*4882a593Smuzhiyun <0x4843a000 0x4843a000 0x400000>, /* L3 data port */ 2370*4882a593Smuzhiyun <0x4844c000 0x4844c000 0x400000>, /* L3 data port */ 2371*4882a593Smuzhiyun <0x48450000 0x48450000 0x400000>, /* L3 data port */ 2372*4882a593Smuzhiyun <0x48454000 0x48454000 0x400000>; /* L3 data port */ 2373*4882a593Smuzhiyun 2374*4882a593Smuzhiyun target-module@20000 { /* 0x48420000, ap 47 02.0 */ 2375*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 2376*4882a593Smuzhiyun reg = <0x20050 0x4>, 2377*4882a593Smuzhiyun <0x20054 0x4>, 2378*4882a593Smuzhiyun <0x20058 0x4>; 2379*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 2380*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 2381*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 2382*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 2383*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2384*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2385*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2386*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2387*4882a593Smuzhiyun ti,syss-mask = <1>; 2388*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ 2389*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_UART7_CLKCTRL 0>; 2390*4882a593Smuzhiyun clock-names = "fck"; 2391*4882a593Smuzhiyun #address-cells = <1>; 2392*4882a593Smuzhiyun #size-cells = <1>; 2393*4882a593Smuzhiyun ranges = <0x0 0x20000 0x1000>; 2394*4882a593Smuzhiyun 2395*4882a593Smuzhiyun uart7: serial@0 { 2396*4882a593Smuzhiyun compatible = "ti,dra742-uart", "ti,omap4-uart"; 2397*4882a593Smuzhiyun reg = <0x0 0x100>; 2398*4882a593Smuzhiyun interrupts = <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>; 2399*4882a593Smuzhiyun clock-frequency = <48000000>; 2400*4882a593Smuzhiyun status = "disabled"; 2401*4882a593Smuzhiyun }; 2402*4882a593Smuzhiyun }; 2403*4882a593Smuzhiyun 2404*4882a593Smuzhiyun target-module@22000 { /* 0x48422000, ap 49 0a.0 */ 2405*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 2406*4882a593Smuzhiyun reg = <0x22050 0x4>, 2407*4882a593Smuzhiyun <0x22054 0x4>, 2408*4882a593Smuzhiyun <0x22058 0x4>; 2409*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 2410*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 2411*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 2412*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 2413*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2414*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2415*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2416*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2417*4882a593Smuzhiyun ti,syss-mask = <1>; 2418*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ 2419*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_UART8_CLKCTRL 0>; 2420*4882a593Smuzhiyun clock-names = "fck"; 2421*4882a593Smuzhiyun #address-cells = <1>; 2422*4882a593Smuzhiyun #size-cells = <1>; 2423*4882a593Smuzhiyun ranges = <0x0 0x22000 0x1000>; 2424*4882a593Smuzhiyun 2425*4882a593Smuzhiyun uart8: serial@0 { 2426*4882a593Smuzhiyun compatible = "ti,dra742-uart", "ti,omap4-uart"; 2427*4882a593Smuzhiyun reg = <0x0 0x100>; 2428*4882a593Smuzhiyun interrupts = <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>; 2429*4882a593Smuzhiyun clock-frequency = <48000000>; 2430*4882a593Smuzhiyun status = "disabled"; 2431*4882a593Smuzhiyun }; 2432*4882a593Smuzhiyun }; 2433*4882a593Smuzhiyun 2434*4882a593Smuzhiyun target-module@24000 { /* 0x48424000, ap 51 12.0 */ 2435*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 2436*4882a593Smuzhiyun reg = <0x24050 0x4>, 2437*4882a593Smuzhiyun <0x24054 0x4>, 2438*4882a593Smuzhiyun <0x24058 0x4>; 2439*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 2440*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 2441*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 2442*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 2443*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2444*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2445*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2446*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2447*4882a593Smuzhiyun ti,syss-mask = <1>; 2448*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ 2449*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_UART9_CLKCTRL 0>; 2450*4882a593Smuzhiyun clock-names = "fck"; 2451*4882a593Smuzhiyun #address-cells = <1>; 2452*4882a593Smuzhiyun #size-cells = <1>; 2453*4882a593Smuzhiyun ranges = <0x0 0x24000 0x1000>; 2454*4882a593Smuzhiyun 2455*4882a593Smuzhiyun uart9: serial@0 { 2456*4882a593Smuzhiyun compatible = "ti,dra742-uart", "ti,omap4-uart"; 2457*4882a593Smuzhiyun reg = <0x0 0x100>; 2458*4882a593Smuzhiyun interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>; 2459*4882a593Smuzhiyun clock-frequency = <48000000>; 2460*4882a593Smuzhiyun status = "disabled"; 2461*4882a593Smuzhiyun }; 2462*4882a593Smuzhiyun }; 2463*4882a593Smuzhiyun 2464*4882a593Smuzhiyun target-module@2c000 { /* 0x4842c000, ap 7 18.0 */ 2465*4882a593Smuzhiyun compatible = "ti,sysc"; 2466*4882a593Smuzhiyun status = "disabled"; 2467*4882a593Smuzhiyun #address-cells = <1>; 2468*4882a593Smuzhiyun #size-cells = <1>; 2469*4882a593Smuzhiyun ranges = <0x0 0x2c000 0x1000>; 2470*4882a593Smuzhiyun }; 2471*4882a593Smuzhiyun 2472*4882a593Smuzhiyun target-module@36000 { /* 0x48436000, ap 17 06.0 */ 2473*4882a593Smuzhiyun compatible = "ti,sysc"; 2474*4882a593Smuzhiyun status = "disabled"; 2475*4882a593Smuzhiyun #address-cells = <1>; 2476*4882a593Smuzhiyun #size-cells = <1>; 2477*4882a593Smuzhiyun ranges = <0x0 0x36000 0x1000>; 2478*4882a593Smuzhiyun }; 2479*4882a593Smuzhiyun 2480*4882a593Smuzhiyun target-module@3a000 { /* 0x4843a000, ap 21 3e.0 */ 2481*4882a593Smuzhiyun compatible = "ti,sysc"; 2482*4882a593Smuzhiyun status = "disabled"; 2483*4882a593Smuzhiyun #address-cells = <1>; 2484*4882a593Smuzhiyun #size-cells = <1>; 2485*4882a593Smuzhiyun ranges = <0x0 0x3a000 0x1000>; 2486*4882a593Smuzhiyun }; 2487*4882a593Smuzhiyun 2488*4882a593Smuzhiyun atl_tm: target-module@3c000 { /* 0x4843c000, ap 23 08.0 */ 2489*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2490*4882a593Smuzhiyun reg = <0x3c000 0x4>; 2491*4882a593Smuzhiyun reg-names = "rev"; 2492*4882a593Smuzhiyun clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 0>; 2493*4882a593Smuzhiyun clock-names = "fck"; 2494*4882a593Smuzhiyun #address-cells = <1>; 2495*4882a593Smuzhiyun #size-cells = <1>; 2496*4882a593Smuzhiyun ranges = <0x0 0x3c000 0x1000>; 2497*4882a593Smuzhiyun 2498*4882a593Smuzhiyun atl: atl@0 { 2499*4882a593Smuzhiyun compatible = "ti,dra7-atl"; 2500*4882a593Smuzhiyun reg = <0x0 0x3ff>; 2501*4882a593Smuzhiyun ti,provided-clocks = <&atl_clkin0_ck>, <&atl_clkin1_ck>, 2502*4882a593Smuzhiyun <&atl_clkin2_ck>, <&atl_clkin3_ck>; 2503*4882a593Smuzhiyun clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>; 2504*4882a593Smuzhiyun clock-names = "fck"; 2505*4882a593Smuzhiyun status = "disabled"; 2506*4882a593Smuzhiyun }; 2507*4882a593Smuzhiyun }; 2508*4882a593Smuzhiyun 2509*4882a593Smuzhiyun target-module@3e000 { /* 0x4843e000, ap 25 30.0 */ 2510*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2511*4882a593Smuzhiyun reg = <0x3e000 0x4>, 2512*4882a593Smuzhiyun <0x3e004 0x4>; 2513*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2514*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 2515*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2516*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2517*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 2518*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ 2519*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_EPWMSS0_CLKCTRL 0>; 2520*4882a593Smuzhiyun clock-names = "fck"; 2521*4882a593Smuzhiyun #address-cells = <1>; 2522*4882a593Smuzhiyun #size-cells = <1>; 2523*4882a593Smuzhiyun ranges = <0x0 0x3e000 0x1000>; 2524*4882a593Smuzhiyun 2525*4882a593Smuzhiyun epwmss0: epwmss@0 { 2526*4882a593Smuzhiyun compatible = "ti,dra746-pwmss", "ti,am33xx-pwmss"; 2527*4882a593Smuzhiyun reg = <0x0 0x30>; 2528*4882a593Smuzhiyun #address-cells = <1>; 2529*4882a593Smuzhiyun #size-cells = <1>; 2530*4882a593Smuzhiyun status = "disabled"; 2531*4882a593Smuzhiyun ranges = <0 0 0x1000>; 2532*4882a593Smuzhiyun 2533*4882a593Smuzhiyun ecap0: ecap@100 { 2534*4882a593Smuzhiyun compatible = "ti,dra746-ecap", 2535*4882a593Smuzhiyun "ti,am3352-ecap"; 2536*4882a593Smuzhiyun #pwm-cells = <3>; 2537*4882a593Smuzhiyun reg = <0x100 0x80>; 2538*4882a593Smuzhiyun clocks = <&l4_root_clk_div>; 2539*4882a593Smuzhiyun clock-names = "fck"; 2540*4882a593Smuzhiyun status = "disabled"; 2541*4882a593Smuzhiyun }; 2542*4882a593Smuzhiyun 2543*4882a593Smuzhiyun ehrpwm0: pwm@200 { 2544*4882a593Smuzhiyun compatible = "ti,dra746-ehrpwm", 2545*4882a593Smuzhiyun "ti,am3352-ehrpwm"; 2546*4882a593Smuzhiyun #pwm-cells = <3>; 2547*4882a593Smuzhiyun reg = <0x200 0x80>; 2548*4882a593Smuzhiyun clocks = <&ehrpwm0_tbclk>, <&l4_root_clk_div>; 2549*4882a593Smuzhiyun clock-names = "tbclk", "fck"; 2550*4882a593Smuzhiyun status = "disabled"; 2551*4882a593Smuzhiyun }; 2552*4882a593Smuzhiyun }; 2553*4882a593Smuzhiyun }; 2554*4882a593Smuzhiyun 2555*4882a593Smuzhiyun target-module@40000 { /* 0x48440000, ap 27 38.0 */ 2556*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2557*4882a593Smuzhiyun reg = <0x40000 0x4>, 2558*4882a593Smuzhiyun <0x40004 0x4>; 2559*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2560*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 2561*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2562*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2563*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 2564*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ 2565*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_EPWMSS1_CLKCTRL 0>; 2566*4882a593Smuzhiyun clock-names = "fck"; 2567*4882a593Smuzhiyun #address-cells = <1>; 2568*4882a593Smuzhiyun #size-cells = <1>; 2569*4882a593Smuzhiyun ranges = <0x0 0x40000 0x1000>; 2570*4882a593Smuzhiyun 2571*4882a593Smuzhiyun epwmss1: epwmss@0 { 2572*4882a593Smuzhiyun compatible = "ti,dra746-pwmss", "ti,am33xx-pwmss"; 2573*4882a593Smuzhiyun reg = <0x0 0x30>; 2574*4882a593Smuzhiyun #address-cells = <1>; 2575*4882a593Smuzhiyun #size-cells = <1>; 2576*4882a593Smuzhiyun status = "disabled"; 2577*4882a593Smuzhiyun ranges = <0 0 0x1000>; 2578*4882a593Smuzhiyun 2579*4882a593Smuzhiyun ecap1: ecap@100 { 2580*4882a593Smuzhiyun compatible = "ti,dra746-ecap", 2581*4882a593Smuzhiyun "ti,am3352-ecap"; 2582*4882a593Smuzhiyun #pwm-cells = <3>; 2583*4882a593Smuzhiyun reg = <0x100 0x80>; 2584*4882a593Smuzhiyun clocks = <&l4_root_clk_div>; 2585*4882a593Smuzhiyun clock-names = "fck"; 2586*4882a593Smuzhiyun status = "disabled"; 2587*4882a593Smuzhiyun }; 2588*4882a593Smuzhiyun 2589*4882a593Smuzhiyun ehrpwm1: pwm@200 { 2590*4882a593Smuzhiyun compatible = "ti,dra746-ehrpwm", 2591*4882a593Smuzhiyun "ti,am3352-ehrpwm"; 2592*4882a593Smuzhiyun #pwm-cells = <3>; 2593*4882a593Smuzhiyun reg = <0x200 0x80>; 2594*4882a593Smuzhiyun clocks = <&ehrpwm1_tbclk>, <&l4_root_clk_div>; 2595*4882a593Smuzhiyun clock-names = "tbclk", "fck"; 2596*4882a593Smuzhiyun status = "disabled"; 2597*4882a593Smuzhiyun }; 2598*4882a593Smuzhiyun }; 2599*4882a593Smuzhiyun }; 2600*4882a593Smuzhiyun 2601*4882a593Smuzhiyun target-module@42000 { /* 0x48442000, ap 29 20.0 */ 2602*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2603*4882a593Smuzhiyun reg = <0x42000 0x4>, 2604*4882a593Smuzhiyun <0x42004 0x4>; 2605*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2606*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 2607*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2608*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2609*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 2610*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ 2611*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_EPWMSS2_CLKCTRL 0>; 2612*4882a593Smuzhiyun clock-names = "fck"; 2613*4882a593Smuzhiyun #address-cells = <1>; 2614*4882a593Smuzhiyun #size-cells = <1>; 2615*4882a593Smuzhiyun ranges = <0x0 0x42000 0x1000>; 2616*4882a593Smuzhiyun 2617*4882a593Smuzhiyun epwmss2: epwmss@0 { 2618*4882a593Smuzhiyun compatible = "ti,dra746-pwmss", "ti,am33xx-pwmss"; 2619*4882a593Smuzhiyun reg = <0x0 0x30>; 2620*4882a593Smuzhiyun #address-cells = <1>; 2621*4882a593Smuzhiyun #size-cells = <1>; 2622*4882a593Smuzhiyun status = "disabled"; 2623*4882a593Smuzhiyun ranges = <0 0 0x1000>; 2624*4882a593Smuzhiyun 2625*4882a593Smuzhiyun ecap2: ecap@100 { 2626*4882a593Smuzhiyun compatible = "ti,dra746-ecap", 2627*4882a593Smuzhiyun "ti,am3352-ecap"; 2628*4882a593Smuzhiyun #pwm-cells = <3>; 2629*4882a593Smuzhiyun reg = <0x100 0x80>; 2630*4882a593Smuzhiyun clocks = <&l4_root_clk_div>; 2631*4882a593Smuzhiyun clock-names = "fck"; 2632*4882a593Smuzhiyun status = "disabled"; 2633*4882a593Smuzhiyun }; 2634*4882a593Smuzhiyun 2635*4882a593Smuzhiyun ehrpwm2: pwm@200 { 2636*4882a593Smuzhiyun compatible = "ti,dra746-ehrpwm", 2637*4882a593Smuzhiyun "ti,am3352-ehrpwm"; 2638*4882a593Smuzhiyun #pwm-cells = <3>; 2639*4882a593Smuzhiyun reg = <0x200 0x80>; 2640*4882a593Smuzhiyun clocks = <&ehrpwm2_tbclk>, <&l4_root_clk_div>; 2641*4882a593Smuzhiyun clock-names = "tbclk", "fck"; 2642*4882a593Smuzhiyun status = "disabled"; 2643*4882a593Smuzhiyun }; 2644*4882a593Smuzhiyun }; 2645*4882a593Smuzhiyun }; 2646*4882a593Smuzhiyun 2647*4882a593Smuzhiyun target-module@46000 { /* 0x48446000, ap 53 40.0 */ 2648*4882a593Smuzhiyun compatible = "ti,sysc"; 2649*4882a593Smuzhiyun status = "disabled"; 2650*4882a593Smuzhiyun #address-cells = <1>; 2651*4882a593Smuzhiyun #size-cells = <1>; 2652*4882a593Smuzhiyun ranges = <0x0 0x46000 0x1000>; 2653*4882a593Smuzhiyun }; 2654*4882a593Smuzhiyun 2655*4882a593Smuzhiyun target-module@48000 { /* 0x48448000, ap 55 48.0 */ 2656*4882a593Smuzhiyun compatible = "ti,sysc"; 2657*4882a593Smuzhiyun status = "disabled"; 2658*4882a593Smuzhiyun #address-cells = <1>; 2659*4882a593Smuzhiyun #size-cells = <1>; 2660*4882a593Smuzhiyun ranges = <0x0 0x48000 0x1000>; 2661*4882a593Smuzhiyun }; 2662*4882a593Smuzhiyun 2663*4882a593Smuzhiyun target-module@4a000 { /* 0x4844a000, ap 33 1a.0 */ 2664*4882a593Smuzhiyun compatible = "ti,sysc"; 2665*4882a593Smuzhiyun status = "disabled"; 2666*4882a593Smuzhiyun #address-cells = <1>; 2667*4882a593Smuzhiyun #size-cells = <1>; 2668*4882a593Smuzhiyun ranges = <0x0 0x4a000 0x1000>; 2669*4882a593Smuzhiyun }; 2670*4882a593Smuzhiyun 2671*4882a593Smuzhiyun target-module@4c000 { /* 0x4844c000, ap 45 1c.0 */ 2672*4882a593Smuzhiyun compatible = "ti,sysc"; 2673*4882a593Smuzhiyun status = "disabled"; 2674*4882a593Smuzhiyun #address-cells = <1>; 2675*4882a593Smuzhiyun #size-cells = <1>; 2676*4882a593Smuzhiyun ranges = <0x0 0x4c000 0x1000>; 2677*4882a593Smuzhiyun }; 2678*4882a593Smuzhiyun 2679*4882a593Smuzhiyun target-module@50000 { /* 0x48450000, ap 37 24.0 */ 2680*4882a593Smuzhiyun compatible = "ti,sysc"; 2681*4882a593Smuzhiyun status = "disabled"; 2682*4882a593Smuzhiyun #address-cells = <1>; 2683*4882a593Smuzhiyun #size-cells = <1>; 2684*4882a593Smuzhiyun ranges = <0x0 0x50000 0x1000>; 2685*4882a593Smuzhiyun }; 2686*4882a593Smuzhiyun 2687*4882a593Smuzhiyun target-module@54000 { /* 0x48454000, ap 41 2c.0 */ 2688*4882a593Smuzhiyun compatible = "ti,sysc"; 2689*4882a593Smuzhiyun status = "disabled"; 2690*4882a593Smuzhiyun #address-cells = <1>; 2691*4882a593Smuzhiyun #size-cells = <1>; 2692*4882a593Smuzhiyun ranges = <0x0 0x54000 0x1000>; 2693*4882a593Smuzhiyun }; 2694*4882a593Smuzhiyun 2695*4882a593Smuzhiyun target-module@58000 { /* 0x48458000, ap 57 28.0 */ 2696*4882a593Smuzhiyun compatible = "ti,sysc"; 2697*4882a593Smuzhiyun status = "disabled"; 2698*4882a593Smuzhiyun #address-cells = <1>; 2699*4882a593Smuzhiyun #size-cells = <1>; 2700*4882a593Smuzhiyun ranges = <0x0 0x58000 0x2000>; 2701*4882a593Smuzhiyun }; 2702*4882a593Smuzhiyun 2703*4882a593Smuzhiyun target-module@5b000 { /* 0x4845b000, ap 59 46.0 */ 2704*4882a593Smuzhiyun compatible = "ti,sysc"; 2705*4882a593Smuzhiyun status = "disabled"; 2706*4882a593Smuzhiyun #address-cells = <1>; 2707*4882a593Smuzhiyun #size-cells = <1>; 2708*4882a593Smuzhiyun ranges = <0x0 0x5b000 0x1000>; 2709*4882a593Smuzhiyun }; 2710*4882a593Smuzhiyun 2711*4882a593Smuzhiyun target-module@5d000 { /* 0x4845d000, ap 61 22.0 */ 2712*4882a593Smuzhiyun compatible = "ti,sysc"; 2713*4882a593Smuzhiyun status = "disabled"; 2714*4882a593Smuzhiyun #address-cells = <1>; 2715*4882a593Smuzhiyun #size-cells = <1>; 2716*4882a593Smuzhiyun ranges = <0x0 0x5d000 0x1000>; 2717*4882a593Smuzhiyun }; 2718*4882a593Smuzhiyun 2719*4882a593Smuzhiyun target-module@60000 { /* 0x48460000, ap 9 0e.0 */ 2720*4882a593Smuzhiyun compatible = "ti,sysc-dra7-mcasp", "ti,sysc"; 2721*4882a593Smuzhiyun reg = <0x60000 0x4>, 2722*4882a593Smuzhiyun <0x60004 0x4>; 2723*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2724*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2725*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2726*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 2727*4882a593Smuzhiyun /* Domains (P, C): ipu_pwrdm, ipu_clkdm */ 2728*4882a593Smuzhiyun clocks = <&ipu_clkctrl DRA7_IPU_MCASP1_CLKCTRL 0>, 2729*4882a593Smuzhiyun <&ipu_clkctrl DRA7_IPU_MCASP1_CLKCTRL 24>, 2730*4882a593Smuzhiyun <&ipu_clkctrl DRA7_IPU_MCASP1_CLKCTRL 28>; 2731*4882a593Smuzhiyun clock-names = "fck", "ahclkx", "ahclkr"; 2732*4882a593Smuzhiyun #address-cells = <1>; 2733*4882a593Smuzhiyun #size-cells = <1>; 2734*4882a593Smuzhiyun ranges = <0x0 0x60000 0x2000>, 2735*4882a593Smuzhiyun <0x45800000 0x45800000 0x400000>; 2736*4882a593Smuzhiyun 2737*4882a593Smuzhiyun mcasp1: mcasp@0 { 2738*4882a593Smuzhiyun compatible = "ti,dra7-mcasp-audio"; 2739*4882a593Smuzhiyun reg = <0x0 0x2000>, 2740*4882a593Smuzhiyun <0x45800000 0x1000>; /* L3 data port */ 2741*4882a593Smuzhiyun reg-names = "mpu","dat"; 2742*4882a593Smuzhiyun interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 2743*4882a593Smuzhiyun <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 2744*4882a593Smuzhiyun interrupt-names = "tx", "rx"; 2745*4882a593Smuzhiyun dmas = <&edma_xbar 129 1>, <&edma_xbar 128 1>; 2746*4882a593Smuzhiyun dma-names = "tx", "rx"; 2747*4882a593Smuzhiyun clocks = <&ipu_clkctrl DRA7_IPU_MCASP1_CLKCTRL 0>, 2748*4882a593Smuzhiyun <&ipu_clkctrl DRA7_IPU_MCASP1_CLKCTRL 24>, 2749*4882a593Smuzhiyun <&ipu_clkctrl DRA7_IPU_MCASP1_CLKCTRL 28>; 2750*4882a593Smuzhiyun clock-names = "fck", "ahclkx", "ahclkr"; 2751*4882a593Smuzhiyun status = "disabled"; 2752*4882a593Smuzhiyun }; 2753*4882a593Smuzhiyun }; 2754*4882a593Smuzhiyun 2755*4882a593Smuzhiyun target-module@64000 { /* 0x48464000, ap 11 1e.0 */ 2756*4882a593Smuzhiyun compatible = "ti,sysc-dra7-mcasp", "ti,sysc"; 2757*4882a593Smuzhiyun reg = <0x64000 0x4>, 2758*4882a593Smuzhiyun <0x64004 0x4>; 2759*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2760*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2761*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2762*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 2763*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ 2764*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP2_CLKCTRL 0>, 2765*4882a593Smuzhiyun <&l4per2_clkctrl DRA7_L4PER2_MCASP2_CLKCTRL 24>, 2766*4882a593Smuzhiyun <&l4per2_clkctrl DRA7_L4PER2_MCASP2_CLKCTRL 28>; 2767*4882a593Smuzhiyun clock-names = "fck", "ahclkx", "ahclkr"; 2768*4882a593Smuzhiyun #address-cells = <1>; 2769*4882a593Smuzhiyun #size-cells = <1>; 2770*4882a593Smuzhiyun ranges = <0x0 0x64000 0x2000>, 2771*4882a593Smuzhiyun <0x45c00000 0x45c00000 0x400000>; 2772*4882a593Smuzhiyun 2773*4882a593Smuzhiyun mcasp2: mcasp@0 { 2774*4882a593Smuzhiyun compatible = "ti,dra7-mcasp-audio"; 2775*4882a593Smuzhiyun reg = <0x0 0x2000>, 2776*4882a593Smuzhiyun <0x45c00000 0x1000>; /* L3 data port */ 2777*4882a593Smuzhiyun reg-names = "mpu","dat"; 2778*4882a593Smuzhiyun interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>, 2779*4882a593Smuzhiyun <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; 2780*4882a593Smuzhiyun interrupt-names = "tx", "rx"; 2781*4882a593Smuzhiyun dmas = <&edma_xbar 131 1>, <&edma_xbar 130 1>; 2782*4882a593Smuzhiyun dma-names = "tx", "rx"; 2783*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP2_CLKCTRL 0>, 2784*4882a593Smuzhiyun <&ipu_clkctrl DRA7_IPU_MCASP1_CLKCTRL 24>, 2785*4882a593Smuzhiyun <&l4per2_clkctrl DRA7_L4PER2_MCASP2_CLKCTRL 28>; 2786*4882a593Smuzhiyun clock-names = "fck", "ahclkx", "ahclkr"; 2787*4882a593Smuzhiyun status = "disabled"; 2788*4882a593Smuzhiyun }; 2789*4882a593Smuzhiyun }; 2790*4882a593Smuzhiyun 2791*4882a593Smuzhiyun target-module@68000 { /* 0x48468000, ap 13 26.0 */ 2792*4882a593Smuzhiyun compatible = "ti,sysc-dra7-mcasp", "ti,sysc"; 2793*4882a593Smuzhiyun reg = <0x68000 0x4>, 2794*4882a593Smuzhiyun <0x68004 0x4>; 2795*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2796*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2797*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2798*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 2799*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ 2800*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP3_CLKCTRL 0>, 2801*4882a593Smuzhiyun <&l4per2_clkctrl DRA7_L4PER2_MCASP3_CLKCTRL 24>; 2802*4882a593Smuzhiyun clock-names = "fck", "ahclkx"; 2803*4882a593Smuzhiyun #address-cells = <1>; 2804*4882a593Smuzhiyun #size-cells = <1>; 2805*4882a593Smuzhiyun ranges = <0x0 0x68000 0x2000>, 2806*4882a593Smuzhiyun <0x46000000 0x46000000 0x400000>; 2807*4882a593Smuzhiyun 2808*4882a593Smuzhiyun mcasp3: mcasp@0 { 2809*4882a593Smuzhiyun compatible = "ti,dra7-mcasp-audio"; 2810*4882a593Smuzhiyun reg = <0x0 0x2000>, 2811*4882a593Smuzhiyun <0x46000000 0x1000>; /* L3 data port */ 2812*4882a593Smuzhiyun reg-names = "mpu","dat"; 2813*4882a593Smuzhiyun interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>, 2814*4882a593Smuzhiyun <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>; 2815*4882a593Smuzhiyun interrupt-names = "tx", "rx"; 2816*4882a593Smuzhiyun dmas = <&edma_xbar 133 1>, <&edma_xbar 132 1>; 2817*4882a593Smuzhiyun dma-names = "tx", "rx"; 2818*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP3_CLKCTRL 0>, 2819*4882a593Smuzhiyun <&l4per2_clkctrl DRA7_L4PER2_MCASP3_CLKCTRL 24>; 2820*4882a593Smuzhiyun clock-names = "fck", "ahclkx"; 2821*4882a593Smuzhiyun status = "disabled"; 2822*4882a593Smuzhiyun }; 2823*4882a593Smuzhiyun }; 2824*4882a593Smuzhiyun 2825*4882a593Smuzhiyun target-module@6c000 { /* 0x4846c000, ap 15 2e.0 */ 2826*4882a593Smuzhiyun compatible = "ti,sysc-dra7-mcasp", "ti,sysc"; 2827*4882a593Smuzhiyun reg = <0x6c000 0x4>, 2828*4882a593Smuzhiyun <0x6c004 0x4>; 2829*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2830*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2831*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2832*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 2833*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ 2834*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP4_CLKCTRL 0>, 2835*4882a593Smuzhiyun <&l4per2_clkctrl DRA7_L4PER2_MCASP4_CLKCTRL 24>; 2836*4882a593Smuzhiyun clock-names = "fck", "ahclkx"; 2837*4882a593Smuzhiyun #address-cells = <1>; 2838*4882a593Smuzhiyun #size-cells = <1>; 2839*4882a593Smuzhiyun ranges = <0x0 0x6c000 0x2000>, 2840*4882a593Smuzhiyun <0x48436000 0x48436000 0x400000>; 2841*4882a593Smuzhiyun 2842*4882a593Smuzhiyun mcasp4: mcasp@0 { 2843*4882a593Smuzhiyun compatible = "ti,dra7-mcasp-audio"; 2844*4882a593Smuzhiyun reg = <0x0 0x2000>, 2845*4882a593Smuzhiyun <0x48436000 0x1000>; /* L3 data port */ 2846*4882a593Smuzhiyun reg-names = "mpu","dat"; 2847*4882a593Smuzhiyun interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>, 2848*4882a593Smuzhiyun <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 2849*4882a593Smuzhiyun interrupt-names = "tx", "rx"; 2850*4882a593Smuzhiyun dmas = <&edma_xbar 135 1>, <&edma_xbar 134 1>; 2851*4882a593Smuzhiyun dma-names = "tx", "rx"; 2852*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP4_CLKCTRL 0>, 2853*4882a593Smuzhiyun <&l4per2_clkctrl DRA7_L4PER2_MCASP4_CLKCTRL 24>; 2854*4882a593Smuzhiyun clock-names = "fck", "ahclkx"; 2855*4882a593Smuzhiyun status = "disabled"; 2856*4882a593Smuzhiyun }; 2857*4882a593Smuzhiyun }; 2858*4882a593Smuzhiyun 2859*4882a593Smuzhiyun target-module@70000 { /* 0x48470000, ap 19 36.0 */ 2860*4882a593Smuzhiyun compatible = "ti,sysc-dra7-mcasp", "ti,sysc"; 2861*4882a593Smuzhiyun reg = <0x70000 0x4>, 2862*4882a593Smuzhiyun <0x70004 0x4>; 2863*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2864*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2865*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2866*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 2867*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ 2868*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP5_CLKCTRL 0>, 2869*4882a593Smuzhiyun <&l4per2_clkctrl DRA7_L4PER2_MCASP5_CLKCTRL 24>; 2870*4882a593Smuzhiyun clock-names = "fck", "ahclkx"; 2871*4882a593Smuzhiyun #address-cells = <1>; 2872*4882a593Smuzhiyun #size-cells = <1>; 2873*4882a593Smuzhiyun ranges = <0x0 0x70000 0x2000>, 2874*4882a593Smuzhiyun <0x4843a000 0x4843a000 0x400000>; 2875*4882a593Smuzhiyun 2876*4882a593Smuzhiyun mcasp5: mcasp@0 { 2877*4882a593Smuzhiyun compatible = "ti,dra7-mcasp-audio"; 2878*4882a593Smuzhiyun reg = <0x0 0x2000>, 2879*4882a593Smuzhiyun <0x4843a000 0x1000>; /* L3 data port */ 2880*4882a593Smuzhiyun reg-names = "mpu","dat"; 2881*4882a593Smuzhiyun interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>, 2882*4882a593Smuzhiyun <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 2883*4882a593Smuzhiyun interrupt-names = "tx", "rx"; 2884*4882a593Smuzhiyun dmas = <&edma_xbar 137 1>, <&edma_xbar 136 1>; 2885*4882a593Smuzhiyun dma-names = "tx", "rx"; 2886*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP5_CLKCTRL 0>, 2887*4882a593Smuzhiyun <&l4per2_clkctrl DRA7_L4PER2_MCASP5_CLKCTRL 24>; 2888*4882a593Smuzhiyun clock-names = "fck", "ahclkx"; 2889*4882a593Smuzhiyun status = "disabled"; 2890*4882a593Smuzhiyun }; 2891*4882a593Smuzhiyun }; 2892*4882a593Smuzhiyun 2893*4882a593Smuzhiyun target-module@74000 { /* 0x48474000, ap 35 14.0 */ 2894*4882a593Smuzhiyun compatible = "ti,sysc-dra7-mcasp", "ti,sysc"; 2895*4882a593Smuzhiyun reg = <0x74000 0x4>, 2896*4882a593Smuzhiyun <0x74004 0x4>; 2897*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2898*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2899*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2900*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 2901*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ 2902*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP6_CLKCTRL 0>, 2903*4882a593Smuzhiyun <&l4per2_clkctrl DRA7_L4PER2_MCASP6_CLKCTRL 24>; 2904*4882a593Smuzhiyun clock-names = "fck", "ahclkx"; 2905*4882a593Smuzhiyun #address-cells = <1>; 2906*4882a593Smuzhiyun #size-cells = <1>; 2907*4882a593Smuzhiyun ranges = <0x0 0x74000 0x2000>, 2908*4882a593Smuzhiyun <0x4844c000 0x4844c000 0x400000>; 2909*4882a593Smuzhiyun 2910*4882a593Smuzhiyun mcasp6: mcasp@0 { 2911*4882a593Smuzhiyun compatible = "ti,dra7-mcasp-audio"; 2912*4882a593Smuzhiyun reg = <0x0 0x2000>, 2913*4882a593Smuzhiyun <0x4844c000 0x1000>; /* L3 data port */ 2914*4882a593Smuzhiyun reg-names = "mpu","dat"; 2915*4882a593Smuzhiyun interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>, 2916*4882a593Smuzhiyun <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 2917*4882a593Smuzhiyun interrupt-names = "tx", "rx"; 2918*4882a593Smuzhiyun dmas = <&edma_xbar 139 1>, <&edma_xbar 138 1>; 2919*4882a593Smuzhiyun dma-names = "tx", "rx"; 2920*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP6_CLKCTRL 0>, 2921*4882a593Smuzhiyun <&l4per2_clkctrl DRA7_L4PER2_MCASP6_CLKCTRL 24>; 2922*4882a593Smuzhiyun clock-names = "fck", "ahclkx"; 2923*4882a593Smuzhiyun status = "disabled"; 2924*4882a593Smuzhiyun }; 2925*4882a593Smuzhiyun }; 2926*4882a593Smuzhiyun 2927*4882a593Smuzhiyun target-module@78000 { /* 0x48478000, ap 39 0c.0 */ 2928*4882a593Smuzhiyun compatible = "ti,sysc-dra7-mcasp", "ti,sysc"; 2929*4882a593Smuzhiyun reg = <0x78000 0x4>, 2930*4882a593Smuzhiyun <0x78004 0x4>; 2931*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2932*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2933*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2934*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 2935*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ 2936*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP7_CLKCTRL 0>, 2937*4882a593Smuzhiyun <&l4per2_clkctrl DRA7_L4PER2_MCASP7_CLKCTRL 24>; 2938*4882a593Smuzhiyun clock-names = "fck", "ahclkx"; 2939*4882a593Smuzhiyun #address-cells = <1>; 2940*4882a593Smuzhiyun #size-cells = <1>; 2941*4882a593Smuzhiyun ranges = <0x0 0x78000 0x2000>, 2942*4882a593Smuzhiyun <0x48450000 0x48450000 0x400000>; 2943*4882a593Smuzhiyun 2944*4882a593Smuzhiyun mcasp7: mcasp@0 { 2945*4882a593Smuzhiyun compatible = "ti,dra7-mcasp-audio"; 2946*4882a593Smuzhiyun reg = <0x0 0x2000>, 2947*4882a593Smuzhiyun <0x48450000 0x1000>; /* L3 data port */ 2948*4882a593Smuzhiyun reg-names = "mpu","dat"; 2949*4882a593Smuzhiyun interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>, 2950*4882a593Smuzhiyun <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 2951*4882a593Smuzhiyun interrupt-names = "tx", "rx"; 2952*4882a593Smuzhiyun dmas = <&edma_xbar 141 1>, <&edma_xbar 140 1>; 2953*4882a593Smuzhiyun dma-names = "tx", "rx"; 2954*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP7_CLKCTRL 0>, 2955*4882a593Smuzhiyun <&l4per2_clkctrl DRA7_L4PER2_MCASP7_CLKCTRL 24>; 2956*4882a593Smuzhiyun clock-names = "fck", "ahclkx"; 2957*4882a593Smuzhiyun status = "disabled"; 2958*4882a593Smuzhiyun }; 2959*4882a593Smuzhiyun }; 2960*4882a593Smuzhiyun 2961*4882a593Smuzhiyun target-module@7c000 { /* 0x4847c000, ap 43 04.0 */ 2962*4882a593Smuzhiyun compatible = "ti,sysc-dra7-mcasp", "ti,sysc"; 2963*4882a593Smuzhiyun reg = <0x7c000 0x4>, 2964*4882a593Smuzhiyun <0x7c004 0x4>; 2965*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2966*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2967*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2968*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 2969*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ 2970*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP8_CLKCTRL 0>, 2971*4882a593Smuzhiyun <&l4per2_clkctrl DRA7_L4PER2_MCASP8_CLKCTRL 24>; 2972*4882a593Smuzhiyun clock-names = "fck", "ahclkx"; 2973*4882a593Smuzhiyun #address-cells = <1>; 2974*4882a593Smuzhiyun #size-cells = <1>; 2975*4882a593Smuzhiyun ranges = <0x0 0x7c000 0x2000>, 2976*4882a593Smuzhiyun <0x48454000 0x48454000 0x400000>; 2977*4882a593Smuzhiyun 2978*4882a593Smuzhiyun mcasp8: mcasp@0 { 2979*4882a593Smuzhiyun compatible = "ti,dra7-mcasp-audio"; 2980*4882a593Smuzhiyun reg = <0x0 0x2000>, 2981*4882a593Smuzhiyun <0x48454000 0x1000>; /* L3 data port */ 2982*4882a593Smuzhiyun reg-names = "mpu","dat"; 2983*4882a593Smuzhiyun interrupts = <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>, 2984*4882a593Smuzhiyun <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>; 2985*4882a593Smuzhiyun interrupt-names = "tx", "rx"; 2986*4882a593Smuzhiyun dmas = <&edma_xbar 143 1>, <&edma_xbar 142 1>; 2987*4882a593Smuzhiyun dma-names = "tx", "rx"; 2988*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP8_CLKCTRL 0>, 2989*4882a593Smuzhiyun <&l4per2_clkctrl DRA7_L4PER2_MCASP8_CLKCTRL 24>; 2990*4882a593Smuzhiyun clock-names = "fck", "ahclkx"; 2991*4882a593Smuzhiyun status = "disabled"; 2992*4882a593Smuzhiyun }; 2993*4882a593Smuzhiyun }; 2994*4882a593Smuzhiyun 2995*4882a593Smuzhiyun target-module@80000 { /* 0x48480000, ap 31 16.0 */ 2996*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2997*4882a593Smuzhiyun reg = <0x80020 0x4>; 2998*4882a593Smuzhiyun reg-names = "rev"; 2999*4882a593Smuzhiyun clocks = <&l4per2_clkctrl DRA7_L4PER2_DCAN2_CLKCTRL 0>; 3000*4882a593Smuzhiyun clock-names = "fck"; 3001*4882a593Smuzhiyun #address-cells = <1>; 3002*4882a593Smuzhiyun #size-cells = <1>; 3003*4882a593Smuzhiyun ranges = <0x0 0x80000 0x2000>; 3004*4882a593Smuzhiyun 3005*4882a593Smuzhiyun dcan2: can@0 { 3006*4882a593Smuzhiyun compatible = "ti,dra7-d_can"; 3007*4882a593Smuzhiyun reg = <0x0 0x2000>; 3008*4882a593Smuzhiyun syscon-raminit = <&scm_conf 0x558 1>; 3009*4882a593Smuzhiyun interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>; 3010*4882a593Smuzhiyun clocks = <&sys_clkin1>; 3011*4882a593Smuzhiyun status = "disabled"; 3012*4882a593Smuzhiyun }; 3013*4882a593Smuzhiyun }; 3014*4882a593Smuzhiyun 3015*4882a593Smuzhiyun target-module@84000 { /* 0x48484000, ap 3 10.0 */ 3016*4882a593Smuzhiyun compatible = "ti,sysc-omap4-simple", "ti,sysc"; 3017*4882a593Smuzhiyun reg = <0x85200 0x4>, 3018*4882a593Smuzhiyun <0x85208 0x4>, 3019*4882a593Smuzhiyun <0x85204 0x4>; 3020*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 3021*4882a593Smuzhiyun ti,sysc-mask = <0>; 3022*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 3023*4882a593Smuzhiyun <SYSC_IDLE_NO>; 3024*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3025*4882a593Smuzhiyun <SYSC_IDLE_NO>; 3026*4882a593Smuzhiyun ti,syss-mask = <1>; 3027*4882a593Smuzhiyun clocks = <&gmac_clkctrl DRA7_GMAC_GMAC_CLKCTRL 0>; 3028*4882a593Smuzhiyun clock-names = "fck"; 3029*4882a593Smuzhiyun #address-cells = <1>; 3030*4882a593Smuzhiyun #size-cells = <1>; 3031*4882a593Smuzhiyun ranges = <0x0 0x84000 0x4000>; 3032*4882a593Smuzhiyun /* 3033*4882a593Smuzhiyun * Do not allow gating of cpsw clock as workaround 3034*4882a593Smuzhiyun * for errata i877. Keeping internal clock disabled 3035*4882a593Smuzhiyun * causes the device switching characteristics 3036*4882a593Smuzhiyun * to degrade over time and eventually fail to meet 3037*4882a593Smuzhiyun * the data manual delay time/skew specs. 3038*4882a593Smuzhiyun */ 3039*4882a593Smuzhiyun ti,no-idle; 3040*4882a593Smuzhiyun 3041*4882a593Smuzhiyun mac_sw: switch@0 { 3042*4882a593Smuzhiyun compatible = "ti,dra7-cpsw-switch","ti,cpsw-switch"; 3043*4882a593Smuzhiyun reg = <0x0 0x4000>; 3044*4882a593Smuzhiyun ranges = <0 0 0x4000>; 3045*4882a593Smuzhiyun clocks = <&gmac_main_clk>; 3046*4882a593Smuzhiyun clock-names = "fck"; 3047*4882a593Smuzhiyun #address-cells = <1>; 3048*4882a593Smuzhiyun #size-cells = <1>; 3049*4882a593Smuzhiyun syscon = <&scm_conf>; 3050*4882a593Smuzhiyun status = "disabled"; 3051*4882a593Smuzhiyun 3052*4882a593Smuzhiyun interrupts = <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 3053*4882a593Smuzhiyun <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>, 3054*4882a593Smuzhiyun <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>, 3055*4882a593Smuzhiyun <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>; 3056*4882a593Smuzhiyun interrupt-names = "rx_thresh", "rx", "tx", "misc"; 3057*4882a593Smuzhiyun 3058*4882a593Smuzhiyun ethernet-ports { 3059*4882a593Smuzhiyun #address-cells = <1>; 3060*4882a593Smuzhiyun #size-cells = <0>; 3061*4882a593Smuzhiyun 3062*4882a593Smuzhiyun cpsw_port1: port@1 { 3063*4882a593Smuzhiyun reg = <1>; 3064*4882a593Smuzhiyun label = "port1"; 3065*4882a593Smuzhiyun mac-address = [ 00 00 00 00 00 00 ]; 3066*4882a593Smuzhiyun phys = <&phy_gmii_sel 1>; 3067*4882a593Smuzhiyun }; 3068*4882a593Smuzhiyun 3069*4882a593Smuzhiyun cpsw_port2: port@2 { 3070*4882a593Smuzhiyun reg = <2>; 3071*4882a593Smuzhiyun label = "port2"; 3072*4882a593Smuzhiyun mac-address = [ 00 00 00 00 00 00 ]; 3073*4882a593Smuzhiyun phys = <&phy_gmii_sel 2>; 3074*4882a593Smuzhiyun }; 3075*4882a593Smuzhiyun }; 3076*4882a593Smuzhiyun 3077*4882a593Smuzhiyun davinci_mdio_sw: mdio@1000 { 3078*4882a593Smuzhiyun compatible = "ti,cpsw-mdio","ti,davinci_mdio"; 3079*4882a593Smuzhiyun clocks = <&gmac_main_clk>; 3080*4882a593Smuzhiyun clock-names = "fck"; 3081*4882a593Smuzhiyun #address-cells = <1>; 3082*4882a593Smuzhiyun #size-cells = <0>; 3083*4882a593Smuzhiyun bus_freq = <1000000>; 3084*4882a593Smuzhiyun reg = <0x1000 0x100>; 3085*4882a593Smuzhiyun }; 3086*4882a593Smuzhiyun 3087*4882a593Smuzhiyun cpts { 3088*4882a593Smuzhiyun clocks = <&gmac_clkctrl DRA7_GMAC_GMAC_CLKCTRL 25>; 3089*4882a593Smuzhiyun clock-names = "cpts"; 3090*4882a593Smuzhiyun }; 3091*4882a593Smuzhiyun }; 3092*4882a593Smuzhiyun }; 3093*4882a593Smuzhiyun }; 3094*4882a593Smuzhiyun}; 3095*4882a593Smuzhiyun 3096*4882a593Smuzhiyun&l4_per3 { /* 0x48800000 */ 3097*4882a593Smuzhiyun compatible = "ti,dra7-l4-per3", "simple-bus"; 3098*4882a593Smuzhiyun reg = <0x48800000 0x800>, 3099*4882a593Smuzhiyun <0x48800800 0x800>, 3100*4882a593Smuzhiyun <0x48801000 0x400>, 3101*4882a593Smuzhiyun <0x48801400 0x400>, 3102*4882a593Smuzhiyun <0x48801800 0x400>; 3103*4882a593Smuzhiyun reg-names = "ap", "la", "ia0", "ia1", "ia2"; 3104*4882a593Smuzhiyun #address-cells = <1>; 3105*4882a593Smuzhiyun #size-cells = <1>; 3106*4882a593Smuzhiyun ranges = <0x00000000 0x48800000 0x200000>; /* segment 0 */ 3107*4882a593Smuzhiyun 3108*4882a593Smuzhiyun segment@0 { /* 0x48800000 */ 3109*4882a593Smuzhiyun compatible = "simple-bus"; 3110*4882a593Smuzhiyun #address-cells = <1>; 3111*4882a593Smuzhiyun #size-cells = <1>; 3112*4882a593Smuzhiyun ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 3113*4882a593Smuzhiyun <0x00000800 0x00000800 0x000800>, /* ap 1 */ 3114*4882a593Smuzhiyun <0x00001000 0x00001000 0x000400>, /* ap 2 */ 3115*4882a593Smuzhiyun <0x00001400 0x00001400 0x000400>, /* ap 3 */ 3116*4882a593Smuzhiyun <0x00001800 0x00001800 0x000400>, /* ap 4 */ 3117*4882a593Smuzhiyun <0x00020000 0x00020000 0x001000>, /* ap 5 */ 3118*4882a593Smuzhiyun <0x00021000 0x00021000 0x001000>, /* ap 6 */ 3119*4882a593Smuzhiyun <0x00022000 0x00022000 0x001000>, /* ap 7 */ 3120*4882a593Smuzhiyun <0x00023000 0x00023000 0x001000>, /* ap 8 */ 3121*4882a593Smuzhiyun <0x00024000 0x00024000 0x001000>, /* ap 9 */ 3122*4882a593Smuzhiyun <0x00025000 0x00025000 0x001000>, /* ap 10 */ 3123*4882a593Smuzhiyun <0x00026000 0x00026000 0x001000>, /* ap 11 */ 3124*4882a593Smuzhiyun <0x00027000 0x00027000 0x001000>, /* ap 12 */ 3125*4882a593Smuzhiyun <0x00028000 0x00028000 0x001000>, /* ap 13 */ 3126*4882a593Smuzhiyun <0x00029000 0x00029000 0x001000>, /* ap 14 */ 3127*4882a593Smuzhiyun <0x0002a000 0x0002a000 0x001000>, /* ap 15 */ 3128*4882a593Smuzhiyun <0x0002b000 0x0002b000 0x001000>, /* ap 16 */ 3129*4882a593Smuzhiyun <0x0002c000 0x0002c000 0x001000>, /* ap 17 */ 3130*4882a593Smuzhiyun <0x0002d000 0x0002d000 0x001000>, /* ap 18 */ 3131*4882a593Smuzhiyun <0x0002e000 0x0002e000 0x001000>, /* ap 19 */ 3132*4882a593Smuzhiyun <0x0002f000 0x0002f000 0x001000>, /* ap 20 */ 3133*4882a593Smuzhiyun <0x00170000 0x00170000 0x010000>, /* ap 21 */ 3134*4882a593Smuzhiyun <0x00180000 0x00180000 0x001000>, /* ap 22 */ 3135*4882a593Smuzhiyun <0x00190000 0x00190000 0x010000>, /* ap 23 */ 3136*4882a593Smuzhiyun <0x001a0000 0x001a0000 0x001000>, /* ap 24 */ 3137*4882a593Smuzhiyun <0x001b0000 0x001b0000 0x010000>, /* ap 25 */ 3138*4882a593Smuzhiyun <0x001c0000 0x001c0000 0x001000>, /* ap 26 */ 3139*4882a593Smuzhiyun <0x001d0000 0x001d0000 0x010000>, /* ap 27 */ 3140*4882a593Smuzhiyun <0x001e0000 0x001e0000 0x001000>, /* ap 28 */ 3141*4882a593Smuzhiyun <0x00038000 0x00038000 0x001000>, /* ap 29 */ 3142*4882a593Smuzhiyun <0x00039000 0x00039000 0x001000>, /* ap 30 */ 3143*4882a593Smuzhiyun <0x0005c000 0x0005c000 0x001000>, /* ap 31 */ 3144*4882a593Smuzhiyun <0x0005d000 0x0005d000 0x001000>, /* ap 32 */ 3145*4882a593Smuzhiyun <0x0003a000 0x0003a000 0x001000>, /* ap 33 */ 3146*4882a593Smuzhiyun <0x0003b000 0x0003b000 0x001000>, /* ap 34 */ 3147*4882a593Smuzhiyun <0x0003c000 0x0003c000 0x001000>, /* ap 35 */ 3148*4882a593Smuzhiyun <0x0003d000 0x0003d000 0x001000>, /* ap 36 */ 3149*4882a593Smuzhiyun <0x0003e000 0x0003e000 0x001000>, /* ap 37 */ 3150*4882a593Smuzhiyun <0x0003f000 0x0003f000 0x001000>, /* ap 38 */ 3151*4882a593Smuzhiyun <0x00040000 0x00040000 0x001000>, /* ap 39 */ 3152*4882a593Smuzhiyun <0x00041000 0x00041000 0x001000>, /* ap 40 */ 3153*4882a593Smuzhiyun <0x00042000 0x00042000 0x001000>, /* ap 41 */ 3154*4882a593Smuzhiyun <0x00043000 0x00043000 0x001000>, /* ap 42 */ 3155*4882a593Smuzhiyun <0x00044000 0x00044000 0x001000>, /* ap 43 */ 3156*4882a593Smuzhiyun <0x00045000 0x00045000 0x001000>, /* ap 44 */ 3157*4882a593Smuzhiyun <0x00046000 0x00046000 0x001000>, /* ap 45 */ 3158*4882a593Smuzhiyun <0x00047000 0x00047000 0x001000>, /* ap 46 */ 3159*4882a593Smuzhiyun <0x00048000 0x00048000 0x001000>, /* ap 47 */ 3160*4882a593Smuzhiyun <0x00049000 0x00049000 0x001000>, /* ap 48 */ 3161*4882a593Smuzhiyun <0x0004a000 0x0004a000 0x001000>, /* ap 49 */ 3162*4882a593Smuzhiyun <0x0004b000 0x0004b000 0x001000>, /* ap 50 */ 3163*4882a593Smuzhiyun <0x0004c000 0x0004c000 0x001000>, /* ap 51 */ 3164*4882a593Smuzhiyun <0x0004d000 0x0004d000 0x001000>, /* ap 52 */ 3165*4882a593Smuzhiyun <0x0004e000 0x0004e000 0x001000>, /* ap 53 */ 3166*4882a593Smuzhiyun <0x0004f000 0x0004f000 0x001000>, /* ap 54 */ 3167*4882a593Smuzhiyun <0x00050000 0x00050000 0x001000>, /* ap 55 */ 3168*4882a593Smuzhiyun <0x00051000 0x00051000 0x001000>, /* ap 56 */ 3169*4882a593Smuzhiyun <0x00052000 0x00052000 0x001000>, /* ap 57 */ 3170*4882a593Smuzhiyun <0x00053000 0x00053000 0x001000>, /* ap 58 */ 3171*4882a593Smuzhiyun <0x00054000 0x00054000 0x001000>, /* ap 59 */ 3172*4882a593Smuzhiyun <0x00055000 0x00055000 0x001000>, /* ap 60 */ 3173*4882a593Smuzhiyun <0x00056000 0x00056000 0x001000>, /* ap 61 */ 3174*4882a593Smuzhiyun <0x00057000 0x00057000 0x001000>, /* ap 62 */ 3175*4882a593Smuzhiyun <0x00058000 0x00058000 0x001000>, /* ap 63 */ 3176*4882a593Smuzhiyun <0x00059000 0x00059000 0x001000>, /* ap 64 */ 3177*4882a593Smuzhiyun <0x0005a000 0x0005a000 0x001000>, /* ap 65 */ 3178*4882a593Smuzhiyun <0x0005b000 0x0005b000 0x001000>, /* ap 66 */ 3179*4882a593Smuzhiyun <0x00064000 0x00064000 0x001000>, /* ap 67 */ 3180*4882a593Smuzhiyun <0x00065000 0x00065000 0x001000>, /* ap 68 */ 3181*4882a593Smuzhiyun <0x0005e000 0x0005e000 0x001000>, /* ap 69 */ 3182*4882a593Smuzhiyun <0x0005f000 0x0005f000 0x001000>, /* ap 70 */ 3183*4882a593Smuzhiyun <0x00060000 0x00060000 0x001000>, /* ap 71 */ 3184*4882a593Smuzhiyun <0x00061000 0x00061000 0x001000>, /* ap 72 */ 3185*4882a593Smuzhiyun <0x00062000 0x00062000 0x001000>, /* ap 73 */ 3186*4882a593Smuzhiyun <0x00063000 0x00063000 0x001000>, /* ap 74 */ 3187*4882a593Smuzhiyun <0x00140000 0x00140000 0x020000>, /* ap 75 */ 3188*4882a593Smuzhiyun <0x00160000 0x00160000 0x001000>, /* ap 76 */ 3189*4882a593Smuzhiyun <0x00016000 0x00016000 0x001000>, /* ap 77 */ 3190*4882a593Smuzhiyun <0x00017000 0x00017000 0x001000>, /* ap 78 */ 3191*4882a593Smuzhiyun <0x000c0000 0x000c0000 0x020000>, /* ap 79 */ 3192*4882a593Smuzhiyun <0x000e0000 0x000e0000 0x001000>, /* ap 80 */ 3193*4882a593Smuzhiyun <0x00004000 0x00004000 0x001000>, /* ap 81 */ 3194*4882a593Smuzhiyun <0x00005000 0x00005000 0x001000>, /* ap 82 */ 3195*4882a593Smuzhiyun <0x00080000 0x00080000 0x020000>, /* ap 83 */ 3196*4882a593Smuzhiyun <0x000a0000 0x000a0000 0x001000>, /* ap 84 */ 3197*4882a593Smuzhiyun <0x00100000 0x00100000 0x020000>, /* ap 85 */ 3198*4882a593Smuzhiyun <0x00120000 0x00120000 0x001000>, /* ap 86 */ 3199*4882a593Smuzhiyun <0x00010000 0x00010000 0x001000>, /* ap 87 */ 3200*4882a593Smuzhiyun <0x00011000 0x00011000 0x001000>, /* ap 88 */ 3201*4882a593Smuzhiyun <0x0000a000 0x0000a000 0x001000>, /* ap 89 */ 3202*4882a593Smuzhiyun <0x0000b000 0x0000b000 0x001000>, /* ap 90 */ 3203*4882a593Smuzhiyun <0x0001c000 0x0001c000 0x001000>, /* ap 91 */ 3204*4882a593Smuzhiyun <0x0001d000 0x0001d000 0x001000>, /* ap 92 */ 3205*4882a593Smuzhiyun <0x0001e000 0x0001e000 0x001000>, /* ap 93 */ 3206*4882a593Smuzhiyun <0x0001f000 0x0001f000 0x001000>, /* ap 94 */ 3207*4882a593Smuzhiyun <0x00002000 0x00002000 0x001000>, /* ap 95 */ 3208*4882a593Smuzhiyun <0x00003000 0x00003000 0x001000>; /* ap 96 */ 3209*4882a593Smuzhiyun 3210*4882a593Smuzhiyun target-module@2000 { /* 0x48802000, ap 95 7c.0 */ 3211*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 3212*4882a593Smuzhiyun reg = <0x2000 0x4>, 3213*4882a593Smuzhiyun <0x2010 0x4>; 3214*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3215*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 3216*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3217*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3218*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 3219*4882a593Smuzhiyun /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ 3220*4882a593Smuzhiyun clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX13_CLKCTRL 0>; 3221*4882a593Smuzhiyun clock-names = "fck"; 3222*4882a593Smuzhiyun #address-cells = <1>; 3223*4882a593Smuzhiyun #size-cells = <1>; 3224*4882a593Smuzhiyun ranges = <0x0 0x2000 0x1000>; 3225*4882a593Smuzhiyun 3226*4882a593Smuzhiyun mailbox13: mailbox@0 { 3227*4882a593Smuzhiyun compatible = "ti,omap4-mailbox"; 3228*4882a593Smuzhiyun reg = <0x0 0x200>; 3229*4882a593Smuzhiyun interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>, 3230*4882a593Smuzhiyun <GIC_SPI 380 IRQ_TYPE_LEVEL_HIGH>, 3231*4882a593Smuzhiyun <GIC_SPI 381 IRQ_TYPE_LEVEL_HIGH>, 3232*4882a593Smuzhiyun <GIC_SPI 382 IRQ_TYPE_LEVEL_HIGH>; 3233*4882a593Smuzhiyun #mbox-cells = <1>; 3234*4882a593Smuzhiyun ti,mbox-num-users = <4>; 3235*4882a593Smuzhiyun ti,mbox-num-fifos = <12>; 3236*4882a593Smuzhiyun status = "disabled"; 3237*4882a593Smuzhiyun }; 3238*4882a593Smuzhiyun }; 3239*4882a593Smuzhiyun 3240*4882a593Smuzhiyun target-module@4000 { /* 0x48804000, ap 81 20.0 */ 3241*4882a593Smuzhiyun compatible = "ti,sysc"; 3242*4882a593Smuzhiyun status = "disabled"; 3243*4882a593Smuzhiyun #address-cells = <1>; 3244*4882a593Smuzhiyun #size-cells = <1>; 3245*4882a593Smuzhiyun ranges = <0x0 0x4000 0x1000>; 3246*4882a593Smuzhiyun }; 3247*4882a593Smuzhiyun 3248*4882a593Smuzhiyun target-module@a000 { /* 0x4880a000, ap 89 18.0 */ 3249*4882a593Smuzhiyun compatible = "ti,sysc"; 3250*4882a593Smuzhiyun status = "disabled"; 3251*4882a593Smuzhiyun #address-cells = <1>; 3252*4882a593Smuzhiyun #size-cells = <1>; 3253*4882a593Smuzhiyun ranges = <0x0 0xa000 0x1000>; 3254*4882a593Smuzhiyun }; 3255*4882a593Smuzhiyun 3256*4882a593Smuzhiyun target-module@10000 { /* 0x48810000, ap 87 28.0 */ 3257*4882a593Smuzhiyun compatible = "ti,sysc"; 3258*4882a593Smuzhiyun status = "disabled"; 3259*4882a593Smuzhiyun #address-cells = <1>; 3260*4882a593Smuzhiyun #size-cells = <1>; 3261*4882a593Smuzhiyun ranges = <0x0 0x10000 0x1000>; 3262*4882a593Smuzhiyun }; 3263*4882a593Smuzhiyun 3264*4882a593Smuzhiyun target-module@16000 { /* 0x48816000, ap 77 1e.0 */ 3265*4882a593Smuzhiyun compatible = "ti,sysc"; 3266*4882a593Smuzhiyun status = "disabled"; 3267*4882a593Smuzhiyun #address-cells = <1>; 3268*4882a593Smuzhiyun #size-cells = <1>; 3269*4882a593Smuzhiyun ranges = <0x0 0x16000 0x1000>; 3270*4882a593Smuzhiyun }; 3271*4882a593Smuzhiyun 3272*4882a593Smuzhiyun target-module@1c000 { /* 0x4881c000, ap 91 1c.0 */ 3273*4882a593Smuzhiyun compatible = "ti,sysc"; 3274*4882a593Smuzhiyun status = "disabled"; 3275*4882a593Smuzhiyun #address-cells = <1>; 3276*4882a593Smuzhiyun #size-cells = <1>; 3277*4882a593Smuzhiyun ranges = <0x0 0x1c000 0x1000>; 3278*4882a593Smuzhiyun }; 3279*4882a593Smuzhiyun 3280*4882a593Smuzhiyun target-module@1e000 { /* 0x4881e000, ap 93 2c.0 */ 3281*4882a593Smuzhiyun compatible = "ti,sysc"; 3282*4882a593Smuzhiyun status = "disabled"; 3283*4882a593Smuzhiyun #address-cells = <1>; 3284*4882a593Smuzhiyun #size-cells = <1>; 3285*4882a593Smuzhiyun ranges = <0x0 0x1e000 0x1000>; 3286*4882a593Smuzhiyun }; 3287*4882a593Smuzhiyun 3288*4882a593Smuzhiyun target-module@20000 { /* 0x48820000, ap 5 08.0 */ 3289*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 3290*4882a593Smuzhiyun reg = <0x20000 0x4>, 3291*4882a593Smuzhiyun <0x20010 0x4>; 3292*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3293*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 3294*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 3295*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3296*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3297*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 3298*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 3299*4882a593Smuzhiyun /* Domains (P, C): ipu_pwrdm, ipu_clkdm */ 3300*4882a593Smuzhiyun clocks = <&ipu_clkctrl DRA7_IPU_TIMER5_CLKCTRL 0>; 3301*4882a593Smuzhiyun clock-names = "fck"; 3302*4882a593Smuzhiyun #address-cells = <1>; 3303*4882a593Smuzhiyun #size-cells = <1>; 3304*4882a593Smuzhiyun ranges = <0x0 0x20000 0x1000>; 3305*4882a593Smuzhiyun 3306*4882a593Smuzhiyun timer5: timer@0 { 3307*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 3308*4882a593Smuzhiyun reg = <0x0 0x80>; 3309*4882a593Smuzhiyun clocks = <&ipu_clkctrl DRA7_IPU_TIMER5_CLKCTRL 24>, <&timer_sys_clk_div>; 3310*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 3311*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 3312*4882a593Smuzhiyun }; 3313*4882a593Smuzhiyun }; 3314*4882a593Smuzhiyun 3315*4882a593Smuzhiyun target-module@22000 { /* 0x48822000, ap 7 24.0 */ 3316*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 3317*4882a593Smuzhiyun reg = <0x22000 0x4>, 3318*4882a593Smuzhiyun <0x22010 0x4>; 3319*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3320*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 3321*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 3322*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3323*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3324*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 3325*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 3326*4882a593Smuzhiyun /* Domains (P, C): ipu_pwrdm, ipu_clkdm */ 3327*4882a593Smuzhiyun clocks = <&ipu_clkctrl DRA7_IPU_TIMER6_CLKCTRL 0>; 3328*4882a593Smuzhiyun clock-names = "fck"; 3329*4882a593Smuzhiyun #address-cells = <1>; 3330*4882a593Smuzhiyun #size-cells = <1>; 3331*4882a593Smuzhiyun ranges = <0x0 0x22000 0x1000>; 3332*4882a593Smuzhiyun 3333*4882a593Smuzhiyun timer6: timer@0 { 3334*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 3335*4882a593Smuzhiyun reg = <0x0 0x80>; 3336*4882a593Smuzhiyun clocks = <&ipu_clkctrl DRA7_IPU_TIMER6_CLKCTRL 24>, <&timer_sys_clk_div>; 3337*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 3338*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 3339*4882a593Smuzhiyun }; 3340*4882a593Smuzhiyun }; 3341*4882a593Smuzhiyun 3342*4882a593Smuzhiyun target-module@24000 { /* 0x48824000, ap 9 26.0 */ 3343*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 3344*4882a593Smuzhiyun reg = <0x24000 0x4>, 3345*4882a593Smuzhiyun <0x24010 0x4>; 3346*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3347*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 3348*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 3349*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3350*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3351*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 3352*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 3353*4882a593Smuzhiyun /* Domains (P, C): ipu_pwrdm, ipu_clkdm */ 3354*4882a593Smuzhiyun clocks = <&ipu_clkctrl DRA7_IPU_TIMER7_CLKCTRL 0>; 3355*4882a593Smuzhiyun clock-names = "fck"; 3356*4882a593Smuzhiyun #address-cells = <1>; 3357*4882a593Smuzhiyun #size-cells = <1>; 3358*4882a593Smuzhiyun ranges = <0x0 0x24000 0x1000>; 3359*4882a593Smuzhiyun 3360*4882a593Smuzhiyun timer7: timer@0 { 3361*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 3362*4882a593Smuzhiyun reg = <0x0 0x80>; 3363*4882a593Smuzhiyun clocks = <&ipu_clkctrl DRA7_IPU_TIMER7_CLKCTRL 24>, <&timer_sys_clk_div>; 3364*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 3365*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 3366*4882a593Smuzhiyun }; 3367*4882a593Smuzhiyun }; 3368*4882a593Smuzhiyun 3369*4882a593Smuzhiyun target-module@26000 { /* 0x48826000, ap 11 0c.0 */ 3370*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 3371*4882a593Smuzhiyun reg = <0x26000 0x4>, 3372*4882a593Smuzhiyun <0x26010 0x4>; 3373*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3374*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 3375*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 3376*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3377*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3378*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 3379*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 3380*4882a593Smuzhiyun /* Domains (P, C): ipu_pwrdm, ipu_clkdm */ 3381*4882a593Smuzhiyun clocks = <&ipu_clkctrl DRA7_IPU_TIMER8_CLKCTRL 0>; 3382*4882a593Smuzhiyun clock-names = "fck"; 3383*4882a593Smuzhiyun #address-cells = <1>; 3384*4882a593Smuzhiyun #size-cells = <1>; 3385*4882a593Smuzhiyun ranges = <0x0 0x26000 0x1000>; 3386*4882a593Smuzhiyun 3387*4882a593Smuzhiyun timer8: timer@0 { 3388*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 3389*4882a593Smuzhiyun reg = <0x0 0x80>; 3390*4882a593Smuzhiyun clocks = <&ipu_clkctrl DRA7_IPU_TIMER8_CLKCTRL 24>, <&timer_sys_clk_div>; 3391*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 3392*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 3393*4882a593Smuzhiyun }; 3394*4882a593Smuzhiyun }; 3395*4882a593Smuzhiyun 3396*4882a593Smuzhiyun target-module@28000 { /* 0x48828000, ap 13 16.0 */ 3397*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 3398*4882a593Smuzhiyun reg = <0x28000 0x4>, 3399*4882a593Smuzhiyun <0x28010 0x4>; 3400*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3401*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 3402*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 3403*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3404*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3405*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 3406*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 3407*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per3_clkdm */ 3408*4882a593Smuzhiyun clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER13_CLKCTRL 0>; 3409*4882a593Smuzhiyun clock-names = "fck"; 3410*4882a593Smuzhiyun #address-cells = <1>; 3411*4882a593Smuzhiyun #size-cells = <1>; 3412*4882a593Smuzhiyun ranges = <0x0 0x28000 0x1000>; 3413*4882a593Smuzhiyun 3414*4882a593Smuzhiyun timer13: timer@0 { 3415*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 3416*4882a593Smuzhiyun reg = <0x0 0x80>; 3417*4882a593Smuzhiyun clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER13_CLKCTRL 24>, <&timer_sys_clk_div>; 3418*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 3419*4882a593Smuzhiyun interrupts = <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>; 3420*4882a593Smuzhiyun ti,timer-pwm; 3421*4882a593Smuzhiyun }; 3422*4882a593Smuzhiyun }; 3423*4882a593Smuzhiyun 3424*4882a593Smuzhiyun target-module@2a000 { /* 0x4882a000, ap 15 10.0 */ 3425*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 3426*4882a593Smuzhiyun reg = <0x2a000 0x4>, 3427*4882a593Smuzhiyun <0x2a010 0x4>; 3428*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3429*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 3430*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 3431*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3432*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3433*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 3434*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 3435*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per3_clkdm */ 3436*4882a593Smuzhiyun clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER14_CLKCTRL 0>; 3437*4882a593Smuzhiyun clock-names = "fck"; 3438*4882a593Smuzhiyun #address-cells = <1>; 3439*4882a593Smuzhiyun #size-cells = <1>; 3440*4882a593Smuzhiyun ranges = <0x0 0x2a000 0x1000>; 3441*4882a593Smuzhiyun 3442*4882a593Smuzhiyun timer14: timer@0 { 3443*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 3444*4882a593Smuzhiyun reg = <0x0 0x80>; 3445*4882a593Smuzhiyun clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER14_CLKCTRL 24>, <&timer_sys_clk_div>; 3446*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 3447*4882a593Smuzhiyun interrupts = <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>; 3448*4882a593Smuzhiyun ti,timer-pwm; 3449*4882a593Smuzhiyun }; 3450*4882a593Smuzhiyun }; 3451*4882a593Smuzhiyun timer15_target: target-module@2c000 { /* 0x4882c000, ap 17 02.0 */ 3452*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 3453*4882a593Smuzhiyun reg = <0x2c000 0x4>, 3454*4882a593Smuzhiyun <0x2c010 0x4>; 3455*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3456*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 3457*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 3458*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3459*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3460*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 3461*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 3462*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per3_clkdm */ 3463*4882a593Smuzhiyun clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER15_CLKCTRL 0>; 3464*4882a593Smuzhiyun clock-names = "fck"; 3465*4882a593Smuzhiyun #address-cells = <1>; 3466*4882a593Smuzhiyun #size-cells = <1>; 3467*4882a593Smuzhiyun ranges = <0x0 0x2c000 0x1000>; 3468*4882a593Smuzhiyun 3469*4882a593Smuzhiyun timer15: timer@0 { 3470*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 3471*4882a593Smuzhiyun reg = <0x0 0x80>; 3472*4882a593Smuzhiyun clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER15_CLKCTRL 24>, <&timer_sys_clk_div>; 3473*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 3474*4882a593Smuzhiyun interrupts = <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>; 3475*4882a593Smuzhiyun ti,timer-pwm; 3476*4882a593Smuzhiyun }; 3477*4882a593Smuzhiyun }; 3478*4882a593Smuzhiyun 3479*4882a593Smuzhiyun timer16_target: target-module@2e000 { /* 0x4882e000, ap 19 14.0 */ 3480*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 3481*4882a593Smuzhiyun reg = <0x2e000 0x4>, 3482*4882a593Smuzhiyun <0x2e010 0x4>; 3483*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3484*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 3485*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 3486*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3487*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3488*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 3489*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 3490*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4per3_clkdm */ 3491*4882a593Smuzhiyun clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER16_CLKCTRL 0>; 3492*4882a593Smuzhiyun clock-names = "fck"; 3493*4882a593Smuzhiyun #address-cells = <1>; 3494*4882a593Smuzhiyun #size-cells = <1>; 3495*4882a593Smuzhiyun ranges = <0x0 0x2e000 0x1000>; 3496*4882a593Smuzhiyun 3497*4882a593Smuzhiyun timer16: timer@0 { 3498*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 3499*4882a593Smuzhiyun reg = <0x0 0x80>; 3500*4882a593Smuzhiyun clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER16_CLKCTRL 24>, <&timer_sys_clk_div>; 3501*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 3502*4882a593Smuzhiyun interrupts = <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>; 3503*4882a593Smuzhiyun ti,timer-pwm; 3504*4882a593Smuzhiyun }; 3505*4882a593Smuzhiyun }; 3506*4882a593Smuzhiyun 3507*4882a593Smuzhiyun rtctarget: target-module@38000 { /* 0x48838000, ap 29 12.0 */ 3508*4882a593Smuzhiyun compatible = "ti,sysc-omap4-simple", "ti,sysc"; 3509*4882a593Smuzhiyun reg = <0x38074 0x4>, 3510*4882a593Smuzhiyun <0x38078 0x4>; 3511*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3512*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3513*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3514*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 3515*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 3516*4882a593Smuzhiyun /* Domains (P, C): rtc_pwrdm, rtc_clkdm */ 3517*4882a593Smuzhiyun clocks = <&rtc_clkctrl DRA7_RTC_RTCSS_CLKCTRL 0>; 3518*4882a593Smuzhiyun clock-names = "fck"; 3519*4882a593Smuzhiyun #address-cells = <1>; 3520*4882a593Smuzhiyun #size-cells = <1>; 3521*4882a593Smuzhiyun ranges = <0x0 0x38000 0x1000>; 3522*4882a593Smuzhiyun 3523*4882a593Smuzhiyun rtc: rtc@0 { 3524*4882a593Smuzhiyun compatible = "ti,am3352-rtc"; 3525*4882a593Smuzhiyun reg = <0x0 0x100>; 3526*4882a593Smuzhiyun interrupts = <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 3527*4882a593Smuzhiyun <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>; 3528*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 3529*4882a593Smuzhiyun }; 3530*4882a593Smuzhiyun }; 3531*4882a593Smuzhiyun 3532*4882a593Smuzhiyun target-module@3a000 { /* 0x4883a000, ap 33 3e.0 */ 3533*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 3534*4882a593Smuzhiyun reg = <0x3a000 0x4>, 3535*4882a593Smuzhiyun <0x3a010 0x4>; 3536*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3537*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 3538*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3539*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3540*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 3541*4882a593Smuzhiyun /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ 3542*4882a593Smuzhiyun clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX2_CLKCTRL 0>; 3543*4882a593Smuzhiyun clock-names = "fck"; 3544*4882a593Smuzhiyun #address-cells = <1>; 3545*4882a593Smuzhiyun #size-cells = <1>; 3546*4882a593Smuzhiyun ranges = <0x0 0x3a000 0x1000>; 3547*4882a593Smuzhiyun 3548*4882a593Smuzhiyun mailbox2: mailbox@0 { 3549*4882a593Smuzhiyun compatible = "ti,omap4-mailbox"; 3550*4882a593Smuzhiyun reg = <0x0 0x200>; 3551*4882a593Smuzhiyun interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>, 3552*4882a593Smuzhiyun <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>, 3553*4882a593Smuzhiyun <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>, 3554*4882a593Smuzhiyun <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>; 3555*4882a593Smuzhiyun #mbox-cells = <1>; 3556*4882a593Smuzhiyun ti,mbox-num-users = <4>; 3557*4882a593Smuzhiyun ti,mbox-num-fifos = <12>; 3558*4882a593Smuzhiyun status = "disabled"; 3559*4882a593Smuzhiyun }; 3560*4882a593Smuzhiyun }; 3561*4882a593Smuzhiyun 3562*4882a593Smuzhiyun target-module@3c000 { /* 0x4883c000, ap 35 3a.0 */ 3563*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 3564*4882a593Smuzhiyun reg = <0x3c000 0x4>, 3565*4882a593Smuzhiyun <0x3c010 0x4>; 3566*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3567*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 3568*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3569*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3570*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 3571*4882a593Smuzhiyun /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ 3572*4882a593Smuzhiyun clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX3_CLKCTRL 0>; 3573*4882a593Smuzhiyun clock-names = "fck"; 3574*4882a593Smuzhiyun #address-cells = <1>; 3575*4882a593Smuzhiyun #size-cells = <1>; 3576*4882a593Smuzhiyun ranges = <0x0 0x3c000 0x1000>; 3577*4882a593Smuzhiyun 3578*4882a593Smuzhiyun mailbox3: mailbox@0 { 3579*4882a593Smuzhiyun compatible = "ti,omap4-mailbox"; 3580*4882a593Smuzhiyun reg = <0x0 0x200>; 3581*4882a593Smuzhiyun interrupts = <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>, 3582*4882a593Smuzhiyun <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>, 3583*4882a593Smuzhiyun <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>, 3584*4882a593Smuzhiyun <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>; 3585*4882a593Smuzhiyun #mbox-cells = <1>; 3586*4882a593Smuzhiyun ti,mbox-num-users = <4>; 3587*4882a593Smuzhiyun ti,mbox-num-fifos = <12>; 3588*4882a593Smuzhiyun status = "disabled"; 3589*4882a593Smuzhiyun }; 3590*4882a593Smuzhiyun }; 3591*4882a593Smuzhiyun 3592*4882a593Smuzhiyun target-module@3e000 { /* 0x4883e000, ap 37 46.0 */ 3593*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 3594*4882a593Smuzhiyun reg = <0x3e000 0x4>, 3595*4882a593Smuzhiyun <0x3e010 0x4>; 3596*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3597*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 3598*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3599*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3600*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 3601*4882a593Smuzhiyun /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ 3602*4882a593Smuzhiyun clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX4_CLKCTRL 0>; 3603*4882a593Smuzhiyun clock-names = "fck"; 3604*4882a593Smuzhiyun #address-cells = <1>; 3605*4882a593Smuzhiyun #size-cells = <1>; 3606*4882a593Smuzhiyun ranges = <0x0 0x3e000 0x1000>; 3607*4882a593Smuzhiyun 3608*4882a593Smuzhiyun mailbox4: mailbox@0 { 3609*4882a593Smuzhiyun compatible = "ti,omap4-mailbox"; 3610*4882a593Smuzhiyun reg = <0x0 0x200>; 3611*4882a593Smuzhiyun interrupts = <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>, 3612*4882a593Smuzhiyun <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>, 3613*4882a593Smuzhiyun <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>, 3614*4882a593Smuzhiyun <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>; 3615*4882a593Smuzhiyun #mbox-cells = <1>; 3616*4882a593Smuzhiyun ti,mbox-num-users = <4>; 3617*4882a593Smuzhiyun ti,mbox-num-fifos = <12>; 3618*4882a593Smuzhiyun status = "disabled"; 3619*4882a593Smuzhiyun }; 3620*4882a593Smuzhiyun }; 3621*4882a593Smuzhiyun 3622*4882a593Smuzhiyun target-module@40000 { /* 0x48840000, ap 39 64.0 */ 3623*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 3624*4882a593Smuzhiyun reg = <0x40000 0x4>, 3625*4882a593Smuzhiyun <0x40010 0x4>; 3626*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3627*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 3628*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3629*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3630*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 3631*4882a593Smuzhiyun /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ 3632*4882a593Smuzhiyun clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX5_CLKCTRL 0>; 3633*4882a593Smuzhiyun clock-names = "fck"; 3634*4882a593Smuzhiyun #address-cells = <1>; 3635*4882a593Smuzhiyun #size-cells = <1>; 3636*4882a593Smuzhiyun ranges = <0x0 0x40000 0x1000>; 3637*4882a593Smuzhiyun 3638*4882a593Smuzhiyun mailbox5: mailbox@0 { 3639*4882a593Smuzhiyun compatible = "ti,omap4-mailbox"; 3640*4882a593Smuzhiyun reg = <0x0 0x200>; 3641*4882a593Smuzhiyun interrupts = <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>, 3642*4882a593Smuzhiyun <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>, 3643*4882a593Smuzhiyun <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>, 3644*4882a593Smuzhiyun <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>; 3645*4882a593Smuzhiyun #mbox-cells = <1>; 3646*4882a593Smuzhiyun ti,mbox-num-users = <4>; 3647*4882a593Smuzhiyun ti,mbox-num-fifos = <12>; 3648*4882a593Smuzhiyun status = "disabled"; 3649*4882a593Smuzhiyun }; 3650*4882a593Smuzhiyun }; 3651*4882a593Smuzhiyun 3652*4882a593Smuzhiyun target-module@42000 { /* 0x48842000, ap 41 4e.0 */ 3653*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 3654*4882a593Smuzhiyun reg = <0x42000 0x4>, 3655*4882a593Smuzhiyun <0x42010 0x4>; 3656*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3657*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 3658*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3659*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3660*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 3661*4882a593Smuzhiyun /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ 3662*4882a593Smuzhiyun clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX6_CLKCTRL 0>; 3663*4882a593Smuzhiyun clock-names = "fck"; 3664*4882a593Smuzhiyun #address-cells = <1>; 3665*4882a593Smuzhiyun #size-cells = <1>; 3666*4882a593Smuzhiyun ranges = <0x0 0x42000 0x1000>; 3667*4882a593Smuzhiyun 3668*4882a593Smuzhiyun mailbox6: mailbox@0 { 3669*4882a593Smuzhiyun compatible = "ti,omap4-mailbox"; 3670*4882a593Smuzhiyun reg = <0x0 0x200>; 3671*4882a593Smuzhiyun interrupts = <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>, 3672*4882a593Smuzhiyun <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>, 3673*4882a593Smuzhiyun <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>, 3674*4882a593Smuzhiyun <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>; 3675*4882a593Smuzhiyun #mbox-cells = <1>; 3676*4882a593Smuzhiyun ti,mbox-num-users = <4>; 3677*4882a593Smuzhiyun ti,mbox-num-fifos = <12>; 3678*4882a593Smuzhiyun status = "disabled"; 3679*4882a593Smuzhiyun }; 3680*4882a593Smuzhiyun }; 3681*4882a593Smuzhiyun 3682*4882a593Smuzhiyun target-module@44000 { /* 0x48844000, ap 43 42.0 */ 3683*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 3684*4882a593Smuzhiyun reg = <0x44000 0x4>, 3685*4882a593Smuzhiyun <0x44010 0x4>; 3686*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3687*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 3688*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3689*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3690*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 3691*4882a593Smuzhiyun /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ 3692*4882a593Smuzhiyun clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX7_CLKCTRL 0>; 3693*4882a593Smuzhiyun clock-names = "fck"; 3694*4882a593Smuzhiyun #address-cells = <1>; 3695*4882a593Smuzhiyun #size-cells = <1>; 3696*4882a593Smuzhiyun ranges = <0x0 0x44000 0x1000>; 3697*4882a593Smuzhiyun 3698*4882a593Smuzhiyun mailbox7: mailbox@0 { 3699*4882a593Smuzhiyun compatible = "ti,omap4-mailbox"; 3700*4882a593Smuzhiyun reg = <0x0 0x200>; 3701*4882a593Smuzhiyun interrupts = <GIC_SPI 257 IRQ_TYPE_LEVEL_HIGH>, 3702*4882a593Smuzhiyun <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>, 3703*4882a593Smuzhiyun <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>, 3704*4882a593Smuzhiyun <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>; 3705*4882a593Smuzhiyun #mbox-cells = <1>; 3706*4882a593Smuzhiyun ti,mbox-num-users = <4>; 3707*4882a593Smuzhiyun ti,mbox-num-fifos = <12>; 3708*4882a593Smuzhiyun status = "disabled"; 3709*4882a593Smuzhiyun }; 3710*4882a593Smuzhiyun }; 3711*4882a593Smuzhiyun 3712*4882a593Smuzhiyun target-module@46000 { /* 0x48846000, ap 45 48.0 */ 3713*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 3714*4882a593Smuzhiyun reg = <0x46000 0x4>, 3715*4882a593Smuzhiyun <0x46010 0x4>; 3716*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3717*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 3718*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3719*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3720*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 3721*4882a593Smuzhiyun /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ 3722*4882a593Smuzhiyun clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX8_CLKCTRL 0>; 3723*4882a593Smuzhiyun clock-names = "fck"; 3724*4882a593Smuzhiyun #address-cells = <1>; 3725*4882a593Smuzhiyun #size-cells = <1>; 3726*4882a593Smuzhiyun ranges = <0x0 0x46000 0x1000>; 3727*4882a593Smuzhiyun 3728*4882a593Smuzhiyun mailbox8: mailbox@0 { 3729*4882a593Smuzhiyun compatible = "ti,omap4-mailbox"; 3730*4882a593Smuzhiyun reg = <0x0 0x200>; 3731*4882a593Smuzhiyun interrupts = <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>, 3732*4882a593Smuzhiyun <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>, 3733*4882a593Smuzhiyun <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>, 3734*4882a593Smuzhiyun <GIC_SPI 264 IRQ_TYPE_LEVEL_HIGH>; 3735*4882a593Smuzhiyun #mbox-cells = <1>; 3736*4882a593Smuzhiyun ti,mbox-num-users = <4>; 3737*4882a593Smuzhiyun ti,mbox-num-fifos = <12>; 3738*4882a593Smuzhiyun status = "disabled"; 3739*4882a593Smuzhiyun }; 3740*4882a593Smuzhiyun }; 3741*4882a593Smuzhiyun 3742*4882a593Smuzhiyun target-module@48000 { /* 0x48848000, ap 47 36.0 */ 3743*4882a593Smuzhiyun compatible = "ti,sysc"; 3744*4882a593Smuzhiyun status = "disabled"; 3745*4882a593Smuzhiyun #address-cells = <1>; 3746*4882a593Smuzhiyun #size-cells = <1>; 3747*4882a593Smuzhiyun ranges = <0x0 0x48000 0x1000>; 3748*4882a593Smuzhiyun }; 3749*4882a593Smuzhiyun 3750*4882a593Smuzhiyun target-module@4a000 { /* 0x4884a000, ap 49 38.0 */ 3751*4882a593Smuzhiyun compatible = "ti,sysc"; 3752*4882a593Smuzhiyun status = "disabled"; 3753*4882a593Smuzhiyun #address-cells = <1>; 3754*4882a593Smuzhiyun #size-cells = <1>; 3755*4882a593Smuzhiyun ranges = <0x0 0x4a000 0x1000>; 3756*4882a593Smuzhiyun }; 3757*4882a593Smuzhiyun 3758*4882a593Smuzhiyun target-module@4c000 { /* 0x4884c000, ap 51 44.0 */ 3759*4882a593Smuzhiyun compatible = "ti,sysc"; 3760*4882a593Smuzhiyun status = "disabled"; 3761*4882a593Smuzhiyun #address-cells = <1>; 3762*4882a593Smuzhiyun #size-cells = <1>; 3763*4882a593Smuzhiyun ranges = <0x0 0x4c000 0x1000>; 3764*4882a593Smuzhiyun }; 3765*4882a593Smuzhiyun 3766*4882a593Smuzhiyun target-module@4e000 { /* 0x4884e000, ap 53 4c.0 */ 3767*4882a593Smuzhiyun compatible = "ti,sysc"; 3768*4882a593Smuzhiyun status = "disabled"; 3769*4882a593Smuzhiyun #address-cells = <1>; 3770*4882a593Smuzhiyun #size-cells = <1>; 3771*4882a593Smuzhiyun ranges = <0x0 0x4e000 0x1000>; 3772*4882a593Smuzhiyun }; 3773*4882a593Smuzhiyun 3774*4882a593Smuzhiyun target-module@50000 { /* 0x48850000, ap 55 40.0 */ 3775*4882a593Smuzhiyun compatible = "ti,sysc"; 3776*4882a593Smuzhiyun status = "disabled"; 3777*4882a593Smuzhiyun #address-cells = <1>; 3778*4882a593Smuzhiyun #size-cells = <1>; 3779*4882a593Smuzhiyun ranges = <0x0 0x50000 0x1000>; 3780*4882a593Smuzhiyun }; 3781*4882a593Smuzhiyun 3782*4882a593Smuzhiyun target-module@52000 { /* 0x48852000, ap 57 54.0 */ 3783*4882a593Smuzhiyun compatible = "ti,sysc"; 3784*4882a593Smuzhiyun status = "disabled"; 3785*4882a593Smuzhiyun #address-cells = <1>; 3786*4882a593Smuzhiyun #size-cells = <1>; 3787*4882a593Smuzhiyun ranges = <0x0 0x52000 0x1000>; 3788*4882a593Smuzhiyun }; 3789*4882a593Smuzhiyun 3790*4882a593Smuzhiyun target-module@54000 { /* 0x48854000, ap 59 1a.0 */ 3791*4882a593Smuzhiyun compatible = "ti,sysc"; 3792*4882a593Smuzhiyun status = "disabled"; 3793*4882a593Smuzhiyun #address-cells = <1>; 3794*4882a593Smuzhiyun #size-cells = <1>; 3795*4882a593Smuzhiyun ranges = <0x0 0x54000 0x1000>; 3796*4882a593Smuzhiyun }; 3797*4882a593Smuzhiyun 3798*4882a593Smuzhiyun target-module@56000 { /* 0x48856000, ap 61 22.0 */ 3799*4882a593Smuzhiyun compatible = "ti,sysc"; 3800*4882a593Smuzhiyun status = "disabled"; 3801*4882a593Smuzhiyun #address-cells = <1>; 3802*4882a593Smuzhiyun #size-cells = <1>; 3803*4882a593Smuzhiyun ranges = <0x0 0x56000 0x1000>; 3804*4882a593Smuzhiyun }; 3805*4882a593Smuzhiyun 3806*4882a593Smuzhiyun target-module@58000 { /* 0x48858000, ap 63 2a.0 */ 3807*4882a593Smuzhiyun compatible = "ti,sysc"; 3808*4882a593Smuzhiyun status = "disabled"; 3809*4882a593Smuzhiyun #address-cells = <1>; 3810*4882a593Smuzhiyun #size-cells = <1>; 3811*4882a593Smuzhiyun ranges = <0x0 0x58000 0x1000>; 3812*4882a593Smuzhiyun }; 3813*4882a593Smuzhiyun 3814*4882a593Smuzhiyun target-module@5a000 { /* 0x4885a000, ap 65 5c.0 */ 3815*4882a593Smuzhiyun compatible = "ti,sysc"; 3816*4882a593Smuzhiyun status = "disabled"; 3817*4882a593Smuzhiyun #address-cells = <1>; 3818*4882a593Smuzhiyun #size-cells = <1>; 3819*4882a593Smuzhiyun ranges = <0x0 0x5a000 0x1000>; 3820*4882a593Smuzhiyun }; 3821*4882a593Smuzhiyun 3822*4882a593Smuzhiyun target-module@5c000 { /* 0x4885c000, ap 31 32.0 */ 3823*4882a593Smuzhiyun compatible = "ti,sysc"; 3824*4882a593Smuzhiyun status = "disabled"; 3825*4882a593Smuzhiyun #address-cells = <1>; 3826*4882a593Smuzhiyun #size-cells = <1>; 3827*4882a593Smuzhiyun ranges = <0x0 0x5c000 0x1000>; 3828*4882a593Smuzhiyun }; 3829*4882a593Smuzhiyun 3830*4882a593Smuzhiyun target-module@5e000 { /* 0x4885e000, ap 69 6c.0 */ 3831*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 3832*4882a593Smuzhiyun reg = <0x5e000 0x4>, 3833*4882a593Smuzhiyun <0x5e010 0x4>; 3834*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3835*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 3836*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3837*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3838*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 3839*4882a593Smuzhiyun /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ 3840*4882a593Smuzhiyun clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX9_CLKCTRL 0>; 3841*4882a593Smuzhiyun clock-names = "fck"; 3842*4882a593Smuzhiyun #address-cells = <1>; 3843*4882a593Smuzhiyun #size-cells = <1>; 3844*4882a593Smuzhiyun ranges = <0x0 0x5e000 0x1000>; 3845*4882a593Smuzhiyun 3846*4882a593Smuzhiyun mailbox9: mailbox@0 { 3847*4882a593Smuzhiyun compatible = "ti,omap4-mailbox"; 3848*4882a593Smuzhiyun reg = <0x0 0x200>; 3849*4882a593Smuzhiyun interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>, 3850*4882a593Smuzhiyun <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>, 3851*4882a593Smuzhiyun <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>, 3852*4882a593Smuzhiyun <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>; 3853*4882a593Smuzhiyun #mbox-cells = <1>; 3854*4882a593Smuzhiyun ti,mbox-num-users = <4>; 3855*4882a593Smuzhiyun ti,mbox-num-fifos = <12>; 3856*4882a593Smuzhiyun status = "disabled"; 3857*4882a593Smuzhiyun }; 3858*4882a593Smuzhiyun }; 3859*4882a593Smuzhiyun 3860*4882a593Smuzhiyun target-module@60000 { /* 0x48860000, ap 71 4a.0 */ 3861*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 3862*4882a593Smuzhiyun reg = <0x60000 0x4>, 3863*4882a593Smuzhiyun <0x60010 0x4>; 3864*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3865*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 3866*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3867*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3868*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 3869*4882a593Smuzhiyun /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ 3870*4882a593Smuzhiyun clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX10_CLKCTRL 0>; 3871*4882a593Smuzhiyun clock-names = "fck"; 3872*4882a593Smuzhiyun #address-cells = <1>; 3873*4882a593Smuzhiyun #size-cells = <1>; 3874*4882a593Smuzhiyun ranges = <0x0 0x60000 0x1000>; 3875*4882a593Smuzhiyun 3876*4882a593Smuzhiyun mailbox10: mailbox@0 { 3877*4882a593Smuzhiyun compatible = "ti,omap4-mailbox"; 3878*4882a593Smuzhiyun reg = <0x0 0x200>; 3879*4882a593Smuzhiyun interrupts = <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>, 3880*4882a593Smuzhiyun <GIC_SPI 270 IRQ_TYPE_LEVEL_HIGH>, 3881*4882a593Smuzhiyun <GIC_SPI 271 IRQ_TYPE_LEVEL_HIGH>, 3882*4882a593Smuzhiyun <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>; 3883*4882a593Smuzhiyun #mbox-cells = <1>; 3884*4882a593Smuzhiyun ti,mbox-num-users = <4>; 3885*4882a593Smuzhiyun ti,mbox-num-fifos = <12>; 3886*4882a593Smuzhiyun status = "disabled"; 3887*4882a593Smuzhiyun }; 3888*4882a593Smuzhiyun }; 3889*4882a593Smuzhiyun 3890*4882a593Smuzhiyun target-module@62000 { /* 0x48862000, ap 73 74.0 */ 3891*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 3892*4882a593Smuzhiyun reg = <0x62000 0x4>, 3893*4882a593Smuzhiyun <0x62010 0x4>; 3894*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3895*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 3896*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3897*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3898*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 3899*4882a593Smuzhiyun /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ 3900*4882a593Smuzhiyun clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX11_CLKCTRL 0>; 3901*4882a593Smuzhiyun clock-names = "fck"; 3902*4882a593Smuzhiyun #address-cells = <1>; 3903*4882a593Smuzhiyun #size-cells = <1>; 3904*4882a593Smuzhiyun ranges = <0x0 0x62000 0x1000>; 3905*4882a593Smuzhiyun 3906*4882a593Smuzhiyun mailbox11: mailbox@0 { 3907*4882a593Smuzhiyun compatible = "ti,omap4-mailbox"; 3908*4882a593Smuzhiyun reg = <0x0 0x200>; 3909*4882a593Smuzhiyun interrupts = <GIC_SPI 273 IRQ_TYPE_LEVEL_HIGH>, 3910*4882a593Smuzhiyun <GIC_SPI 274 IRQ_TYPE_LEVEL_HIGH>, 3911*4882a593Smuzhiyun <GIC_SPI 275 IRQ_TYPE_LEVEL_HIGH>, 3912*4882a593Smuzhiyun <GIC_SPI 276 IRQ_TYPE_LEVEL_HIGH>; 3913*4882a593Smuzhiyun #mbox-cells = <1>; 3914*4882a593Smuzhiyun ti,mbox-num-users = <4>; 3915*4882a593Smuzhiyun ti,mbox-num-fifos = <12>; 3916*4882a593Smuzhiyun status = "disabled"; 3917*4882a593Smuzhiyun }; 3918*4882a593Smuzhiyun }; 3919*4882a593Smuzhiyun 3920*4882a593Smuzhiyun target-module@64000 { /* 0x48864000, ap 67 52.0 */ 3921*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 3922*4882a593Smuzhiyun reg = <0x64000 0x4>, 3923*4882a593Smuzhiyun <0x64010 0x4>; 3924*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3925*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 3926*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3927*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3928*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 3929*4882a593Smuzhiyun /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ 3930*4882a593Smuzhiyun clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX12_CLKCTRL 0>; 3931*4882a593Smuzhiyun clock-names = "fck"; 3932*4882a593Smuzhiyun #address-cells = <1>; 3933*4882a593Smuzhiyun #size-cells = <1>; 3934*4882a593Smuzhiyun ranges = <0x0 0x64000 0x1000>; 3935*4882a593Smuzhiyun 3936*4882a593Smuzhiyun mailbox12: mailbox@0 { 3937*4882a593Smuzhiyun compatible = "ti,omap4-mailbox"; 3938*4882a593Smuzhiyun reg = <0x0 0x200>; 3939*4882a593Smuzhiyun interrupts = <GIC_SPI 277 IRQ_TYPE_LEVEL_HIGH>, 3940*4882a593Smuzhiyun <GIC_SPI 278 IRQ_TYPE_LEVEL_HIGH>, 3941*4882a593Smuzhiyun <GIC_SPI 279 IRQ_TYPE_LEVEL_HIGH>, 3942*4882a593Smuzhiyun <GIC_SPI 280 IRQ_TYPE_LEVEL_HIGH>; 3943*4882a593Smuzhiyun #mbox-cells = <1>; 3944*4882a593Smuzhiyun ti,mbox-num-users = <4>; 3945*4882a593Smuzhiyun ti,mbox-num-fifos = <12>; 3946*4882a593Smuzhiyun status = "disabled"; 3947*4882a593Smuzhiyun }; 3948*4882a593Smuzhiyun }; 3949*4882a593Smuzhiyun 3950*4882a593Smuzhiyun target-module@80000 { /* 0x48880000, ap 83 0e.1 */ 3951*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 3952*4882a593Smuzhiyun reg = <0x80000 0x4>, 3953*4882a593Smuzhiyun <0x80010 0x4>; 3954*4882a593Smuzhiyun reg-names = "rev", "sysc"; 3955*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_DMADISABLE>; 3956*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 3957*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3958*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 3959*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 3960*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 3961*4882a593Smuzhiyun <SYSC_IDLE_NO>, 3962*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 3963*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 3964*4882a593Smuzhiyun /* Domains (P, C): l3init_pwrdm, l3init_clkdm */ 3965*4882a593Smuzhiyun clocks = <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS1_CLKCTRL 0>; 3966*4882a593Smuzhiyun clock-names = "fck"; 3967*4882a593Smuzhiyun #address-cells = <1>; 3968*4882a593Smuzhiyun #size-cells = <1>; 3969*4882a593Smuzhiyun ranges = <0x0 0x80000 0x20000>; 3970*4882a593Smuzhiyun 3971*4882a593Smuzhiyun omap_dwc3_1: omap_dwc3_1@0 { 3972*4882a593Smuzhiyun compatible = "ti,dwc3"; 3973*4882a593Smuzhiyun reg = <0x0 0x10000>; 3974*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 3975*4882a593Smuzhiyun #address-cells = <1>; 3976*4882a593Smuzhiyun #size-cells = <1>; 3977*4882a593Smuzhiyun utmi-mode = <2>; 3978*4882a593Smuzhiyun ranges = <0 0 0x20000>; 3979*4882a593Smuzhiyun 3980*4882a593Smuzhiyun usb1: usb@10000 { 3981*4882a593Smuzhiyun compatible = "snps,dwc3"; 3982*4882a593Smuzhiyun reg = <0x10000 0x17000>; 3983*4882a593Smuzhiyun interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>, 3984*4882a593Smuzhiyun <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>, 3985*4882a593Smuzhiyun <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 3986*4882a593Smuzhiyun interrupt-names = "peripheral", 3987*4882a593Smuzhiyun "host", 3988*4882a593Smuzhiyun "otg"; 3989*4882a593Smuzhiyun phys = <&usb2_phy1>, <&usb3_phy1>; 3990*4882a593Smuzhiyun phy-names = "usb2-phy", "usb3-phy"; 3991*4882a593Smuzhiyun maximum-speed = "super-speed"; 3992*4882a593Smuzhiyun dr_mode = "otg"; 3993*4882a593Smuzhiyun snps,dis_u3_susphy_quirk; 3994*4882a593Smuzhiyun snps,dis_u2_susphy_quirk; 3995*4882a593Smuzhiyun }; 3996*4882a593Smuzhiyun }; 3997*4882a593Smuzhiyun }; 3998*4882a593Smuzhiyun 3999*4882a593Smuzhiyun target-module@c0000 { /* 0x488c0000, ap 79 06.0 */ 4000*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 4001*4882a593Smuzhiyun reg = <0xc0000 0x4>, 4002*4882a593Smuzhiyun <0xc0010 0x4>; 4003*4882a593Smuzhiyun reg-names = "rev", "sysc"; 4004*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_DMADISABLE>; 4005*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 4006*4882a593Smuzhiyun <SYSC_IDLE_NO>, 4007*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 4008*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 4009*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 4010*4882a593Smuzhiyun <SYSC_IDLE_NO>, 4011*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 4012*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 4013*4882a593Smuzhiyun /* Domains (P, C): l3init_pwrdm, l3init_clkdm */ 4014*4882a593Smuzhiyun clocks = <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS2_CLKCTRL 0>; 4015*4882a593Smuzhiyun clock-names = "fck"; 4016*4882a593Smuzhiyun #address-cells = <1>; 4017*4882a593Smuzhiyun #size-cells = <1>; 4018*4882a593Smuzhiyun ranges = <0x0 0xc0000 0x20000>; 4019*4882a593Smuzhiyun 4020*4882a593Smuzhiyun omap_dwc3_2: omap_dwc3_2@0 { 4021*4882a593Smuzhiyun compatible = "ti,dwc3"; 4022*4882a593Smuzhiyun reg = <0x0 0x10000>; 4023*4882a593Smuzhiyun interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 4024*4882a593Smuzhiyun #address-cells = <1>; 4025*4882a593Smuzhiyun #size-cells = <1>; 4026*4882a593Smuzhiyun utmi-mode = <2>; 4027*4882a593Smuzhiyun ranges = <0 0 0x20000>; 4028*4882a593Smuzhiyun 4029*4882a593Smuzhiyun usb2: usb@10000 { 4030*4882a593Smuzhiyun compatible = "snps,dwc3"; 4031*4882a593Smuzhiyun reg = <0x10000 0x17000>; 4032*4882a593Smuzhiyun interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>, 4033*4882a593Smuzhiyun <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>, 4034*4882a593Smuzhiyun <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 4035*4882a593Smuzhiyun interrupt-names = "peripheral", 4036*4882a593Smuzhiyun "host", 4037*4882a593Smuzhiyun "otg"; 4038*4882a593Smuzhiyun phys = <&usb2_phy2>; 4039*4882a593Smuzhiyun phy-names = "usb2-phy"; 4040*4882a593Smuzhiyun maximum-speed = "high-speed"; 4041*4882a593Smuzhiyun dr_mode = "otg"; 4042*4882a593Smuzhiyun snps,dis_u3_susphy_quirk; 4043*4882a593Smuzhiyun snps,dis_u2_susphy_quirk; 4044*4882a593Smuzhiyun snps,dis_metastability_quirk; 4045*4882a593Smuzhiyun }; 4046*4882a593Smuzhiyun }; 4047*4882a593Smuzhiyun }; 4048*4882a593Smuzhiyun 4049*4882a593Smuzhiyun usb3_tm: target-module@100000 { /* 0x48900000, ap 85 04.0 */ 4050*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 4051*4882a593Smuzhiyun reg = <0x100000 0x4>, 4052*4882a593Smuzhiyun <0x100010 0x4>; 4053*4882a593Smuzhiyun reg-names = "rev", "sysc"; 4054*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_DMADISABLE>; 4055*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 4056*4882a593Smuzhiyun <SYSC_IDLE_NO>, 4057*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 4058*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 4059*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 4060*4882a593Smuzhiyun <SYSC_IDLE_NO>, 4061*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 4062*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 4063*4882a593Smuzhiyun /* Domains (P, C): l3init_pwrdm, l3init_clkdm */ 4064*4882a593Smuzhiyun clocks = <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS3_CLKCTRL 0>; 4065*4882a593Smuzhiyun clock-names = "fck"; 4066*4882a593Smuzhiyun #address-cells = <1>; 4067*4882a593Smuzhiyun #size-cells = <1>; 4068*4882a593Smuzhiyun ranges = <0x0 0x100000 0x20000>; 4069*4882a593Smuzhiyun 4070*4882a593Smuzhiyun omap_dwc3_3: omap_dwc3_3@0 { 4071*4882a593Smuzhiyun compatible = "ti,dwc3"; 4072*4882a593Smuzhiyun reg = <0x0 0x10000>; 4073*4882a593Smuzhiyun interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>; 4074*4882a593Smuzhiyun #address-cells = <1>; 4075*4882a593Smuzhiyun #size-cells = <1>; 4076*4882a593Smuzhiyun utmi-mode = <2>; 4077*4882a593Smuzhiyun ranges = <0 0 0x20000>; 4078*4882a593Smuzhiyun status = "disabled"; 4079*4882a593Smuzhiyun 4080*4882a593Smuzhiyun usb3: usb@10000 { 4081*4882a593Smuzhiyun compatible = "snps,dwc3"; 4082*4882a593Smuzhiyun reg = <0x10000 0x17000>; 4083*4882a593Smuzhiyun interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>, 4084*4882a593Smuzhiyun <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>, 4085*4882a593Smuzhiyun <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>; 4086*4882a593Smuzhiyun interrupt-names = "peripheral", 4087*4882a593Smuzhiyun "host", 4088*4882a593Smuzhiyun "otg"; 4089*4882a593Smuzhiyun maximum-speed = "high-speed"; 4090*4882a593Smuzhiyun dr_mode = "otg"; 4091*4882a593Smuzhiyun snps,dis_u3_susphy_quirk; 4092*4882a593Smuzhiyun snps,dis_u2_susphy_quirk; 4093*4882a593Smuzhiyun }; 4094*4882a593Smuzhiyun }; 4095*4882a593Smuzhiyun }; 4096*4882a593Smuzhiyun 4097*4882a593Smuzhiyun target-module@170000 { /* 0x48970000, ap 21 0a.0 */ 4098*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 4099*4882a593Smuzhiyun reg = <0x170010 0x4>; 4100*4882a593Smuzhiyun reg-names = "sysc"; 4101*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 4102*4882a593Smuzhiyun <SYSC_IDLE_NO>, 4103*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 4104*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 4105*4882a593Smuzhiyun <SYSC_IDLE_NO>, 4106*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 4107*4882a593Smuzhiyun clocks = <&cam_clkctrl DRA7_CAM_VIP1_CLKCTRL 0>; 4108*4882a593Smuzhiyun clock-names = "fck"; 4109*4882a593Smuzhiyun #address-cells = <1>; 4110*4882a593Smuzhiyun #size-cells = <1>; 4111*4882a593Smuzhiyun ranges = <0x0 0x170000 0x10000>; 4112*4882a593Smuzhiyun status = "disabled"; 4113*4882a593Smuzhiyun }; 4114*4882a593Smuzhiyun 4115*4882a593Smuzhiyun target-module@190000 { /* 0x48990000, ap 23 2e.0 */ 4116*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 4117*4882a593Smuzhiyun reg = <0x190010 0x4>; 4118*4882a593Smuzhiyun reg-names = "sysc"; 4119*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 4120*4882a593Smuzhiyun <SYSC_IDLE_NO>, 4121*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 4122*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 4123*4882a593Smuzhiyun <SYSC_IDLE_NO>, 4124*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 4125*4882a593Smuzhiyun clocks = <&cam_clkctrl DRA7_CAM_VIP2_CLKCTRL 0>; 4126*4882a593Smuzhiyun clock-names = "fck"; 4127*4882a593Smuzhiyun #address-cells = <1>; 4128*4882a593Smuzhiyun #size-cells = <1>; 4129*4882a593Smuzhiyun ranges = <0x0 0x190000 0x10000>; 4130*4882a593Smuzhiyun status = "disabled"; 4131*4882a593Smuzhiyun }; 4132*4882a593Smuzhiyun 4133*4882a593Smuzhiyun target-module@1b0000 { /* 0x489b0000, ap 25 34.0 */ 4134*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 4135*4882a593Smuzhiyun reg = <0x1b0000 0x4>, 4136*4882a593Smuzhiyun <0x1b0010 0x4>; 4137*4882a593Smuzhiyun reg-names = "rev", "sysc"; 4138*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 4139*4882a593Smuzhiyun <SYSC_IDLE_NO>, 4140*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 4141*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 4142*4882a593Smuzhiyun <SYSC_IDLE_NO>, 4143*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 4144*4882a593Smuzhiyun clocks = <&cam_clkctrl DRA7_CAM_VIP3_CLKCTRL 0>; 4145*4882a593Smuzhiyun clock-names = "fck"; 4146*4882a593Smuzhiyun #address-cells = <1>; 4147*4882a593Smuzhiyun #size-cells = <1>; 4148*4882a593Smuzhiyun ranges = <0x0 0x1b0000 0x10000>; 4149*4882a593Smuzhiyun status = "disabled"; 4150*4882a593Smuzhiyun }; 4151*4882a593Smuzhiyun 4152*4882a593Smuzhiyun target-module@1d0010 { /* 0x489d0000, ap 27 30.0 */ 4153*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 4154*4882a593Smuzhiyun reg = <0x1d0010 0x4>; 4155*4882a593Smuzhiyun reg-names = "sysc"; 4156*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 4157*4882a593Smuzhiyun <SYSC_IDLE_NO>, 4158*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 4159*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 4160*4882a593Smuzhiyun <SYSC_IDLE_NO>, 4161*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 4162*4882a593Smuzhiyun clocks = <&vpe_clkctrl DRA7_VPE_VPE_CLKCTRL 0>; 4163*4882a593Smuzhiyun clock-names = "fck"; 4164*4882a593Smuzhiyun #address-cells = <1>; 4165*4882a593Smuzhiyun #size-cells = <1>; 4166*4882a593Smuzhiyun ranges = <0x0 0x1d0000 0x10000>; 4167*4882a593Smuzhiyun 4168*4882a593Smuzhiyun vpe: vpe@0 { 4169*4882a593Smuzhiyun compatible = "ti,dra7-vpe"; 4170*4882a593Smuzhiyun reg = <0x0000 0x120>, 4171*4882a593Smuzhiyun <0x0700 0x80>, 4172*4882a593Smuzhiyun <0x5700 0x18>, 4173*4882a593Smuzhiyun <0xd000 0x400>; 4174*4882a593Smuzhiyun reg-names = "vpe_top", 4175*4882a593Smuzhiyun "sc", 4176*4882a593Smuzhiyun "csc", 4177*4882a593Smuzhiyun "vpdma"; 4178*4882a593Smuzhiyun interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 4179*4882a593Smuzhiyun }; 4180*4882a593Smuzhiyun }; 4181*4882a593Smuzhiyun }; 4182*4882a593Smuzhiyun}; 4183*4882a593Smuzhiyun 4184*4882a593Smuzhiyun&l4_wkup { /* 0x4ae00000 */ 4185*4882a593Smuzhiyun compatible = "ti,dra7-l4-wkup", "simple-bus"; 4186*4882a593Smuzhiyun reg = <0x4ae00000 0x800>, 4187*4882a593Smuzhiyun <0x4ae00800 0x800>, 4188*4882a593Smuzhiyun <0x4ae01000 0x1000>; 4189*4882a593Smuzhiyun reg-names = "ap", "la", "ia0"; 4190*4882a593Smuzhiyun #address-cells = <1>; 4191*4882a593Smuzhiyun #size-cells = <1>; 4192*4882a593Smuzhiyun ranges = <0x00000000 0x4ae00000 0x010000>, /* segment 0 */ 4193*4882a593Smuzhiyun <0x00010000 0x4ae10000 0x010000>, /* segment 1 */ 4194*4882a593Smuzhiyun <0x00020000 0x4ae20000 0x010000>, /* segment 2 */ 4195*4882a593Smuzhiyun <0x00030000 0x4ae30000 0x010000>; /* segment 3 */ 4196*4882a593Smuzhiyun 4197*4882a593Smuzhiyun segment@0 { /* 0x4ae00000 */ 4198*4882a593Smuzhiyun compatible = "simple-bus"; 4199*4882a593Smuzhiyun #address-cells = <1>; 4200*4882a593Smuzhiyun #size-cells = <1>; 4201*4882a593Smuzhiyun ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 4202*4882a593Smuzhiyun <0x00001000 0x00001000 0x001000>, /* ap 1 */ 4203*4882a593Smuzhiyun <0x00000800 0x00000800 0x000800>, /* ap 2 */ 4204*4882a593Smuzhiyun <0x00006000 0x00006000 0x002000>, /* ap 3 */ 4205*4882a593Smuzhiyun <0x00008000 0x00008000 0x001000>, /* ap 4 */ 4206*4882a593Smuzhiyun <0x00004000 0x00004000 0x001000>, /* ap 15 */ 4207*4882a593Smuzhiyun <0x00005000 0x00005000 0x001000>, /* ap 16 */ 4208*4882a593Smuzhiyun <0x0000c000 0x0000c000 0x001000>, /* ap 17 */ 4209*4882a593Smuzhiyun <0x0000d000 0x0000d000 0x001000>; /* ap 18 */ 4210*4882a593Smuzhiyun 4211*4882a593Smuzhiyun target-module@4000 { /* 0x4ae04000, ap 15 40.0 */ 4212*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 4213*4882a593Smuzhiyun reg = <0x4000 0x4>, 4214*4882a593Smuzhiyun <0x4010 0x4>; 4215*4882a593Smuzhiyun reg-names = "rev", "sysc"; 4216*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 4217*4882a593Smuzhiyun <SYSC_IDLE_NO>, 4218*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 4219*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 4220*4882a593Smuzhiyun /* Domains (P, C): wkupaon_pwrdm, wkupaon_clkdm */ 4221*4882a593Smuzhiyun clocks = <&wkupaon_clkctrl DRA7_WKUPAON_COUNTER_32K_CLKCTRL 0>; 4222*4882a593Smuzhiyun clock-names = "fck"; 4223*4882a593Smuzhiyun #address-cells = <1>; 4224*4882a593Smuzhiyun #size-cells = <1>; 4225*4882a593Smuzhiyun ranges = <0x0 0x4000 0x1000>; 4226*4882a593Smuzhiyun 4227*4882a593Smuzhiyun counter32k: counter@0 { 4228*4882a593Smuzhiyun compatible = "ti,omap-counter32k"; 4229*4882a593Smuzhiyun reg = <0x0 0x40>; 4230*4882a593Smuzhiyun }; 4231*4882a593Smuzhiyun }; 4232*4882a593Smuzhiyun 4233*4882a593Smuzhiyun target-module@6000 { /* 0x4ae06000, ap 3 10.0 */ 4234*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 4235*4882a593Smuzhiyun reg = <0x6000 0x4>; 4236*4882a593Smuzhiyun reg-names = "rev"; 4237*4882a593Smuzhiyun #address-cells = <1>; 4238*4882a593Smuzhiyun #size-cells = <1>; 4239*4882a593Smuzhiyun ranges = <0x0 0x6000 0x2000>; 4240*4882a593Smuzhiyun 4241*4882a593Smuzhiyun prm: prm@0 { 4242*4882a593Smuzhiyun compatible = "ti,dra7-prm", "simple-bus"; 4243*4882a593Smuzhiyun reg = <0 0x3000>; 4244*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 4245*4882a593Smuzhiyun #address-cells = <1>; 4246*4882a593Smuzhiyun #size-cells = <1>; 4247*4882a593Smuzhiyun ranges = <0 0 0x3000>; 4248*4882a593Smuzhiyun 4249*4882a593Smuzhiyun prm_clocks: clocks { 4250*4882a593Smuzhiyun #address-cells = <1>; 4251*4882a593Smuzhiyun #size-cells = <0>; 4252*4882a593Smuzhiyun }; 4253*4882a593Smuzhiyun 4254*4882a593Smuzhiyun prm_clockdomains: clockdomains { 4255*4882a593Smuzhiyun }; 4256*4882a593Smuzhiyun }; 4257*4882a593Smuzhiyun }; 4258*4882a593Smuzhiyun 4259*4882a593Smuzhiyun target-module@c000 { /* 0x4ae0c000, ap 17 50.0 */ 4260*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 4261*4882a593Smuzhiyun reg = <0xc000 0x4>; 4262*4882a593Smuzhiyun reg-names = "rev"; 4263*4882a593Smuzhiyun #address-cells = <1>; 4264*4882a593Smuzhiyun #size-cells = <1>; 4265*4882a593Smuzhiyun ranges = <0x0 0xc000 0x1000>; 4266*4882a593Smuzhiyun 4267*4882a593Smuzhiyun scm_wkup: scm_conf@0 { 4268*4882a593Smuzhiyun compatible = "syscon"; 4269*4882a593Smuzhiyun reg = <0 0x1000>; 4270*4882a593Smuzhiyun }; 4271*4882a593Smuzhiyun }; 4272*4882a593Smuzhiyun }; 4273*4882a593Smuzhiyun 4274*4882a593Smuzhiyun segment@10000 { /* 0x4ae10000 */ 4275*4882a593Smuzhiyun compatible = "simple-bus"; 4276*4882a593Smuzhiyun #address-cells = <1>; 4277*4882a593Smuzhiyun #size-cells = <1>; 4278*4882a593Smuzhiyun ranges = <0x00000000 0x00010000 0x001000>, /* ap 5 */ 4279*4882a593Smuzhiyun <0x00001000 0x00011000 0x001000>, /* ap 6 */ 4280*4882a593Smuzhiyun <0x00004000 0x00014000 0x001000>, /* ap 7 */ 4281*4882a593Smuzhiyun <0x00005000 0x00015000 0x001000>, /* ap 8 */ 4282*4882a593Smuzhiyun <0x00008000 0x00018000 0x001000>, /* ap 9 */ 4283*4882a593Smuzhiyun <0x00009000 0x00019000 0x001000>, /* ap 10 */ 4284*4882a593Smuzhiyun <0x0000c000 0x0001c000 0x001000>, /* ap 11 */ 4285*4882a593Smuzhiyun <0x0000d000 0x0001d000 0x001000>; /* ap 12 */ 4286*4882a593Smuzhiyun 4287*4882a593Smuzhiyun target-module@0 { /* 0x4ae10000, ap 5 20.0 */ 4288*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 4289*4882a593Smuzhiyun reg = <0x0 0x4>, 4290*4882a593Smuzhiyun <0x10 0x4>, 4291*4882a593Smuzhiyun <0x114 0x4>; 4292*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 4293*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 4294*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 4295*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 4296*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 4297*4882a593Smuzhiyun <SYSC_IDLE_NO>, 4298*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 4299*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 4300*4882a593Smuzhiyun ti,syss-mask = <1>; 4301*4882a593Smuzhiyun /* Domains (P, C): wkupaon_pwrdm, wkupaon_clkdm */ 4302*4882a593Smuzhiyun clocks = <&wkupaon_clkctrl DRA7_WKUPAON_GPIO1_CLKCTRL 0>, 4303*4882a593Smuzhiyun <&wkupaon_clkctrl DRA7_WKUPAON_GPIO1_CLKCTRL 8>; 4304*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 4305*4882a593Smuzhiyun #address-cells = <1>; 4306*4882a593Smuzhiyun #size-cells = <1>; 4307*4882a593Smuzhiyun ranges = <0x0 0x0 0x1000>; 4308*4882a593Smuzhiyun 4309*4882a593Smuzhiyun gpio1: gpio@0 { 4310*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 4311*4882a593Smuzhiyun reg = <0x0 0x200>; 4312*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 4313*4882a593Smuzhiyun gpio-controller; 4314*4882a593Smuzhiyun #gpio-cells = <2>; 4315*4882a593Smuzhiyun interrupt-controller; 4316*4882a593Smuzhiyun #interrupt-cells = <2>; 4317*4882a593Smuzhiyun }; 4318*4882a593Smuzhiyun }; 4319*4882a593Smuzhiyun 4320*4882a593Smuzhiyun target-module@4000 { /* 0x4ae14000, ap 7 28.0 */ 4321*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 4322*4882a593Smuzhiyun reg = <0x4000 0x4>, 4323*4882a593Smuzhiyun <0x4010 0x4>, 4324*4882a593Smuzhiyun <0x4014 0x4>; 4325*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 4326*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_EMUFREE | 4327*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET)>; 4328*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 4329*4882a593Smuzhiyun <SYSC_IDLE_NO>, 4330*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 4331*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 4332*4882a593Smuzhiyun ti,syss-mask = <1>; 4333*4882a593Smuzhiyun /* Domains (P, C): wkupaon_pwrdm, wkupaon_clkdm */ 4334*4882a593Smuzhiyun clocks = <&wkupaon_clkctrl DRA7_WKUPAON_WD_TIMER2_CLKCTRL 0>; 4335*4882a593Smuzhiyun clock-names = "fck"; 4336*4882a593Smuzhiyun #address-cells = <1>; 4337*4882a593Smuzhiyun #size-cells = <1>; 4338*4882a593Smuzhiyun ranges = <0x0 0x4000 0x1000>; 4339*4882a593Smuzhiyun 4340*4882a593Smuzhiyun wdt2: wdt@0 { 4341*4882a593Smuzhiyun compatible = "ti,omap3-wdt"; 4342*4882a593Smuzhiyun reg = <0x0 0x80>; 4343*4882a593Smuzhiyun interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 4344*4882a593Smuzhiyun }; 4345*4882a593Smuzhiyun }; 4346*4882a593Smuzhiyun 4347*4882a593Smuzhiyun timer1_target: target-module@8000 { /* 0x4ae18000, ap 9 30.0 */ 4348*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 4349*4882a593Smuzhiyun reg = <0x8000 0x4>, 4350*4882a593Smuzhiyun <0x8010 0x4>; 4351*4882a593Smuzhiyun reg-names = "rev", "sysc"; 4352*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 4353*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 4354*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 4355*4882a593Smuzhiyun <SYSC_IDLE_NO>, 4356*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 4357*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 4358*4882a593Smuzhiyun /* Domains (P, C): wkupaon_pwrdm, wkupaon_clkdm */ 4359*4882a593Smuzhiyun clocks = <&wkupaon_clkctrl DRA7_WKUPAON_TIMER1_CLKCTRL 0>; 4360*4882a593Smuzhiyun clock-names = "fck"; 4361*4882a593Smuzhiyun #address-cells = <1>; 4362*4882a593Smuzhiyun #size-cells = <1>; 4363*4882a593Smuzhiyun ranges = <0x0 0x8000 0x1000>; 4364*4882a593Smuzhiyun 4365*4882a593Smuzhiyun timer1: timer@0 { 4366*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 4367*4882a593Smuzhiyun reg = <0x0 0x80>; 4368*4882a593Smuzhiyun clocks = <&wkupaon_clkctrl DRA7_WKUPAON_TIMER1_CLKCTRL 24>; 4369*4882a593Smuzhiyun clock-names = "fck"; 4370*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 4371*4882a593Smuzhiyun ti,timer-alwon; 4372*4882a593Smuzhiyun }; 4373*4882a593Smuzhiyun }; 4374*4882a593Smuzhiyun 4375*4882a593Smuzhiyun target-module@c000 { /* 0x4ae1c000, ap 11 38.0 */ 4376*4882a593Smuzhiyun compatible = "ti,sysc"; 4377*4882a593Smuzhiyun status = "disabled"; 4378*4882a593Smuzhiyun #address-cells = <1>; 4379*4882a593Smuzhiyun #size-cells = <1>; 4380*4882a593Smuzhiyun ranges = <0x0 0xc000 0x1000>; 4381*4882a593Smuzhiyun }; 4382*4882a593Smuzhiyun }; 4383*4882a593Smuzhiyun 4384*4882a593Smuzhiyun segment@20000 { /* 0x4ae20000 */ 4385*4882a593Smuzhiyun compatible = "simple-bus"; 4386*4882a593Smuzhiyun #address-cells = <1>; 4387*4882a593Smuzhiyun #size-cells = <1>; 4388*4882a593Smuzhiyun ranges = <0x00006000 0x00026000 0x001000>, /* ap 13 */ 4389*4882a593Smuzhiyun <0x0000a000 0x0002a000 0x001000>, /* ap 14 */ 4390*4882a593Smuzhiyun <0x00000000 0x00020000 0x001000>, /* ap 19 */ 4391*4882a593Smuzhiyun <0x00001000 0x00021000 0x001000>, /* ap 20 */ 4392*4882a593Smuzhiyun <0x00002000 0x00022000 0x001000>, /* ap 21 */ 4393*4882a593Smuzhiyun <0x00003000 0x00023000 0x001000>, /* ap 22 */ 4394*4882a593Smuzhiyun <0x00007000 0x00027000 0x000400>, /* ap 23 */ 4395*4882a593Smuzhiyun <0x00008000 0x00028000 0x000800>, /* ap 24 */ 4396*4882a593Smuzhiyun <0x00009000 0x00029000 0x000100>, /* ap 25 */ 4397*4882a593Smuzhiyun <0x00008800 0x00028800 0x000200>, /* ap 26 */ 4398*4882a593Smuzhiyun <0x00008a00 0x00028a00 0x000100>, /* ap 27 */ 4399*4882a593Smuzhiyun <0x0000b000 0x0002b000 0x001000>, /* ap 28 */ 4400*4882a593Smuzhiyun <0x0000c000 0x0002c000 0x001000>, /* ap 29 */ 4401*4882a593Smuzhiyun <0x0000f000 0x0002f000 0x001000>; /* ap 32 */ 4402*4882a593Smuzhiyun 4403*4882a593Smuzhiyun target-module@0 { /* 0x4ae20000, ap 19 08.0 */ 4404*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 4405*4882a593Smuzhiyun reg = <0x0 0x4>, 4406*4882a593Smuzhiyun <0x10 0x4>; 4407*4882a593Smuzhiyun reg-names = "rev", "sysc"; 4408*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 4409*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 4410*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 4411*4882a593Smuzhiyun <SYSC_IDLE_NO>, 4412*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 4413*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 4414*4882a593Smuzhiyun /* Domains (P, C): wkupaon_pwrdm, wkupaon_clkdm */ 4415*4882a593Smuzhiyun clocks = <&wkupaon_clkctrl DRA7_WKUPAON_TIMER12_CLKCTRL 0>; 4416*4882a593Smuzhiyun clock-names = "fck"; 4417*4882a593Smuzhiyun #address-cells = <1>; 4418*4882a593Smuzhiyun #size-cells = <1>; 4419*4882a593Smuzhiyun ranges = <0x0 0x0 0x1000>; 4420*4882a593Smuzhiyun 4421*4882a593Smuzhiyun timer12: timer@0 { 4422*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 4423*4882a593Smuzhiyun reg = <0x0 0x80>; 4424*4882a593Smuzhiyun interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; 4425*4882a593Smuzhiyun ti,timer-alwon; 4426*4882a593Smuzhiyun ti,timer-secure; 4427*4882a593Smuzhiyun }; 4428*4882a593Smuzhiyun }; 4429*4882a593Smuzhiyun 4430*4882a593Smuzhiyun target-module@2000 { /* 0x4ae22000, ap 21 18.0 */ 4431*4882a593Smuzhiyun compatible = "ti,sysc"; 4432*4882a593Smuzhiyun status = "disabled"; 4433*4882a593Smuzhiyun #address-cells = <1>; 4434*4882a593Smuzhiyun #size-cells = <1>; 4435*4882a593Smuzhiyun ranges = <0x0 0x2000 0x1000>; 4436*4882a593Smuzhiyun }; 4437*4882a593Smuzhiyun 4438*4882a593Smuzhiyun target-module@6000 { /* 0x4ae26000, ap 13 48.0 */ 4439*4882a593Smuzhiyun compatible = "ti,sysc"; 4440*4882a593Smuzhiyun status = "disabled"; 4441*4882a593Smuzhiyun #address-cells = <1>; 4442*4882a593Smuzhiyun #size-cells = <1>; 4443*4882a593Smuzhiyun ranges = <0x00000000 0x00006000 0x00001000>, 4444*4882a593Smuzhiyun <0x00001000 0x00007000 0x00000400>, 4445*4882a593Smuzhiyun <0x00002000 0x00008000 0x00000800>, 4446*4882a593Smuzhiyun <0x00002800 0x00008800 0x00000200>, 4447*4882a593Smuzhiyun <0x00002a00 0x00008a00 0x00000100>, 4448*4882a593Smuzhiyun <0x00003000 0x00009000 0x00000100>; 4449*4882a593Smuzhiyun }; 4450*4882a593Smuzhiyun 4451*4882a593Smuzhiyun target-module@b000 { /* 0x4ae2b000, ap 28 02.0 */ 4452*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 4453*4882a593Smuzhiyun reg = <0xb050 0x4>, 4454*4882a593Smuzhiyun <0xb054 0x4>, 4455*4882a593Smuzhiyun <0xb058 0x4>; 4456*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 4457*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 4458*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 4459*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 4460*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 4461*4882a593Smuzhiyun <SYSC_IDLE_NO>, 4462*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 4463*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 4464*4882a593Smuzhiyun ti,syss-mask = <1>; 4465*4882a593Smuzhiyun /* Domains (P, C): wkupaon_pwrdm, wkupaon_clkdm */ 4466*4882a593Smuzhiyun clocks = <&wkupaon_clkctrl DRA7_WKUPAON_UART10_CLKCTRL 0>; 4467*4882a593Smuzhiyun clock-names = "fck"; 4468*4882a593Smuzhiyun #address-cells = <1>; 4469*4882a593Smuzhiyun #size-cells = <1>; 4470*4882a593Smuzhiyun ranges = <0x0 0xb000 0x1000>; 4471*4882a593Smuzhiyun 4472*4882a593Smuzhiyun uart10: serial@0 { 4473*4882a593Smuzhiyun compatible = "ti,dra742-uart", "ti,omap4-uart"; 4474*4882a593Smuzhiyun reg = <0x0 0x100>; 4475*4882a593Smuzhiyun interrupts = <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>; 4476*4882a593Smuzhiyun clock-frequency = <48000000>; 4477*4882a593Smuzhiyun status = "disabled"; 4478*4882a593Smuzhiyun }; 4479*4882a593Smuzhiyun }; 4480*4882a593Smuzhiyun 4481*4882a593Smuzhiyun target-module@f000 { /* 0x4ae2f000, ap 32 58.0 */ 4482*4882a593Smuzhiyun compatible = "ti,sysc"; 4483*4882a593Smuzhiyun status = "disabled"; 4484*4882a593Smuzhiyun #address-cells = <1>; 4485*4882a593Smuzhiyun #size-cells = <1>; 4486*4882a593Smuzhiyun ranges = <0x0 0xf000 0x1000>; 4487*4882a593Smuzhiyun }; 4488*4882a593Smuzhiyun }; 4489*4882a593Smuzhiyun 4490*4882a593Smuzhiyun segment@30000 { /* 0x4ae30000 */ 4491*4882a593Smuzhiyun compatible = "simple-bus"; 4492*4882a593Smuzhiyun #address-cells = <1>; 4493*4882a593Smuzhiyun #size-cells = <1>; 4494*4882a593Smuzhiyun ranges = <0x0000c000 0x0003c000 0x002000>, /* ap 30 */ 4495*4882a593Smuzhiyun <0x0000e000 0x0003e000 0x001000>, /* ap 31 */ 4496*4882a593Smuzhiyun <0x00000000 0x00030000 0x001000>, /* ap 33 */ 4497*4882a593Smuzhiyun <0x00001000 0x00031000 0x001000>, /* ap 34 */ 4498*4882a593Smuzhiyun <0x00002000 0x00032000 0x001000>, /* ap 35 */ 4499*4882a593Smuzhiyun <0x00003000 0x00033000 0x001000>, /* ap 36 */ 4500*4882a593Smuzhiyun <0x00004000 0x00034000 0x001000>, /* ap 37 */ 4501*4882a593Smuzhiyun <0x00005000 0x00035000 0x001000>, /* ap 38 */ 4502*4882a593Smuzhiyun <0x00006000 0x00036000 0x001000>, /* ap 39 */ 4503*4882a593Smuzhiyun <0x00007000 0x00037000 0x001000>, /* ap 40 */ 4504*4882a593Smuzhiyun <0x00008000 0x00038000 0x001000>, /* ap 41 */ 4505*4882a593Smuzhiyun <0x00009000 0x00039000 0x001000>, /* ap 42 */ 4506*4882a593Smuzhiyun <0x0000a000 0x0003a000 0x001000>; /* ap 43 */ 4507*4882a593Smuzhiyun 4508*4882a593Smuzhiyun target-module@1000 { /* 0x4ae31000, ap 34 60.0 */ 4509*4882a593Smuzhiyun compatible = "ti,sysc"; 4510*4882a593Smuzhiyun status = "disabled"; 4511*4882a593Smuzhiyun #address-cells = <1>; 4512*4882a593Smuzhiyun #size-cells = <1>; 4513*4882a593Smuzhiyun ranges = <0x0 0x1000 0x1000>; 4514*4882a593Smuzhiyun }; 4515*4882a593Smuzhiyun 4516*4882a593Smuzhiyun target-module@3000 { /* 0x4ae33000, ap 36 0a.0 */ 4517*4882a593Smuzhiyun compatible = "ti,sysc"; 4518*4882a593Smuzhiyun status = "disabled"; 4519*4882a593Smuzhiyun #address-cells = <1>; 4520*4882a593Smuzhiyun #size-cells = <1>; 4521*4882a593Smuzhiyun ranges = <0x0 0x3000 0x1000>; 4522*4882a593Smuzhiyun }; 4523*4882a593Smuzhiyun 4524*4882a593Smuzhiyun target-module@5000 { /* 0x4ae35000, ap 38 0c.0 */ 4525*4882a593Smuzhiyun compatible = "ti,sysc"; 4526*4882a593Smuzhiyun status = "disabled"; 4527*4882a593Smuzhiyun #address-cells = <1>; 4528*4882a593Smuzhiyun #size-cells = <1>; 4529*4882a593Smuzhiyun ranges = <0x0 0x5000 0x1000>; 4530*4882a593Smuzhiyun }; 4531*4882a593Smuzhiyun 4532*4882a593Smuzhiyun target-module@7000 { /* 0x4ae37000, ap 40 68.0 */ 4533*4882a593Smuzhiyun compatible = "ti,sysc"; 4534*4882a593Smuzhiyun status = "disabled"; 4535*4882a593Smuzhiyun #address-cells = <1>; 4536*4882a593Smuzhiyun #size-cells = <1>; 4537*4882a593Smuzhiyun ranges = <0x0 0x7000 0x1000>; 4538*4882a593Smuzhiyun }; 4539*4882a593Smuzhiyun 4540*4882a593Smuzhiyun target-module@9000 { /* 0x4ae39000, ap 42 70.0 */ 4541*4882a593Smuzhiyun compatible = "ti,sysc"; 4542*4882a593Smuzhiyun status = "disabled"; 4543*4882a593Smuzhiyun #address-cells = <1>; 4544*4882a593Smuzhiyun #size-cells = <1>; 4545*4882a593Smuzhiyun ranges = <0x0 0x9000 0x1000>; 4546*4882a593Smuzhiyun }; 4547*4882a593Smuzhiyun 4548*4882a593Smuzhiyun target-module@c000 { /* 0x4ae3c000, ap 30 04.0 */ 4549*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 4550*4882a593Smuzhiyun reg = <0xc020 0x4>; 4551*4882a593Smuzhiyun reg-names = "rev"; 4552*4882a593Smuzhiyun clocks = <&wkupaon_clkctrl DRA7_WKUPAON_DCAN1_CLKCTRL 0>; 4553*4882a593Smuzhiyun clock-names = "fck"; 4554*4882a593Smuzhiyun #address-cells = <1>; 4555*4882a593Smuzhiyun #size-cells = <1>; 4556*4882a593Smuzhiyun ranges = <0x0 0xc000 0x2000>; 4557*4882a593Smuzhiyun 4558*4882a593Smuzhiyun dcan1: can@0 { 4559*4882a593Smuzhiyun compatible = "ti,dra7-d_can"; 4560*4882a593Smuzhiyun reg = <0x0 0x2000>; 4561*4882a593Smuzhiyun syscon-raminit = <&scm_conf 0x558 0>; 4562*4882a593Smuzhiyun interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>; 4563*4882a593Smuzhiyun clocks = <&wkupaon_clkctrl DRA7_WKUPAON_DCAN1_CLKCTRL 24>; 4564*4882a593Smuzhiyun status = "disabled"; 4565*4882a593Smuzhiyun }; 4566*4882a593Smuzhiyun }; 4567*4882a593Smuzhiyun }; 4568*4882a593Smuzhiyun}; 4569*4882a593Smuzhiyun 4570