1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * at91sam9x5.dtsi - Device Tree Include file for AT91SAM9x5 family SoC 4*4882a593Smuzhiyun * applies to AT91SAM9G15, AT91SAM9G25, AT91SAM9G35, 5*4882a593Smuzhiyun * AT91SAM9X25, AT91SAM9X35 SoC 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (C) 2012 Atmel, 8*4882a593Smuzhiyun * 2012 Nicolas Ferre <nicolas.ferre@atmel.com> 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun#include <dt-bindings/dma/at91.h> 12*4882a593Smuzhiyun#include <dt-bindings/pinctrl/at91.h> 13*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 14*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 15*4882a593Smuzhiyun#include <dt-bindings/clock/at91.h> 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun/ { 18*4882a593Smuzhiyun #address-cells = <1>; 19*4882a593Smuzhiyun #size-cells = <1>; 20*4882a593Smuzhiyun model = "Atmel AT91SAM9x5 family SoC"; 21*4882a593Smuzhiyun compatible = "atmel,at91sam9x5"; 22*4882a593Smuzhiyun interrupt-parent = <&aic>; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun aliases { 25*4882a593Smuzhiyun serial0 = &dbgu; 26*4882a593Smuzhiyun serial1 = &usart0; 27*4882a593Smuzhiyun serial2 = &usart1; 28*4882a593Smuzhiyun serial3 = &usart2; 29*4882a593Smuzhiyun gpio0 = &pioA; 30*4882a593Smuzhiyun gpio1 = &pioB; 31*4882a593Smuzhiyun gpio2 = &pioC; 32*4882a593Smuzhiyun gpio3 = &pioD; 33*4882a593Smuzhiyun tcb0 = &tcb0; 34*4882a593Smuzhiyun tcb1 = &tcb1; 35*4882a593Smuzhiyun i2c0 = &i2c0; 36*4882a593Smuzhiyun i2c1 = &i2c1; 37*4882a593Smuzhiyun i2c2 = &i2c2; 38*4882a593Smuzhiyun ssc0 = &ssc0; 39*4882a593Smuzhiyun pwm0 = &pwm0; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun cpus { 42*4882a593Smuzhiyun #address-cells = <1>; 43*4882a593Smuzhiyun #size-cells = <0>; 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun cpu@0 { 46*4882a593Smuzhiyun compatible = "arm,arm926ej-s"; 47*4882a593Smuzhiyun device_type = "cpu"; 48*4882a593Smuzhiyun reg = <0>; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun memory@20000000 { 53*4882a593Smuzhiyun device_type = "memory"; 54*4882a593Smuzhiyun reg = <0x20000000 0x10000000>; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun clocks { 58*4882a593Smuzhiyun slow_xtal: slow_xtal { 59*4882a593Smuzhiyun compatible = "fixed-clock"; 60*4882a593Smuzhiyun #clock-cells = <0>; 61*4882a593Smuzhiyun clock-frequency = <0>; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun main_xtal: main_xtal { 65*4882a593Smuzhiyun compatible = "fixed-clock"; 66*4882a593Smuzhiyun #clock-cells = <0>; 67*4882a593Smuzhiyun clock-frequency = <0>; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun adc_op_clk: adc_op_clk{ 71*4882a593Smuzhiyun compatible = "fixed-clock"; 72*4882a593Smuzhiyun #clock-cells = <0>; 73*4882a593Smuzhiyun clock-frequency = <1000000>; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun sram: sram@300000 { 78*4882a593Smuzhiyun compatible = "mmio-sram"; 79*4882a593Smuzhiyun reg = <0x00300000 0x8000>; 80*4882a593Smuzhiyun #address-cells = <1>; 81*4882a593Smuzhiyun #size-cells = <1>; 82*4882a593Smuzhiyun ranges = <0 0x00300000 0x8000>; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun ahb { 86*4882a593Smuzhiyun compatible = "simple-bus"; 87*4882a593Smuzhiyun #address-cells = <1>; 88*4882a593Smuzhiyun #size-cells = <1>; 89*4882a593Smuzhiyun ranges; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun apb { 92*4882a593Smuzhiyun compatible = "simple-bus"; 93*4882a593Smuzhiyun #address-cells = <1>; 94*4882a593Smuzhiyun #size-cells = <1>; 95*4882a593Smuzhiyun ranges; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun aic: interrupt-controller@fffff000 { 98*4882a593Smuzhiyun #interrupt-cells = <3>; 99*4882a593Smuzhiyun compatible = "atmel,at91rm9200-aic"; 100*4882a593Smuzhiyun interrupt-controller; 101*4882a593Smuzhiyun reg = <0xfffff000 0x200>; 102*4882a593Smuzhiyun atmel,external-irqs = <31>; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun matrix: matrix@ffffde00 { 106*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-matrix", "syscon"; 107*4882a593Smuzhiyun reg = <0xffffde00 0x100>; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun pmecc: ecc-engine@ffffe000 { 111*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-pmecc"; 112*4882a593Smuzhiyun reg = <0xffffe000 0x600>, 113*4882a593Smuzhiyun <0xffffe600 0x200>; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun ramc0: ramc@ffffe800 { 117*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-ddramc"; 118*4882a593Smuzhiyun reg = <0xffffe800 0x200>; 119*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_SYSTEM 2>; 120*4882a593Smuzhiyun clock-names = "ddrck"; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun smc: smc@ffffea00 { 124*4882a593Smuzhiyun compatible = "atmel,at91sam9260-smc", "syscon"; 125*4882a593Smuzhiyun reg = <0xffffea00 0x200>; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun pmc: pmc@fffffc00 { 129*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-pmc", "syscon"; 130*4882a593Smuzhiyun reg = <0xfffffc00 0x200>; 131*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 132*4882a593Smuzhiyun #clock-cells = <2>; 133*4882a593Smuzhiyun clocks = <&clk32k>, <&main_xtal>; 134*4882a593Smuzhiyun clock-names = "slow_clk", "main_xtal"; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun reset_controller: rstc@fffffe00 { 138*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-rstc"; 139*4882a593Smuzhiyun reg = <0xfffffe00 0x10>; 140*4882a593Smuzhiyun clocks = <&clk32k>; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun shutdown_controller: shdwc@fffffe10 { 144*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-shdwc"; 145*4882a593Smuzhiyun reg = <0xfffffe10 0x10>; 146*4882a593Smuzhiyun clocks = <&clk32k>; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun pit: timer@fffffe30 { 150*4882a593Smuzhiyun compatible = "atmel,at91sam9260-pit"; 151*4882a593Smuzhiyun reg = <0xfffffe30 0xf>; 152*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 153*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_CORE PMC_MCK>; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun clk32k: sckc@fffffe50 { 157*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-sckc"; 158*4882a593Smuzhiyun reg = <0xfffffe50 0x4>; 159*4882a593Smuzhiyun clocks = <&slow_xtal>; 160*4882a593Smuzhiyun #clock-cells = <0>; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun tcb0: timer@f8008000 { 164*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-tcb", "simple-mfd", "syscon"; 165*4882a593Smuzhiyun #address-cells = <1>; 166*4882a593Smuzhiyun #size-cells = <0>; 167*4882a593Smuzhiyun reg = <0xf8008000 0x100>; 168*4882a593Smuzhiyun interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>; 169*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 17>, <&clk32k>; 170*4882a593Smuzhiyun clock-names = "t0_clk", "slow_clk"; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun tcb1: timer@f800c000 { 174*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-tcb", "simple-mfd", "syscon"; 175*4882a593Smuzhiyun #address-cells = <1>; 176*4882a593Smuzhiyun #size-cells = <0>; 177*4882a593Smuzhiyun reg = <0xf800c000 0x100>; 178*4882a593Smuzhiyun interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>; 179*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 17>, <&clk32k>; 180*4882a593Smuzhiyun clock-names = "t0_clk", "slow_clk"; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun dma0: dma-controller@ffffec00 { 184*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-dma"; 185*4882a593Smuzhiyun reg = <0xffffec00 0x200>; 186*4882a593Smuzhiyun interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>; 187*4882a593Smuzhiyun #dma-cells = <2>; 188*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 20>; 189*4882a593Smuzhiyun clock-names = "dma_clk"; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun dma1: dma-controller@ffffee00 { 193*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-dma"; 194*4882a593Smuzhiyun reg = <0xffffee00 0x200>; 195*4882a593Smuzhiyun interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>; 196*4882a593Smuzhiyun #dma-cells = <2>; 197*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 21>; 198*4882a593Smuzhiyun clock-names = "dma_clk"; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun pinctrl: pinctrl@fffff400 { 202*4882a593Smuzhiyun #address-cells = <1>; 203*4882a593Smuzhiyun #size-cells = <1>; 204*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus"; 205*4882a593Smuzhiyun ranges = <0xfffff400 0xfffff400 0x800>; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun /* shared pinctrl settings */ 208*4882a593Smuzhiyun dbgu { 209*4882a593Smuzhiyun pinctrl_dbgu: dbgu-0 { 210*4882a593Smuzhiyun atmel,pins = 211*4882a593Smuzhiyun <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP 212*4882a593Smuzhiyun AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE>; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun ebi { 217*4882a593Smuzhiyun pinctrl_ebi_data_0_7: ebi-data-lsb-0 { 218*4882a593Smuzhiyun atmel,pins = 219*4882a593Smuzhiyun <AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_NONE 220*4882a593Smuzhiyun AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_NONE 221*4882a593Smuzhiyun AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_NONE 222*4882a593Smuzhiyun AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE 223*4882a593Smuzhiyun AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE 224*4882a593Smuzhiyun AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE 225*4882a593Smuzhiyun AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE 226*4882a593Smuzhiyun AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun pinctrl_ebi_data_8_15: ebi-data-msb-0 { 230*4882a593Smuzhiyun atmel,pins = 231*4882a593Smuzhiyun <AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE 232*4882a593Smuzhiyun AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE 233*4882a593Smuzhiyun AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE 234*4882a593Smuzhiyun AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE 235*4882a593Smuzhiyun AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_NONE 236*4882a593Smuzhiyun AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE 237*4882a593Smuzhiyun AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE 238*4882a593Smuzhiyun AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun pinctrl_ebi_addr_nand: ebi-addr-0 { 242*4882a593Smuzhiyun atmel,pins = 243*4882a593Smuzhiyun <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE 244*4882a593Smuzhiyun AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; 245*4882a593Smuzhiyun }; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun usart0 { 249*4882a593Smuzhiyun pinctrl_usart0: usart0-0 { 250*4882a593Smuzhiyun atmel,pins = 251*4882a593Smuzhiyun <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE 252*4882a593Smuzhiyun AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun pinctrl_usart0_rts: usart0_rts-0 { 256*4882a593Smuzhiyun atmel,pins = 257*4882a593Smuzhiyun <AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A */ 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun pinctrl_usart0_cts: usart0_cts-0 { 261*4882a593Smuzhiyun atmel,pins = 262*4882a593Smuzhiyun <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA3 periph A */ 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun pinctrl_usart0_sck: usart0_sck-0 { 266*4882a593Smuzhiyun atmel,pins = 267*4882a593Smuzhiyun <AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA4 periph A */ 268*4882a593Smuzhiyun }; 269*4882a593Smuzhiyun }; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun usart1 { 272*4882a593Smuzhiyun pinctrl_usart1: usart1-0 { 273*4882a593Smuzhiyun atmel,pins = 274*4882a593Smuzhiyun <AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE 275*4882a593Smuzhiyun AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun pinctrl_usart1_rts: usart1_rts-0 { 279*4882a593Smuzhiyun atmel,pins = 280*4882a593Smuzhiyun <AT91_PIOC 27 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC27 periph C */ 281*4882a593Smuzhiyun }; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun pinctrl_usart1_cts: usart1_cts-0 { 284*4882a593Smuzhiyun atmel,pins = 285*4882a593Smuzhiyun <AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C */ 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun pinctrl_usart1_sck: usart1_sck-0 { 289*4882a593Smuzhiyun atmel,pins = 290*4882a593Smuzhiyun <AT91_PIOC 29 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC29 periph C */ 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun }; 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun usart2 { 295*4882a593Smuzhiyun pinctrl_usart2: usart2-0 { 296*4882a593Smuzhiyun atmel,pins = 297*4882a593Smuzhiyun <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE 298*4882a593Smuzhiyun AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun pinctrl_usart2_rts: usart2_rts-0 { 302*4882a593Smuzhiyun atmel,pins = 303*4882a593Smuzhiyun <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */ 304*4882a593Smuzhiyun }; 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun pinctrl_usart2_cts: usart2_cts-0 { 307*4882a593Smuzhiyun atmel,pins = 308*4882a593Smuzhiyun <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */ 309*4882a593Smuzhiyun }; 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun pinctrl_usart2_sck: usart2_sck-0 { 312*4882a593Smuzhiyun atmel,pins = 313*4882a593Smuzhiyun <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB2 periph B */ 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun uart0 { 318*4882a593Smuzhiyun pinctrl_uart0: uart0-0 { 319*4882a593Smuzhiyun atmel,pins = 320*4882a593Smuzhiyun <AT91_PIOC 8 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC8 periph C */ 321*4882a593Smuzhiyun AT91_PIOC 9 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; /* PC9 periph C with pullup */ 322*4882a593Smuzhiyun }; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun uart1 { 326*4882a593Smuzhiyun pinctrl_uart1: uart1-0 { 327*4882a593Smuzhiyun atmel,pins = 328*4882a593Smuzhiyun <AT91_PIOC 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC16 periph C */ 329*4882a593Smuzhiyun AT91_PIOC 17 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; /* PC17 periph C with pullup */ 330*4882a593Smuzhiyun }; 331*4882a593Smuzhiyun }; 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun nand { 334*4882a593Smuzhiyun pinctrl_nand_oe_we: nand-oe-we-0 { 335*4882a593Smuzhiyun atmel,pins = 336*4882a593Smuzhiyun <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE 337*4882a593Smuzhiyun AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE>; 338*4882a593Smuzhiyun }; 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun pinctrl_nand_rb: nand-rb-0 { 341*4882a593Smuzhiyun atmel,pins = 342*4882a593Smuzhiyun <AT91_PIOD 5 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; 343*4882a593Smuzhiyun }; 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun pinctrl_nand_cs: nand-cs-0 { 346*4882a593Smuzhiyun atmel,pins = 347*4882a593Smuzhiyun <AT91_PIOD 4 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; 348*4882a593Smuzhiyun }; 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun mmc0 { 352*4882a593Smuzhiyun pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 { 353*4882a593Smuzhiyun atmel,pins = 354*4882a593Smuzhiyun <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */ 355*4882a593Smuzhiyun AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */ 356*4882a593Smuzhiyun AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA15 periph A with pullup */ 357*4882a593Smuzhiyun }; 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 { 360*4882a593Smuzhiyun atmel,pins = 361*4882a593Smuzhiyun <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */ 362*4882a593Smuzhiyun AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */ 363*4882a593Smuzhiyun AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */ 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun }; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun mmc1 { 368*4882a593Smuzhiyun pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 { 369*4882a593Smuzhiyun atmel,pins = 370*4882a593Smuzhiyun <AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA13 periph B */ 371*4882a593Smuzhiyun AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA12 periph B with pullup */ 372*4882a593Smuzhiyun AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA11 periph B with pullup */ 373*4882a593Smuzhiyun }; 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 { 376*4882a593Smuzhiyun atmel,pins = 377*4882a593Smuzhiyun <AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA2 periph B with pullup */ 378*4882a593Smuzhiyun AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA3 periph B with pullup */ 379*4882a593Smuzhiyun AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA4 periph B with pullup */ 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun ssc0 { 384*4882a593Smuzhiyun pinctrl_ssc0_tx: ssc0_tx-0 { 385*4882a593Smuzhiyun atmel,pins = 386*4882a593Smuzhiyun <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA24 periph B */ 387*4882a593Smuzhiyun AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA25 periph B */ 388*4882a593Smuzhiyun AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA26 periph B */ 389*4882a593Smuzhiyun }; 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun pinctrl_ssc0_rx: ssc0_rx-0 { 392*4882a593Smuzhiyun atmel,pins = 393*4882a593Smuzhiyun <AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */ 394*4882a593Smuzhiyun AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */ 395*4882a593Smuzhiyun AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA29 periph B */ 396*4882a593Smuzhiyun }; 397*4882a593Smuzhiyun }; 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun spi0 { 400*4882a593Smuzhiyun pinctrl_spi0: spi0-0 { 401*4882a593Smuzhiyun atmel,pins = 402*4882a593Smuzhiyun <AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A SPI0_MISO pin */ 403*4882a593Smuzhiyun AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A SPI0_MOSI pin */ 404*4882a593Smuzhiyun AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA13 periph A SPI0_SPCK pin */ 405*4882a593Smuzhiyun }; 406*4882a593Smuzhiyun }; 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun spi1 { 409*4882a593Smuzhiyun pinctrl_spi1: spi1-0 { 410*4882a593Smuzhiyun atmel,pins = 411*4882a593Smuzhiyun <AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA21 periph B SPI1_MISO pin */ 412*4882a593Smuzhiyun AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA22 periph B SPI1_MOSI pin */ 413*4882a593Smuzhiyun AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B SPI1_SPCK pin */ 414*4882a593Smuzhiyun }; 415*4882a593Smuzhiyun }; 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun i2c0 { 418*4882a593Smuzhiyun pinctrl_i2c0: i2c0-0 { 419*4882a593Smuzhiyun atmel,pins = 420*4882a593Smuzhiyun <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A I2C0 data */ 421*4882a593Smuzhiyun AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A I2C0 clock */ 422*4882a593Smuzhiyun }; 423*4882a593Smuzhiyun }; 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun i2c1 { 426*4882a593Smuzhiyun pinctrl_i2c1: i2c1-0 { 427*4882a593Smuzhiyun atmel,pins = 428*4882a593Smuzhiyun <AT91_PIOC 0 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC0 periph C I2C1 data */ 429*4882a593Smuzhiyun AT91_PIOC 1 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC1 periph C I2C1 clock */ 430*4882a593Smuzhiyun }; 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun i2c2 { 434*4882a593Smuzhiyun pinctrl_i2c2: i2c2-0 { 435*4882a593Smuzhiyun atmel,pins = 436*4882a593Smuzhiyun <AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB4 periph B I2C2 data */ 437*4882a593Smuzhiyun AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB5 periph B I2C2 clock */ 438*4882a593Smuzhiyun }; 439*4882a593Smuzhiyun }; 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun i2c_gpio0 { 442*4882a593Smuzhiyun pinctrl_i2c_gpio0: i2c_gpio0-0 { 443*4882a593Smuzhiyun atmel,pins = 444*4882a593Smuzhiyun <AT91_PIOA 30 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PA30 gpio multidrive I2C0 data */ 445*4882a593Smuzhiyun AT91_PIOA 31 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PA31 gpio multidrive I2C0 clock */ 446*4882a593Smuzhiyun }; 447*4882a593Smuzhiyun }; 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun i2c_gpio1 { 450*4882a593Smuzhiyun pinctrl_i2c_gpio1: i2c_gpio1-0 { 451*4882a593Smuzhiyun atmel,pins = 452*4882a593Smuzhiyun <AT91_PIOC 0 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PC0 gpio multidrive I2C1 data */ 453*4882a593Smuzhiyun AT91_PIOC 1 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PC1 gpio multidrive I2C1 clock */ 454*4882a593Smuzhiyun }; 455*4882a593Smuzhiyun }; 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun i2c_gpio2 { 458*4882a593Smuzhiyun pinctrl_i2c_gpio2: i2c_gpio2-0 { 459*4882a593Smuzhiyun atmel,pins = 460*4882a593Smuzhiyun <AT91_PIOB 4 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PB4 gpio multidrive I2C2 data */ 461*4882a593Smuzhiyun AT91_PIOB 5 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PB5 gpio multidrive I2C2 clock */ 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun }; 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun pwm0 { 466*4882a593Smuzhiyun pinctrl_pwm0_pwm0_0: pwm0_pwm0-0 { 467*4882a593Smuzhiyun atmel,pins = 468*4882a593Smuzhiyun <AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; 469*4882a593Smuzhiyun }; 470*4882a593Smuzhiyun pinctrl_pwm0_pwm0_1: pwm0_pwm0-1 { 471*4882a593Smuzhiyun atmel,pins = 472*4882a593Smuzhiyun <AT91_PIOC 10 AT91_PERIPH_C AT91_PINCTRL_NONE>; 473*4882a593Smuzhiyun }; 474*4882a593Smuzhiyun pinctrl_pwm0_pwm0_2: pwm0_pwm0-2 { 475*4882a593Smuzhiyun atmel,pins = 476*4882a593Smuzhiyun <AT91_PIOC 18 AT91_PERIPH_C AT91_PINCTRL_NONE>; 477*4882a593Smuzhiyun }; 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun pinctrl_pwm0_pwm1_0: pwm0_pwm1-0 { 480*4882a593Smuzhiyun atmel,pins = 481*4882a593Smuzhiyun <AT91_PIOB 12 AT91_PERIPH_B AT91_PINCTRL_NONE>; 482*4882a593Smuzhiyun }; 483*4882a593Smuzhiyun pinctrl_pwm0_pwm1_1: pwm0_pwm1-1 { 484*4882a593Smuzhiyun atmel,pins = 485*4882a593Smuzhiyun <AT91_PIOC 11 AT91_PERIPH_C AT91_PINCTRL_NONE>; 486*4882a593Smuzhiyun }; 487*4882a593Smuzhiyun pinctrl_pwm0_pwm1_2: pwm0_pwm1-2 { 488*4882a593Smuzhiyun atmel,pins = 489*4882a593Smuzhiyun <AT91_PIOC 19 AT91_PERIPH_C AT91_PINCTRL_NONE>; 490*4882a593Smuzhiyun }; 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun pinctrl_pwm0_pwm2_0: pwm0_pwm2-0 { 493*4882a593Smuzhiyun atmel,pins = 494*4882a593Smuzhiyun <AT91_PIOB 13 AT91_PERIPH_B AT91_PINCTRL_NONE>; 495*4882a593Smuzhiyun }; 496*4882a593Smuzhiyun pinctrl_pwm0_pwm2_1: pwm0_pwm2-1 { 497*4882a593Smuzhiyun atmel,pins = 498*4882a593Smuzhiyun <AT91_PIOC 20 AT91_PERIPH_C AT91_PINCTRL_NONE>; 499*4882a593Smuzhiyun }; 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun pinctrl_pwm0_pwm3_0: pwm0_pwm3-0 { 502*4882a593Smuzhiyun atmel,pins = 503*4882a593Smuzhiyun <AT91_PIOB 14 AT91_PERIPH_B AT91_PINCTRL_NONE>; 504*4882a593Smuzhiyun }; 505*4882a593Smuzhiyun pinctrl_pwm0_pwm3_1: pwm0_pwm3-1 { 506*4882a593Smuzhiyun atmel,pins = 507*4882a593Smuzhiyun <AT91_PIOC 21 AT91_PERIPH_C AT91_PINCTRL_NONE>; 508*4882a593Smuzhiyun }; 509*4882a593Smuzhiyun }; 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun tcb0 { 512*4882a593Smuzhiyun pinctrl_tcb0_tclk0: tcb0_tclk0-0 { 513*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; 514*4882a593Smuzhiyun }; 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun pinctrl_tcb0_tclk1: tcb0_tclk1-0 { 517*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; 518*4882a593Smuzhiyun }; 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun pinctrl_tcb0_tclk2: tcb0_tclk2-0 { 521*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; 522*4882a593Smuzhiyun }; 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun pinctrl_tcb0_tioa0: tcb0_tioa0-0 { 525*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; 526*4882a593Smuzhiyun }; 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun pinctrl_tcb0_tioa1: tcb0_tioa1-0 { 529*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE>; 530*4882a593Smuzhiyun }; 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun pinctrl_tcb0_tioa2: tcb0_tioa2-0 { 533*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; 534*4882a593Smuzhiyun }; 535*4882a593Smuzhiyun 536*4882a593Smuzhiyun pinctrl_tcb0_tiob0: tcb0_tiob0-0 { 537*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; 538*4882a593Smuzhiyun }; 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun pinctrl_tcb0_tiob1: tcb0_tiob1-0 { 541*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; 542*4882a593Smuzhiyun }; 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun pinctrl_tcb0_tiob2: tcb0_tiob2-0 { 545*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun }; 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun tcb1 { 550*4882a593Smuzhiyun pinctrl_tcb1_tclk0: tcb1_tclk0-0 { 551*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 4 AT91_PERIPH_C AT91_PINCTRL_NONE>; 552*4882a593Smuzhiyun }; 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun pinctrl_tcb1_tclk1: tcb1_tclk1-0 { 555*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 7 AT91_PERIPH_C AT91_PINCTRL_NONE>; 556*4882a593Smuzhiyun }; 557*4882a593Smuzhiyun 558*4882a593Smuzhiyun pinctrl_tcb1_tclk2: tcb1_tclk2-0 { 559*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE>; 560*4882a593Smuzhiyun }; 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun pinctrl_tcb1_tioa0: tcb1_tioa0-0 { 563*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 2 AT91_PERIPH_C AT91_PINCTRL_NONE>; 564*4882a593Smuzhiyun }; 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun pinctrl_tcb1_tioa1: tcb1_tioa1-0 { 567*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 5 AT91_PERIPH_C AT91_PINCTRL_NONE>; 568*4882a593Smuzhiyun }; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun pinctrl_tcb1_tioa2: tcb1_tioa2-0 { 571*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE>; 572*4882a593Smuzhiyun }; 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun pinctrl_tcb1_tiob0: tcb1_tiob0-0 { 575*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 3 AT91_PERIPH_C AT91_PINCTRL_NONE>; 576*4882a593Smuzhiyun }; 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun pinctrl_tcb1_tiob1: tcb1_tiob1-0 { 579*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 6 AT91_PERIPH_C AT91_PINCTRL_NONE>; 580*4882a593Smuzhiyun }; 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun pinctrl_tcb1_tiob2: tcb1_tiob2-0 { 583*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE>; 584*4882a593Smuzhiyun }; 585*4882a593Smuzhiyun }; 586*4882a593Smuzhiyun 587*4882a593Smuzhiyun pioA: gpio@fffff400 { 588*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; 589*4882a593Smuzhiyun reg = <0xfffff400 0x200>; 590*4882a593Smuzhiyun interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>; 591*4882a593Smuzhiyun #gpio-cells = <2>; 592*4882a593Smuzhiyun gpio-controller; 593*4882a593Smuzhiyun interrupt-controller; 594*4882a593Smuzhiyun #interrupt-cells = <2>; 595*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 2>; 596*4882a593Smuzhiyun }; 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun pioB: gpio@fffff600 { 599*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; 600*4882a593Smuzhiyun reg = <0xfffff600 0x200>; 601*4882a593Smuzhiyun interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>; 602*4882a593Smuzhiyun #gpio-cells = <2>; 603*4882a593Smuzhiyun gpio-controller; 604*4882a593Smuzhiyun #gpio-lines = <19>; 605*4882a593Smuzhiyun interrupt-controller; 606*4882a593Smuzhiyun #interrupt-cells = <2>; 607*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 2>; 608*4882a593Smuzhiyun }; 609*4882a593Smuzhiyun 610*4882a593Smuzhiyun pioC: gpio@fffff800 { 611*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; 612*4882a593Smuzhiyun reg = <0xfffff800 0x200>; 613*4882a593Smuzhiyun interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>; 614*4882a593Smuzhiyun #gpio-cells = <2>; 615*4882a593Smuzhiyun gpio-controller; 616*4882a593Smuzhiyun interrupt-controller; 617*4882a593Smuzhiyun #interrupt-cells = <2>; 618*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 3>; 619*4882a593Smuzhiyun }; 620*4882a593Smuzhiyun 621*4882a593Smuzhiyun pioD: gpio@fffffa00 { 622*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; 623*4882a593Smuzhiyun reg = <0xfffffa00 0x200>; 624*4882a593Smuzhiyun interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>; 625*4882a593Smuzhiyun #gpio-cells = <2>; 626*4882a593Smuzhiyun gpio-controller; 627*4882a593Smuzhiyun #gpio-lines = <22>; 628*4882a593Smuzhiyun interrupt-controller; 629*4882a593Smuzhiyun #interrupt-cells = <2>; 630*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 3>; 631*4882a593Smuzhiyun }; 632*4882a593Smuzhiyun }; 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun ssc0: ssc@f0010000 { 635*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-ssc"; 636*4882a593Smuzhiyun reg = <0xf0010000 0x4000>; 637*4882a593Smuzhiyun interrupts = <28 IRQ_TYPE_LEVEL_HIGH 5>; 638*4882a593Smuzhiyun dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(13)>, 639*4882a593Smuzhiyun <&dma0 1 AT91_DMA_CFG_PER_ID(14)>; 640*4882a593Smuzhiyun dma-names = "tx", "rx"; 641*4882a593Smuzhiyun pinctrl-names = "default"; 642*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>; 643*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 28>; 644*4882a593Smuzhiyun clock-names = "pclk"; 645*4882a593Smuzhiyun status = "disabled"; 646*4882a593Smuzhiyun }; 647*4882a593Smuzhiyun 648*4882a593Smuzhiyun mmc0: mmc@f0008000 { 649*4882a593Smuzhiyun compatible = "atmel,hsmci"; 650*4882a593Smuzhiyun reg = <0xf0008000 0x600>; 651*4882a593Smuzhiyun interrupts = <12 IRQ_TYPE_LEVEL_HIGH 0>; 652*4882a593Smuzhiyun dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(0)>; 653*4882a593Smuzhiyun dma-names = "rxtx"; 654*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 12>; 655*4882a593Smuzhiyun clock-names = "mci_clk"; 656*4882a593Smuzhiyun #address-cells = <1>; 657*4882a593Smuzhiyun #size-cells = <0>; 658*4882a593Smuzhiyun status = "disabled"; 659*4882a593Smuzhiyun }; 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun mmc1: mmc@f000c000 { 662*4882a593Smuzhiyun compatible = "atmel,hsmci"; 663*4882a593Smuzhiyun reg = <0xf000c000 0x600>; 664*4882a593Smuzhiyun interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>; 665*4882a593Smuzhiyun dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(0)>; 666*4882a593Smuzhiyun dma-names = "rxtx"; 667*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 26>; 668*4882a593Smuzhiyun clock-names = "mci_clk"; 669*4882a593Smuzhiyun #address-cells = <1>; 670*4882a593Smuzhiyun #size-cells = <0>; 671*4882a593Smuzhiyun status = "disabled"; 672*4882a593Smuzhiyun }; 673*4882a593Smuzhiyun 674*4882a593Smuzhiyun dbgu: serial@fffff200 { 675*4882a593Smuzhiyun compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart"; 676*4882a593Smuzhiyun reg = <0xfffff200 0x200>; 677*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 678*4882a593Smuzhiyun pinctrl-names = "default"; 679*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_dbgu>; 680*4882a593Smuzhiyun dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(8)>, 681*4882a593Smuzhiyun <&dma1 1 (AT91_DMA_CFG_PER_ID(9) | AT91_DMA_CFG_FIFOCFG_ASAP)>; 682*4882a593Smuzhiyun dma-names = "tx", "rx"; 683*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_CORE PMC_MCK>; 684*4882a593Smuzhiyun clock-names = "usart"; 685*4882a593Smuzhiyun status = "disabled"; 686*4882a593Smuzhiyun }; 687*4882a593Smuzhiyun 688*4882a593Smuzhiyun usart0: serial@f801c000 { 689*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 690*4882a593Smuzhiyun reg = <0xf801c000 0x200>; 691*4882a593Smuzhiyun interrupts = <5 IRQ_TYPE_LEVEL_HIGH 5>; 692*4882a593Smuzhiyun pinctrl-names = "default"; 693*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart0>; 694*4882a593Smuzhiyun dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(3)>, 695*4882a593Smuzhiyun <&dma0 1 (AT91_DMA_CFG_PER_ID(4) | AT91_DMA_CFG_FIFOCFG_ASAP)>; 696*4882a593Smuzhiyun dma-names = "tx", "rx"; 697*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 5>; 698*4882a593Smuzhiyun clock-names = "usart"; 699*4882a593Smuzhiyun status = "disabled"; 700*4882a593Smuzhiyun }; 701*4882a593Smuzhiyun 702*4882a593Smuzhiyun usart1: serial@f8020000 { 703*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 704*4882a593Smuzhiyun reg = <0xf8020000 0x200>; 705*4882a593Smuzhiyun interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>; 706*4882a593Smuzhiyun pinctrl-names = "default"; 707*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart1>; 708*4882a593Smuzhiyun dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(5)>, 709*4882a593Smuzhiyun <&dma0 1 (AT91_DMA_CFG_PER_ID(6) | AT91_DMA_CFG_FIFOCFG_ASAP)>; 710*4882a593Smuzhiyun dma-names = "tx", "rx"; 711*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 6>; 712*4882a593Smuzhiyun clock-names = "usart"; 713*4882a593Smuzhiyun status = "disabled"; 714*4882a593Smuzhiyun }; 715*4882a593Smuzhiyun 716*4882a593Smuzhiyun usart2: serial@f8024000 { 717*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 718*4882a593Smuzhiyun reg = <0xf8024000 0x200>; 719*4882a593Smuzhiyun interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>; 720*4882a593Smuzhiyun pinctrl-names = "default"; 721*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart2>; 722*4882a593Smuzhiyun dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(12)>, 723*4882a593Smuzhiyun <&dma1 1 (AT91_DMA_CFG_PER_ID(13) | AT91_DMA_CFG_FIFOCFG_ASAP)>; 724*4882a593Smuzhiyun dma-names = "tx", "rx"; 725*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 7>; 726*4882a593Smuzhiyun clock-names = "usart"; 727*4882a593Smuzhiyun status = "disabled"; 728*4882a593Smuzhiyun }; 729*4882a593Smuzhiyun 730*4882a593Smuzhiyun i2c0: i2c@f8010000 { 731*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-i2c"; 732*4882a593Smuzhiyun reg = <0xf8010000 0x100>; 733*4882a593Smuzhiyun interrupts = <9 IRQ_TYPE_LEVEL_HIGH 6>; 734*4882a593Smuzhiyun dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(7)>, 735*4882a593Smuzhiyun <&dma0 1 AT91_DMA_CFG_PER_ID(8)>; 736*4882a593Smuzhiyun dma-names = "tx", "rx"; 737*4882a593Smuzhiyun #address-cells = <1>; 738*4882a593Smuzhiyun #size-cells = <0>; 739*4882a593Smuzhiyun pinctrl-names = "default"; 740*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c0>; 741*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 9>; 742*4882a593Smuzhiyun status = "disabled"; 743*4882a593Smuzhiyun }; 744*4882a593Smuzhiyun 745*4882a593Smuzhiyun i2c1: i2c@f8014000 { 746*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-i2c"; 747*4882a593Smuzhiyun reg = <0xf8014000 0x100>; 748*4882a593Smuzhiyun interrupts = <10 IRQ_TYPE_LEVEL_HIGH 6>; 749*4882a593Smuzhiyun dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(5)>, 750*4882a593Smuzhiyun <&dma1 1 AT91_DMA_CFG_PER_ID(6)>; 751*4882a593Smuzhiyun dma-names = "tx", "rx"; 752*4882a593Smuzhiyun #address-cells = <1>; 753*4882a593Smuzhiyun #size-cells = <0>; 754*4882a593Smuzhiyun pinctrl-names = "default"; 755*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 756*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 10>; 757*4882a593Smuzhiyun status = "disabled"; 758*4882a593Smuzhiyun }; 759*4882a593Smuzhiyun 760*4882a593Smuzhiyun i2c2: i2c@f8018000 { 761*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-i2c"; 762*4882a593Smuzhiyun reg = <0xf8018000 0x100>; 763*4882a593Smuzhiyun interrupts = <11 IRQ_TYPE_LEVEL_HIGH 6>; 764*4882a593Smuzhiyun dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(9)>, 765*4882a593Smuzhiyun <&dma0 1 AT91_DMA_CFG_PER_ID(10)>; 766*4882a593Smuzhiyun dma-names = "tx", "rx"; 767*4882a593Smuzhiyun #address-cells = <1>; 768*4882a593Smuzhiyun #size-cells = <0>; 769*4882a593Smuzhiyun pinctrl-names = "default"; 770*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 771*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 11>; 772*4882a593Smuzhiyun status = "disabled"; 773*4882a593Smuzhiyun }; 774*4882a593Smuzhiyun 775*4882a593Smuzhiyun uart0: serial@f8040000 { 776*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 777*4882a593Smuzhiyun reg = <0xf8040000 0x200>; 778*4882a593Smuzhiyun interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>; 779*4882a593Smuzhiyun pinctrl-names = "default"; 780*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart0>; 781*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 15>; 782*4882a593Smuzhiyun clock-names = "usart"; 783*4882a593Smuzhiyun status = "disabled"; 784*4882a593Smuzhiyun }; 785*4882a593Smuzhiyun 786*4882a593Smuzhiyun uart1: serial@f8044000 { 787*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 788*4882a593Smuzhiyun reg = <0xf8044000 0x200>; 789*4882a593Smuzhiyun interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>; 790*4882a593Smuzhiyun pinctrl-names = "default"; 791*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 792*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 16>; 793*4882a593Smuzhiyun clock-names = "usart"; 794*4882a593Smuzhiyun status = "disabled"; 795*4882a593Smuzhiyun }; 796*4882a593Smuzhiyun 797*4882a593Smuzhiyun adc0: adc@f804c000 { 798*4882a593Smuzhiyun #address-cells = <1>; 799*4882a593Smuzhiyun #size-cells = <0>; 800*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-adc"; 801*4882a593Smuzhiyun reg = <0xf804c000 0x100>; 802*4882a593Smuzhiyun interrupts = <19 IRQ_TYPE_LEVEL_HIGH 0>; 803*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 19>, 804*4882a593Smuzhiyun <&adc_op_clk>; 805*4882a593Smuzhiyun clock-names = "adc_clk", "adc_op_clk"; 806*4882a593Smuzhiyun atmel,adc-use-external-triggers; 807*4882a593Smuzhiyun atmel,adc-channels-used = <0xffff>; 808*4882a593Smuzhiyun atmel,adc-vref = <3300>; 809*4882a593Smuzhiyun atmel,adc-startup-time = <40>; 810*4882a593Smuzhiyun atmel,adc-sample-hold-time = <11>; 811*4882a593Smuzhiyun atmel,adc-res = <8 10>; 812*4882a593Smuzhiyun atmel,adc-res-names = "lowres", "highres"; 813*4882a593Smuzhiyun atmel,adc-use-res = "highres"; 814*4882a593Smuzhiyun 815*4882a593Smuzhiyun trigger0 { 816*4882a593Smuzhiyun trigger-name = "external-rising"; 817*4882a593Smuzhiyun trigger-value = <0x1>; 818*4882a593Smuzhiyun trigger-external; 819*4882a593Smuzhiyun }; 820*4882a593Smuzhiyun 821*4882a593Smuzhiyun trigger1 { 822*4882a593Smuzhiyun trigger-name = "external-falling"; 823*4882a593Smuzhiyun trigger-value = <0x2>; 824*4882a593Smuzhiyun trigger-external; 825*4882a593Smuzhiyun }; 826*4882a593Smuzhiyun 827*4882a593Smuzhiyun trigger2 { 828*4882a593Smuzhiyun trigger-name = "external-any"; 829*4882a593Smuzhiyun trigger-value = <0x3>; 830*4882a593Smuzhiyun trigger-external; 831*4882a593Smuzhiyun }; 832*4882a593Smuzhiyun 833*4882a593Smuzhiyun trigger3 { 834*4882a593Smuzhiyun trigger-name = "continuous"; 835*4882a593Smuzhiyun trigger-value = <0x6>; 836*4882a593Smuzhiyun }; 837*4882a593Smuzhiyun }; 838*4882a593Smuzhiyun 839*4882a593Smuzhiyun spi0: spi@f0000000 { 840*4882a593Smuzhiyun #address-cells = <1>; 841*4882a593Smuzhiyun #size-cells = <0>; 842*4882a593Smuzhiyun compatible = "atmel,at91rm9200-spi"; 843*4882a593Smuzhiyun reg = <0xf0000000 0x100>; 844*4882a593Smuzhiyun interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>; 845*4882a593Smuzhiyun dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(1)>, 846*4882a593Smuzhiyun <&dma0 1 AT91_DMA_CFG_PER_ID(2)>; 847*4882a593Smuzhiyun dma-names = "tx", "rx"; 848*4882a593Smuzhiyun pinctrl-names = "default"; 849*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi0>; 850*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 13>; 851*4882a593Smuzhiyun clock-names = "spi_clk"; 852*4882a593Smuzhiyun status = "disabled"; 853*4882a593Smuzhiyun }; 854*4882a593Smuzhiyun 855*4882a593Smuzhiyun spi1: spi@f0004000 { 856*4882a593Smuzhiyun #address-cells = <1>; 857*4882a593Smuzhiyun #size-cells = <0>; 858*4882a593Smuzhiyun compatible = "atmel,at91rm9200-spi"; 859*4882a593Smuzhiyun reg = <0xf0004000 0x100>; 860*4882a593Smuzhiyun interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>; 861*4882a593Smuzhiyun dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(1)>, 862*4882a593Smuzhiyun <&dma1 1 AT91_DMA_CFG_PER_ID(2)>; 863*4882a593Smuzhiyun dma-names = "tx", "rx"; 864*4882a593Smuzhiyun pinctrl-names = "default"; 865*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi1>; 866*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 14>; 867*4882a593Smuzhiyun clock-names = "spi_clk"; 868*4882a593Smuzhiyun status = "disabled"; 869*4882a593Smuzhiyun }; 870*4882a593Smuzhiyun 871*4882a593Smuzhiyun usb2: gadget@f803c000 { 872*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-udc"; 873*4882a593Smuzhiyun reg = <0x00500000 0x80000 874*4882a593Smuzhiyun 0xf803c000 0x400>; 875*4882a593Smuzhiyun interrupts = <23 IRQ_TYPE_LEVEL_HIGH 0>; 876*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_CORE PMC_UTMI>, <&pmc PMC_TYPE_PERIPHERAL 23>; 877*4882a593Smuzhiyun clock-names = "hclk", "pclk"; 878*4882a593Smuzhiyun status = "disabled"; 879*4882a593Smuzhiyun }; 880*4882a593Smuzhiyun 881*4882a593Smuzhiyun watchdog: watchdog@fffffe40 { 882*4882a593Smuzhiyun compatible = "atmel,at91sam9260-wdt"; 883*4882a593Smuzhiyun reg = <0xfffffe40 0x10>; 884*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 885*4882a593Smuzhiyun clocks = <&clk32k>; 886*4882a593Smuzhiyun atmel,watchdog-type = "hardware"; 887*4882a593Smuzhiyun atmel,reset-type = "all"; 888*4882a593Smuzhiyun atmel,dbg-halt; 889*4882a593Smuzhiyun status = "disabled"; 890*4882a593Smuzhiyun }; 891*4882a593Smuzhiyun 892*4882a593Smuzhiyun rtc: rtc@fffffeb0 { 893*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-rtc"; 894*4882a593Smuzhiyun reg = <0xfffffeb0 0x40>; 895*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 896*4882a593Smuzhiyun clocks = <&clk32k>; 897*4882a593Smuzhiyun status = "disabled"; 898*4882a593Smuzhiyun }; 899*4882a593Smuzhiyun 900*4882a593Smuzhiyun pwm0: pwm@f8034000 { 901*4882a593Smuzhiyun compatible = "atmel,at91sam9rl-pwm"; 902*4882a593Smuzhiyun reg = <0xf8034000 0x300>; 903*4882a593Smuzhiyun interrupts = <18 IRQ_TYPE_LEVEL_HIGH 4>; 904*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 18>; 905*4882a593Smuzhiyun #pwm-cells = <3>; 906*4882a593Smuzhiyun status = "disabled"; 907*4882a593Smuzhiyun }; 908*4882a593Smuzhiyun }; 909*4882a593Smuzhiyun 910*4882a593Smuzhiyun usb0: ohci@600000 { 911*4882a593Smuzhiyun compatible = "atmel,at91rm9200-ohci", "usb-ohci"; 912*4882a593Smuzhiyun reg = <0x00600000 0x100000>; 913*4882a593Smuzhiyun interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>; 914*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 22>, <&pmc PMC_TYPE_PERIPHERAL 22>, <&pmc PMC_TYPE_SYSTEM 6>; 915*4882a593Smuzhiyun clock-names = "ohci_clk", "hclk", "uhpck"; 916*4882a593Smuzhiyun status = "disabled"; 917*4882a593Smuzhiyun }; 918*4882a593Smuzhiyun 919*4882a593Smuzhiyun usb1: ehci@700000 { 920*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-ehci", "usb-ehci"; 921*4882a593Smuzhiyun reg = <0x00700000 0x100000>; 922*4882a593Smuzhiyun interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>; 923*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_CORE PMC_UTMI>, <&pmc PMC_TYPE_PERIPHERAL 22>; 924*4882a593Smuzhiyun clock-names = "usb_clk", "ehci_clk"; 925*4882a593Smuzhiyun status = "disabled"; 926*4882a593Smuzhiyun }; 927*4882a593Smuzhiyun 928*4882a593Smuzhiyun ebi: ebi@10000000 { 929*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-ebi"; 930*4882a593Smuzhiyun #address-cells = <2>; 931*4882a593Smuzhiyun #size-cells = <1>; 932*4882a593Smuzhiyun atmel,smc = <&smc>; 933*4882a593Smuzhiyun atmel,matrix = <&matrix>; 934*4882a593Smuzhiyun reg = <0x10000000 0x60000000>; 935*4882a593Smuzhiyun ranges = <0x0 0x0 0x10000000 0x10000000 936*4882a593Smuzhiyun 0x1 0x0 0x20000000 0x10000000 937*4882a593Smuzhiyun 0x2 0x0 0x30000000 0x10000000 938*4882a593Smuzhiyun 0x3 0x0 0x40000000 0x10000000 939*4882a593Smuzhiyun 0x4 0x0 0x50000000 0x10000000 940*4882a593Smuzhiyun 0x5 0x0 0x60000000 0x10000000>; 941*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_CORE PMC_MCK>; 942*4882a593Smuzhiyun status = "disabled"; 943*4882a593Smuzhiyun 944*4882a593Smuzhiyun nand_controller: nand-controller { 945*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-nand-controller"; 946*4882a593Smuzhiyun ecc-engine = <&pmecc>; 947*4882a593Smuzhiyun #address-cells = <2>; 948*4882a593Smuzhiyun #size-cells = <1>; 949*4882a593Smuzhiyun ranges; 950*4882a593Smuzhiyun status = "disabled"; 951*4882a593Smuzhiyun }; 952*4882a593Smuzhiyun }; 953*4882a593Smuzhiyun }; 954*4882a593Smuzhiyun 955*4882a593Smuzhiyun i2c-gpio-0 { 956*4882a593Smuzhiyun compatible = "i2c-gpio"; 957*4882a593Smuzhiyun gpios = <&pioA 30 GPIO_ACTIVE_HIGH /* sda */ 958*4882a593Smuzhiyun &pioA 31 GPIO_ACTIVE_HIGH /* scl */ 959*4882a593Smuzhiyun >; 960*4882a593Smuzhiyun i2c-gpio,sda-open-drain; 961*4882a593Smuzhiyun i2c-gpio,scl-open-drain; 962*4882a593Smuzhiyun i2c-gpio,delay-us = <2>; /* ~100 kHz */ 963*4882a593Smuzhiyun #address-cells = <1>; 964*4882a593Smuzhiyun #size-cells = <0>; 965*4882a593Smuzhiyun pinctrl-names = "default"; 966*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c_gpio0>; 967*4882a593Smuzhiyun status = "disabled"; 968*4882a593Smuzhiyun }; 969*4882a593Smuzhiyun 970*4882a593Smuzhiyun i2c-gpio-1 { 971*4882a593Smuzhiyun compatible = "i2c-gpio"; 972*4882a593Smuzhiyun gpios = <&pioC 0 GPIO_ACTIVE_HIGH /* sda */ 973*4882a593Smuzhiyun &pioC 1 GPIO_ACTIVE_HIGH /* scl */ 974*4882a593Smuzhiyun >; 975*4882a593Smuzhiyun i2c-gpio,sda-open-drain; 976*4882a593Smuzhiyun i2c-gpio,scl-open-drain; 977*4882a593Smuzhiyun i2c-gpio,delay-us = <2>; /* ~100 kHz */ 978*4882a593Smuzhiyun #address-cells = <1>; 979*4882a593Smuzhiyun #size-cells = <0>; 980*4882a593Smuzhiyun pinctrl-names = "default"; 981*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c_gpio1>; 982*4882a593Smuzhiyun status = "disabled"; 983*4882a593Smuzhiyun }; 984*4882a593Smuzhiyun 985*4882a593Smuzhiyun i2c-gpio-2 { 986*4882a593Smuzhiyun compatible = "i2c-gpio"; 987*4882a593Smuzhiyun gpios = <&pioB 4 GPIO_ACTIVE_HIGH /* sda */ 988*4882a593Smuzhiyun &pioB 5 GPIO_ACTIVE_HIGH /* scl */ 989*4882a593Smuzhiyun >; 990*4882a593Smuzhiyun i2c-gpio,sda-open-drain; 991*4882a593Smuzhiyun i2c-gpio,scl-open-drain; 992*4882a593Smuzhiyun i2c-gpio,delay-us = <2>; /* ~100 kHz */ 993*4882a593Smuzhiyun #address-cells = <1>; 994*4882a593Smuzhiyun #size-cells = <0>; 995*4882a593Smuzhiyun pinctrl-names = "default"; 996*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c_gpio2>; 997*4882a593Smuzhiyun status = "disabled"; 998*4882a593Smuzhiyun }; 999*4882a593Smuzhiyun}; 1000