1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * at91sam9n12.dtsi - Device Tree include file for AT91SAM9N12 SoC 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2012 Atmel, 6*4882a593Smuzhiyun * 2012 Hong Xu <hong.xu@atmel.com> 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun#include <dt-bindings/dma/at91.h> 10*4882a593Smuzhiyun#include <dt-bindings/pinctrl/at91.h> 11*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 12*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 13*4882a593Smuzhiyun#include <dt-bindings/clock/at91.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun/ { 16*4882a593Smuzhiyun #address-cells = <1>; 17*4882a593Smuzhiyun #size-cells = <1>; 18*4882a593Smuzhiyun model = "Atmel AT91SAM9N12 SoC"; 19*4882a593Smuzhiyun compatible = "atmel,at91sam9n12"; 20*4882a593Smuzhiyun interrupt-parent = <&aic>; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun aliases { 23*4882a593Smuzhiyun serial0 = &dbgu; 24*4882a593Smuzhiyun serial1 = &usart0; 25*4882a593Smuzhiyun serial2 = &usart1; 26*4882a593Smuzhiyun serial3 = &usart2; 27*4882a593Smuzhiyun serial4 = &usart3; 28*4882a593Smuzhiyun gpio0 = &pioA; 29*4882a593Smuzhiyun gpio1 = &pioB; 30*4882a593Smuzhiyun gpio2 = &pioC; 31*4882a593Smuzhiyun gpio3 = &pioD; 32*4882a593Smuzhiyun tcb0 = &tcb0; 33*4882a593Smuzhiyun tcb1 = &tcb1; 34*4882a593Smuzhiyun i2c0 = &i2c0; 35*4882a593Smuzhiyun i2c1 = &i2c1; 36*4882a593Smuzhiyun ssc0 = &ssc0; 37*4882a593Smuzhiyun pwm0 = &pwm0; 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun cpus { 40*4882a593Smuzhiyun #address-cells = <1>; 41*4882a593Smuzhiyun #size-cells = <0>; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun cpu@0 { 44*4882a593Smuzhiyun compatible = "arm,arm926ej-s"; 45*4882a593Smuzhiyun device_type = "cpu"; 46*4882a593Smuzhiyun reg = <0>; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun memory@20000000 { 51*4882a593Smuzhiyun device_type = "memory"; 52*4882a593Smuzhiyun reg = <0x20000000 0x10000000>; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun clocks { 56*4882a593Smuzhiyun slow_xtal: slow_xtal { 57*4882a593Smuzhiyun compatible = "fixed-clock"; 58*4882a593Smuzhiyun #clock-cells = <0>; 59*4882a593Smuzhiyun clock-frequency = <0>; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun main_xtal: main_xtal { 63*4882a593Smuzhiyun compatible = "fixed-clock"; 64*4882a593Smuzhiyun #clock-cells = <0>; 65*4882a593Smuzhiyun clock-frequency = <0>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun sram: sram@300000 { 70*4882a593Smuzhiyun compatible = "mmio-sram"; 71*4882a593Smuzhiyun reg = <0x00300000 0x8000>; 72*4882a593Smuzhiyun #address-cells = <1>; 73*4882a593Smuzhiyun #size-cells = <1>; 74*4882a593Smuzhiyun ranges = <0 0x00300000 0x8000>; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun ahb { 78*4882a593Smuzhiyun compatible = "simple-bus"; 79*4882a593Smuzhiyun #address-cells = <1>; 80*4882a593Smuzhiyun #size-cells = <1>; 81*4882a593Smuzhiyun ranges; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun apb { 84*4882a593Smuzhiyun compatible = "simple-bus"; 85*4882a593Smuzhiyun #address-cells = <1>; 86*4882a593Smuzhiyun #size-cells = <1>; 87*4882a593Smuzhiyun ranges; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun aic: interrupt-controller@fffff000 { 90*4882a593Smuzhiyun #interrupt-cells = <3>; 91*4882a593Smuzhiyun compatible = "atmel,at91rm9200-aic"; 92*4882a593Smuzhiyun interrupt-controller; 93*4882a593Smuzhiyun reg = <0xfffff000 0x200>; 94*4882a593Smuzhiyun atmel,external-irqs = <31>; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun matrix: matrix@ffffde00 { 98*4882a593Smuzhiyun compatible = "atmel,at91sam9n12-matrix", "syscon"; 99*4882a593Smuzhiyun reg = <0xffffde00 0x100>; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun pmecc: ecc-engine@ffffe000 { 103*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-pmecc"; 104*4882a593Smuzhiyun reg = <0xffffe000 0x600>, 105*4882a593Smuzhiyun <0xffffe600 0x200>; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun ramc0: ramc@ffffe800 { 109*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-ddramc"; 110*4882a593Smuzhiyun reg = <0xffffe800 0x200>; 111*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_SYSTEM 2>; 112*4882a593Smuzhiyun clock-names = "ddrck"; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun smc: smc@ffffea00 { 116*4882a593Smuzhiyun compatible = "atmel,at91sam9260-smc", "syscon"; 117*4882a593Smuzhiyun reg = <0xffffea00 0x200>; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun pmc: pmc@fffffc00 { 121*4882a593Smuzhiyun compatible = "atmel,at91sam9n12-pmc", "syscon"; 122*4882a593Smuzhiyun reg = <0xfffffc00 0x200>; 123*4882a593Smuzhiyun #clock-cells = <2>; 124*4882a593Smuzhiyun clocks = <&clk32k>, <&main_xtal>; 125*4882a593Smuzhiyun clock-names = "slow_clk", "main_xtal"; 126*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun rstc@fffffe00 { 130*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-rstc"; 131*4882a593Smuzhiyun reg = <0xfffffe00 0x10>; 132*4882a593Smuzhiyun clocks = <&clk32k>; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun pit: timer@fffffe30 { 136*4882a593Smuzhiyun compatible = "atmel,at91sam9260-pit"; 137*4882a593Smuzhiyun reg = <0xfffffe30 0xf>; 138*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 139*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_CORE PMC_MCK>; 140*4882a593Smuzhiyun }; 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun shdwc@fffffe10 { 143*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-shdwc"; 144*4882a593Smuzhiyun reg = <0xfffffe10 0x10>; 145*4882a593Smuzhiyun clocks = <&clk32k>; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun sckc@fffffe50 { 149*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-sckc"; 150*4882a593Smuzhiyun reg = <0xfffffe50 0x4>; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun slow_osc: slow_osc { 153*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-slow-osc"; 154*4882a593Smuzhiyun #clock-cells = <0>; 155*4882a593Smuzhiyun clocks = <&slow_xtal>; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun slow_rc_osc: slow_rc_osc { 159*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-slow-rc-osc"; 160*4882a593Smuzhiyun #clock-cells = <0>; 161*4882a593Smuzhiyun clock-frequency = <32768>; 162*4882a593Smuzhiyun clock-accuracy = <50000000>; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun clk32k: slck { 166*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-slow"; 167*4882a593Smuzhiyun #clock-cells = <0>; 168*4882a593Smuzhiyun clocks = <&slow_rc_osc>, <&slow_osc>; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun mmc0: mmc@f0008000 { 173*4882a593Smuzhiyun compatible = "atmel,hsmci"; 174*4882a593Smuzhiyun reg = <0xf0008000 0x600>; 175*4882a593Smuzhiyun interrupts = <12 IRQ_TYPE_LEVEL_HIGH 0>; 176*4882a593Smuzhiyun dmas = <&dma 1 AT91_DMA_CFG_PER_ID(0)>; 177*4882a593Smuzhiyun dma-names = "rxtx"; 178*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 12>; 179*4882a593Smuzhiyun clock-names = "mci_clk"; 180*4882a593Smuzhiyun #address-cells = <1>; 181*4882a593Smuzhiyun #size-cells = <0>; 182*4882a593Smuzhiyun status = "disabled"; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun tcb0: timer@f8008000 { 186*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-tcb", "simple-mfd", "syscon"; 187*4882a593Smuzhiyun #address-cells = <1>; 188*4882a593Smuzhiyun #size-cells = <0>; 189*4882a593Smuzhiyun reg = <0xf8008000 0x100>; 190*4882a593Smuzhiyun interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>; 191*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 17>, <&clk32k>; 192*4882a593Smuzhiyun clock-names = "t0_clk", "slow_clk"; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun tcb1: timer@f800c000 { 196*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-tcb", "simple-mfd", "syscon"; 197*4882a593Smuzhiyun #address-cells = <1>; 198*4882a593Smuzhiyun #size-cells = <0>; 199*4882a593Smuzhiyun reg = <0xf800c000 0x100>; 200*4882a593Smuzhiyun interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>; 201*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 17>, <&clk32k>; 202*4882a593Smuzhiyun clock-names = "t0_clk", "slow_clk"; 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun hlcdc: hlcdc@f8038000 { 206*4882a593Smuzhiyun compatible = "atmel,at91sam9n12-hlcdc"; 207*4882a593Smuzhiyun reg = <0xf8038000 0x2000>; 208*4882a593Smuzhiyun interrupts = <25 IRQ_TYPE_LEVEL_HIGH 0>; 209*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 25>, <&pmc PMC_TYPE_SYSTEM 3>, <&clk32k>; 210*4882a593Smuzhiyun clock-names = "periph_clk", "sys_clk", "slow_clk"; 211*4882a593Smuzhiyun status = "disabled"; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun hlcdc-display-controller { 214*4882a593Smuzhiyun compatible = "atmel,hlcdc-display-controller"; 215*4882a593Smuzhiyun #address-cells = <1>; 216*4882a593Smuzhiyun #size-cells = <0>; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun port@0 { 219*4882a593Smuzhiyun #address-cells = <1>; 220*4882a593Smuzhiyun #size-cells = <0>; 221*4882a593Smuzhiyun reg = <0>; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun hlcdc_pwm: hlcdc-pwm { 226*4882a593Smuzhiyun compatible = "atmel,hlcdc-pwm"; 227*4882a593Smuzhiyun pinctrl-names = "default"; 228*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_lcd_pwm>; 229*4882a593Smuzhiyun #pwm-cells = <3>; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun dma: dma-controller@ffffec00 { 234*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-dma"; 235*4882a593Smuzhiyun reg = <0xffffec00 0x200>; 236*4882a593Smuzhiyun interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>; 237*4882a593Smuzhiyun #dma-cells = <2>; 238*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 20>; 239*4882a593Smuzhiyun clock-names = "dma_clk"; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun pinctrl@fffff400 { 243*4882a593Smuzhiyun #address-cells = <1>; 244*4882a593Smuzhiyun #size-cells = <1>; 245*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus"; 246*4882a593Smuzhiyun ranges = <0xfffff400 0xfffff400 0x800>; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun atmel,mux-mask = < 249*4882a593Smuzhiyun /* A B C */ 250*4882a593Smuzhiyun 0xffffffff 0xffe07983 0x00000000 /* pioA */ 251*4882a593Smuzhiyun 0x00040000 0x00047e0f 0x00000000 /* pioB */ 252*4882a593Smuzhiyun 0xfdffffff 0x07c00000 0xb83fffff /* pioC */ 253*4882a593Smuzhiyun 0x003fffff 0x003f8000 0x00000000 /* pioD */ 254*4882a593Smuzhiyun >; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun /* shared pinctrl settings */ 257*4882a593Smuzhiyun dbgu { 258*4882a593Smuzhiyun pinctrl_dbgu: dbgu-0 { 259*4882a593Smuzhiyun atmel,pins = 260*4882a593Smuzhiyun <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP 261*4882a593Smuzhiyun AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE>; 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun lcd { 266*4882a593Smuzhiyun pinctrl_lcd_base: lcd-base-0 { 267*4882a593Smuzhiyun atmel,pins = 268*4882a593Smuzhiyun <AT91_PIOC 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDVSYNC */ 269*4882a593Smuzhiyun AT91_PIOC 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDHSYNC */ 270*4882a593Smuzhiyun AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDDISP */ 271*4882a593Smuzhiyun AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDDEN */ 272*4882a593Smuzhiyun AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDPCK */ 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun pinctrl_lcd_pwm: lcd-pwm-0 { 276*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDPWM */ 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun pinctrl_lcd_rgb888: lcd-rgb-3 { 280*4882a593Smuzhiyun atmel,pins = 281*4882a593Smuzhiyun <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD0 pin */ 282*4882a593Smuzhiyun AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD1 pin */ 283*4882a593Smuzhiyun AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD2 pin */ 284*4882a593Smuzhiyun AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD3 pin */ 285*4882a593Smuzhiyun AT91_PIOC 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD4 pin */ 286*4882a593Smuzhiyun AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD5 pin */ 287*4882a593Smuzhiyun AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD6 pin */ 288*4882a593Smuzhiyun AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD7 pin */ 289*4882a593Smuzhiyun AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD8 pin */ 290*4882a593Smuzhiyun AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD9 pin */ 291*4882a593Smuzhiyun AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD10 pin */ 292*4882a593Smuzhiyun AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD11 pin */ 293*4882a593Smuzhiyun AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD12 pin */ 294*4882a593Smuzhiyun AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD13 pin */ 295*4882a593Smuzhiyun AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD14 pin */ 296*4882a593Smuzhiyun AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD15 pin */ 297*4882a593Smuzhiyun AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD16 pin */ 298*4882a593Smuzhiyun AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD17 pin */ 299*4882a593Smuzhiyun AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD18 pin */ 300*4882a593Smuzhiyun AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD19 pin */ 301*4882a593Smuzhiyun AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD20 pin */ 302*4882a593Smuzhiyun AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD21 pin */ 303*4882a593Smuzhiyun AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD22 pin */ 304*4882a593Smuzhiyun AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDD23 pin */ 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun }; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun usart0 { 309*4882a593Smuzhiyun pinctrl_usart0: usart0-0 { 310*4882a593Smuzhiyun atmel,pins = 311*4882a593Smuzhiyun <AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */ 312*4882a593Smuzhiyun AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA0 periph A */ 313*4882a593Smuzhiyun }; 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun pinctrl_usart0_rts: usart0_rts-0 { 316*4882a593Smuzhiyun atmel,pins = 317*4882a593Smuzhiyun <AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A */ 318*4882a593Smuzhiyun }; 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun pinctrl_usart0_cts: usart0_cts-0 { 321*4882a593Smuzhiyun atmel,pins = 322*4882a593Smuzhiyun <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA3 periph A */ 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun }; 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun usart1 { 327*4882a593Smuzhiyun pinctrl_usart1: usart1-0 { 328*4882a593Smuzhiyun atmel,pins = 329*4882a593Smuzhiyun <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA6 periph A with pullup */ 330*4882a593Smuzhiyun AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA5 periph A */ 331*4882a593Smuzhiyun }; 332*4882a593Smuzhiyun }; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun usart2 { 335*4882a593Smuzhiyun pinctrl_usart2: usart2-0 { 336*4882a593Smuzhiyun atmel,pins = 337*4882a593Smuzhiyun <AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA8 periph A with pullup */ 338*4882a593Smuzhiyun AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA7 periph A */ 339*4882a593Smuzhiyun }; 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun pinctrl_usart2_rts: usart2_rts-0 { 342*4882a593Smuzhiyun atmel,pins = 343*4882a593Smuzhiyun <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */ 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun pinctrl_usart2_cts: usart2_cts-0 { 347*4882a593Smuzhiyun atmel,pins = 348*4882a593Smuzhiyun <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */ 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun }; 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun usart3 { 353*4882a593Smuzhiyun pinctrl_usart3: usart3-0 { 354*4882a593Smuzhiyun atmel,pins = 355*4882a593Smuzhiyun <AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PC23 periph B with pullup */ 356*4882a593Smuzhiyun AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC22 periph B */ 357*4882a593Smuzhiyun }; 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun pinctrl_usart3_rts: usart3_rts-0 { 360*4882a593Smuzhiyun atmel,pins = 361*4882a593Smuzhiyun <AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC24 periph B */ 362*4882a593Smuzhiyun }; 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun pinctrl_usart3_cts: usart3_cts-0 { 365*4882a593Smuzhiyun atmel,pins = 366*4882a593Smuzhiyun <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC25 periph B */ 367*4882a593Smuzhiyun }; 368*4882a593Smuzhiyun }; 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun uart0 { 371*4882a593Smuzhiyun pinctrl_uart0: uart0-0 { 372*4882a593Smuzhiyun atmel,pins = 373*4882a593Smuzhiyun <AT91_PIOC 9 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* PC9 periph C with pullup */ 374*4882a593Smuzhiyun AT91_PIOC 8 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC8 periph C */ 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun }; 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun uart1 { 379*4882a593Smuzhiyun pinctrl_uart1: uart1-0 { 380*4882a593Smuzhiyun atmel,pins = 381*4882a593Smuzhiyun <AT91_PIOC 16 AT91_PERIPH_C AT91_PINCTRL_NONE 382*4882a593Smuzhiyun AT91_PIOC 17 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; 383*4882a593Smuzhiyun }; 384*4882a593Smuzhiyun }; 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun nand { 387*4882a593Smuzhiyun pinctrl_nand_rb: nand-rb-0 { 388*4882a593Smuzhiyun atmel,pins = 389*4882a593Smuzhiyun <AT91_PIOD 5 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; 390*4882a593Smuzhiyun }; 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun pinctrl_nand_cs: nand-cs-0 { 393*4882a593Smuzhiyun atmel,pins = 394*4882a593Smuzhiyun <AT91_PIOD 4 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; 395*4882a593Smuzhiyun }; 396*4882a593Smuzhiyun }; 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun mmc0 { 399*4882a593Smuzhiyun pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 { 400*4882a593Smuzhiyun atmel,pins = 401*4882a593Smuzhiyun <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */ 402*4882a593Smuzhiyun AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */ 403*4882a593Smuzhiyun AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA15 periph A with pullup */ 404*4882a593Smuzhiyun }; 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 { 407*4882a593Smuzhiyun atmel,pins = 408*4882a593Smuzhiyun <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */ 409*4882a593Smuzhiyun AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */ 410*4882a593Smuzhiyun AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */ 411*4882a593Smuzhiyun }; 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun pinctrl_mmc0_slot0_dat4_7: mmc0_slot0_dat4_7-0 { 414*4882a593Smuzhiyun atmel,pins = 415*4882a593Smuzhiyun <AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA11 periph B with pullup */ 416*4882a593Smuzhiyun AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA12 periph B with pullup */ 417*4882a593Smuzhiyun AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA13 periph B with pullup */ 418*4882a593Smuzhiyun AT91_PIOA 14 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA14 periph B with pullup */ 419*4882a593Smuzhiyun }; 420*4882a593Smuzhiyun }; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun ssc0 { 423*4882a593Smuzhiyun pinctrl_ssc0_tx: ssc0_tx-0 { 424*4882a593Smuzhiyun atmel,pins = 425*4882a593Smuzhiyun <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA24 periph B */ 426*4882a593Smuzhiyun AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA25 periph B */ 427*4882a593Smuzhiyun AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA26 periph B */ 428*4882a593Smuzhiyun }; 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun pinctrl_ssc0_rx: ssc0_rx-0 { 431*4882a593Smuzhiyun atmel,pins = 432*4882a593Smuzhiyun <AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */ 433*4882a593Smuzhiyun AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */ 434*4882a593Smuzhiyun AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA29 periph B */ 435*4882a593Smuzhiyun }; 436*4882a593Smuzhiyun }; 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun spi0 { 439*4882a593Smuzhiyun pinctrl_spi0: spi0-0 { 440*4882a593Smuzhiyun atmel,pins = 441*4882a593Smuzhiyun <AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A SPI0_MISO pin */ 442*4882a593Smuzhiyun AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A SPI0_MOSI pin */ 443*4882a593Smuzhiyun AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA13 periph A SPI0_SPCK pin */ 444*4882a593Smuzhiyun }; 445*4882a593Smuzhiyun }; 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun spi1 { 448*4882a593Smuzhiyun pinctrl_spi1: spi1-0 { 449*4882a593Smuzhiyun atmel,pins = 450*4882a593Smuzhiyun <AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA21 periph B SPI1_MISO pin */ 451*4882a593Smuzhiyun AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA22 periph B SPI1_MOSI pin */ 452*4882a593Smuzhiyun AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B SPI1_SPCK pin */ 453*4882a593Smuzhiyun }; 454*4882a593Smuzhiyun }; 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun i2c0 { 457*4882a593Smuzhiyun pinctrl_i2c0: i2c0-0 { 458*4882a593Smuzhiyun atmel,pins = 459*4882a593Smuzhiyun <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE 460*4882a593Smuzhiyun AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; 461*4882a593Smuzhiyun }; 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun i2c1 { 465*4882a593Smuzhiyun pinctrl_i2c1: i2c1-0 { 466*4882a593Smuzhiyun atmel,pins = 467*4882a593Smuzhiyun <AT91_PIOC 0 AT91_PERIPH_C AT91_PINCTRL_NONE 468*4882a593Smuzhiyun AT91_PIOC 1 AT91_PERIPH_C AT91_PINCTRL_NONE>; 469*4882a593Smuzhiyun }; 470*4882a593Smuzhiyun }; 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun tcb0 { 473*4882a593Smuzhiyun pinctrl_tcb0_tclk0: tcb0_tclk0-0 { 474*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; 475*4882a593Smuzhiyun }; 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun pinctrl_tcb0_tclk1: tcb0_tclk1-0 { 478*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; 479*4882a593Smuzhiyun }; 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun pinctrl_tcb0_tclk2: tcb0_tclk2-0 { 482*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; 483*4882a593Smuzhiyun }; 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun pinctrl_tcb0_tioa0: tcb0_tioa0-0 { 486*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; 487*4882a593Smuzhiyun }; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun pinctrl_tcb0_tioa1: tcb0_tioa1-0 { 490*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE>; 491*4882a593Smuzhiyun }; 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun pinctrl_tcb0_tioa2: tcb0_tioa2-0 { 494*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; 495*4882a593Smuzhiyun }; 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun pinctrl_tcb0_tiob0: tcb0_tiob0-0 { 498*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; 499*4882a593Smuzhiyun }; 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun pinctrl_tcb0_tiob1: tcb0_tiob1-0 { 502*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; 503*4882a593Smuzhiyun }; 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun pinctrl_tcb0_tiob2: tcb0_tiob2-0 { 506*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; 507*4882a593Smuzhiyun }; 508*4882a593Smuzhiyun }; 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun tcb1 { 511*4882a593Smuzhiyun pinctrl_tcb1_tclk0: tcb1_tclk0-0 { 512*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 4 AT91_PERIPH_C AT91_PINCTRL_NONE>; 513*4882a593Smuzhiyun }; 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun pinctrl_tcb1_tclk1: tcb1_tclk1-0 { 516*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 7 AT91_PERIPH_C AT91_PINCTRL_NONE>; 517*4882a593Smuzhiyun }; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun pinctrl_tcb1_tclk2: tcb1_tclk2-0 { 520*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE>; 521*4882a593Smuzhiyun }; 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun pinctrl_tcb1_tioa0: tcb1_tioa0-0 { 524*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 2 AT91_PERIPH_C AT91_PINCTRL_NONE>; 525*4882a593Smuzhiyun }; 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun pinctrl_tcb1_tioa1: tcb1_tioa1-0 { 528*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 5 AT91_PERIPH_C AT91_PINCTRL_NONE>; 529*4882a593Smuzhiyun }; 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun pinctrl_tcb1_tioa2: tcb1_tioa2-0 { 532*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE>; 533*4882a593Smuzhiyun }; 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun pinctrl_tcb1_tiob0: tcb1_tiob0-0 { 536*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 3 AT91_PERIPH_C AT91_PINCTRL_NONE>; 537*4882a593Smuzhiyun }; 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun pinctrl_tcb1_tiob1: tcb1_tiob1-0 { 540*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 6 AT91_PERIPH_C AT91_PINCTRL_NONE>; 541*4882a593Smuzhiyun }; 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun pinctrl_tcb1_tiob2: tcb1_tiob2-0 { 544*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE>; 545*4882a593Smuzhiyun }; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun pioA: gpio@fffff400 { 549*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; 550*4882a593Smuzhiyun reg = <0xfffff400 0x200>; 551*4882a593Smuzhiyun interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>; 552*4882a593Smuzhiyun #gpio-cells = <2>; 553*4882a593Smuzhiyun gpio-controller; 554*4882a593Smuzhiyun interrupt-controller; 555*4882a593Smuzhiyun #interrupt-cells = <2>; 556*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 2>; 557*4882a593Smuzhiyun }; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun pioB: gpio@fffff600 { 560*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; 561*4882a593Smuzhiyun reg = <0xfffff600 0x200>; 562*4882a593Smuzhiyun interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>; 563*4882a593Smuzhiyun #gpio-cells = <2>; 564*4882a593Smuzhiyun gpio-controller; 565*4882a593Smuzhiyun interrupt-controller; 566*4882a593Smuzhiyun #interrupt-cells = <2>; 567*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 2>; 568*4882a593Smuzhiyun }; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun pioC: gpio@fffff800 { 571*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; 572*4882a593Smuzhiyun reg = <0xfffff800 0x200>; 573*4882a593Smuzhiyun interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>; 574*4882a593Smuzhiyun #gpio-cells = <2>; 575*4882a593Smuzhiyun gpio-controller; 576*4882a593Smuzhiyun interrupt-controller; 577*4882a593Smuzhiyun #interrupt-cells = <2>; 578*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 3>; 579*4882a593Smuzhiyun }; 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun pioD: gpio@fffffa00 { 582*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; 583*4882a593Smuzhiyun reg = <0xfffffa00 0x200>; 584*4882a593Smuzhiyun interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>; 585*4882a593Smuzhiyun #gpio-cells = <2>; 586*4882a593Smuzhiyun gpio-controller; 587*4882a593Smuzhiyun interrupt-controller; 588*4882a593Smuzhiyun #interrupt-cells = <2>; 589*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 3>; 590*4882a593Smuzhiyun }; 591*4882a593Smuzhiyun }; 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun dbgu: serial@fffff200 { 594*4882a593Smuzhiyun compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart"; 595*4882a593Smuzhiyun reg = <0xfffff200 0x200>; 596*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 597*4882a593Smuzhiyun pinctrl-names = "default"; 598*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_dbgu>; 599*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_CORE PMC_MCK>; 600*4882a593Smuzhiyun clock-names = "usart"; 601*4882a593Smuzhiyun status = "disabled"; 602*4882a593Smuzhiyun }; 603*4882a593Smuzhiyun 604*4882a593Smuzhiyun ssc0: ssc@f0010000 { 605*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-ssc"; 606*4882a593Smuzhiyun reg = <0xf0010000 0x4000>; 607*4882a593Smuzhiyun interrupts = <28 IRQ_TYPE_LEVEL_HIGH 5>; 608*4882a593Smuzhiyun dmas = <&dma 0 AT91_DMA_CFG_PER_ID(21)>, 609*4882a593Smuzhiyun <&dma 0 AT91_DMA_CFG_PER_ID(22)>; 610*4882a593Smuzhiyun dma-names = "tx", "rx"; 611*4882a593Smuzhiyun pinctrl-names = "default"; 612*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>; 613*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 28>; 614*4882a593Smuzhiyun clock-names = "pclk"; 615*4882a593Smuzhiyun status = "disabled"; 616*4882a593Smuzhiyun }; 617*4882a593Smuzhiyun 618*4882a593Smuzhiyun usart0: serial@f801c000 { 619*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 620*4882a593Smuzhiyun reg = <0xf801c000 0x4000>; 621*4882a593Smuzhiyun interrupts = <5 IRQ_TYPE_LEVEL_HIGH 5>; 622*4882a593Smuzhiyun pinctrl-names = "default"; 623*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart0>; 624*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 5>; 625*4882a593Smuzhiyun clock-names = "usart"; 626*4882a593Smuzhiyun status = "disabled"; 627*4882a593Smuzhiyun }; 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun usart1: serial@f8020000 { 630*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 631*4882a593Smuzhiyun reg = <0xf8020000 0x4000>; 632*4882a593Smuzhiyun interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>; 633*4882a593Smuzhiyun pinctrl-names = "default"; 634*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart1>; 635*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 6>; 636*4882a593Smuzhiyun clock-names = "usart"; 637*4882a593Smuzhiyun status = "disabled"; 638*4882a593Smuzhiyun }; 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun usart2: serial@f8024000 { 641*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 642*4882a593Smuzhiyun reg = <0xf8024000 0x4000>; 643*4882a593Smuzhiyun interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>; 644*4882a593Smuzhiyun pinctrl-names = "default"; 645*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart2>; 646*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 7>; 647*4882a593Smuzhiyun clock-names = "usart"; 648*4882a593Smuzhiyun status = "disabled"; 649*4882a593Smuzhiyun }; 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun usart3: serial@f8028000 { 652*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 653*4882a593Smuzhiyun reg = <0xf8028000 0x4000>; 654*4882a593Smuzhiyun interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>; 655*4882a593Smuzhiyun pinctrl-names = "default"; 656*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart3>; 657*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 8>; 658*4882a593Smuzhiyun clock-names = "usart"; 659*4882a593Smuzhiyun status = "disabled"; 660*4882a593Smuzhiyun }; 661*4882a593Smuzhiyun 662*4882a593Smuzhiyun i2c0: i2c@f8010000 { 663*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-i2c"; 664*4882a593Smuzhiyun reg = <0xf8010000 0x100>; 665*4882a593Smuzhiyun interrupts = <9 IRQ_TYPE_LEVEL_HIGH 6>; 666*4882a593Smuzhiyun dmas = <&dma 1 AT91_DMA_CFG_PER_ID(13)>, 667*4882a593Smuzhiyun <&dma 1 AT91_DMA_CFG_PER_ID(14)>; 668*4882a593Smuzhiyun dma-names = "tx", "rx"; 669*4882a593Smuzhiyun #address-cells = <1>; 670*4882a593Smuzhiyun #size-cells = <0>; 671*4882a593Smuzhiyun pinctrl-names = "default"; 672*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c0>; 673*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 9>; 674*4882a593Smuzhiyun status = "disabled"; 675*4882a593Smuzhiyun }; 676*4882a593Smuzhiyun 677*4882a593Smuzhiyun i2c1: i2c@f8014000 { 678*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-i2c"; 679*4882a593Smuzhiyun reg = <0xf8014000 0x100>; 680*4882a593Smuzhiyun interrupts = <10 IRQ_TYPE_LEVEL_HIGH 6>; 681*4882a593Smuzhiyun dmas = <&dma 1 AT91_DMA_CFG_PER_ID(15)>, 682*4882a593Smuzhiyun <&dma 1 AT91_DMA_CFG_PER_ID(16)>; 683*4882a593Smuzhiyun dma-names = "tx", "rx"; 684*4882a593Smuzhiyun #address-cells = <1>; 685*4882a593Smuzhiyun #size-cells = <0>; 686*4882a593Smuzhiyun pinctrl-names = "default"; 687*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 688*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 10>; 689*4882a593Smuzhiyun status = "disabled"; 690*4882a593Smuzhiyun }; 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun spi0: spi@f0000000 { 693*4882a593Smuzhiyun #address-cells = <1>; 694*4882a593Smuzhiyun #size-cells = <0>; 695*4882a593Smuzhiyun compatible = "atmel,at91rm9200-spi"; 696*4882a593Smuzhiyun reg = <0xf0000000 0x100>; 697*4882a593Smuzhiyun interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>; 698*4882a593Smuzhiyun dmas = <&dma 1 AT91_DMA_CFG_PER_ID(1)>, 699*4882a593Smuzhiyun <&dma 1 AT91_DMA_CFG_PER_ID(2)>; 700*4882a593Smuzhiyun dma-names = "tx", "rx"; 701*4882a593Smuzhiyun pinctrl-names = "default"; 702*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi0>; 703*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 13>; 704*4882a593Smuzhiyun clock-names = "spi_clk"; 705*4882a593Smuzhiyun status = "disabled"; 706*4882a593Smuzhiyun }; 707*4882a593Smuzhiyun 708*4882a593Smuzhiyun spi1: spi@f0004000 { 709*4882a593Smuzhiyun #address-cells = <1>; 710*4882a593Smuzhiyun #size-cells = <0>; 711*4882a593Smuzhiyun compatible = "atmel,at91rm9200-spi"; 712*4882a593Smuzhiyun reg = <0xf0004000 0x100>; 713*4882a593Smuzhiyun interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>; 714*4882a593Smuzhiyun dmas = <&dma 1 AT91_DMA_CFG_PER_ID(3)>, 715*4882a593Smuzhiyun <&dma 1 AT91_DMA_CFG_PER_ID(4)>; 716*4882a593Smuzhiyun dma-names = "tx", "rx"; 717*4882a593Smuzhiyun pinctrl-names = "default"; 718*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi1>; 719*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 14>; 720*4882a593Smuzhiyun clock-names = "spi_clk"; 721*4882a593Smuzhiyun status = "disabled"; 722*4882a593Smuzhiyun }; 723*4882a593Smuzhiyun 724*4882a593Smuzhiyun watchdog@fffffe40 { 725*4882a593Smuzhiyun compatible = "atmel,at91sam9260-wdt"; 726*4882a593Smuzhiyun reg = <0xfffffe40 0x10>; 727*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 728*4882a593Smuzhiyun clocks = <&clk32k>; 729*4882a593Smuzhiyun atmel,watchdog-type = "hardware"; 730*4882a593Smuzhiyun atmel,reset-type = "all"; 731*4882a593Smuzhiyun atmel,dbg-halt; 732*4882a593Smuzhiyun status = "disabled"; 733*4882a593Smuzhiyun }; 734*4882a593Smuzhiyun 735*4882a593Smuzhiyun rtc@fffffeb0 { 736*4882a593Smuzhiyun compatible = "atmel,at91rm9200-rtc"; 737*4882a593Smuzhiyun reg = <0xfffffeb0 0x40>; 738*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 739*4882a593Smuzhiyun clocks = <&clk32k>; 740*4882a593Smuzhiyun status = "disabled"; 741*4882a593Smuzhiyun }; 742*4882a593Smuzhiyun 743*4882a593Smuzhiyun pwm0: pwm@f8034000 { 744*4882a593Smuzhiyun compatible = "atmel,at91sam9rl-pwm"; 745*4882a593Smuzhiyun reg = <0xf8034000 0x300>; 746*4882a593Smuzhiyun interrupts = <18 IRQ_TYPE_LEVEL_HIGH 4>; 747*4882a593Smuzhiyun #pwm-cells = <3>; 748*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 18>; 749*4882a593Smuzhiyun status = "disabled"; 750*4882a593Smuzhiyun }; 751*4882a593Smuzhiyun 752*4882a593Smuzhiyun usb1: gadget@f803c000 { 753*4882a593Smuzhiyun compatible = "atmel,at91sam9260-udc"; 754*4882a593Smuzhiyun reg = <0xf803c000 0x4000>; 755*4882a593Smuzhiyun interrupts = <23 IRQ_TYPE_LEVEL_HIGH 2>; 756*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 23>, <&pmc PMC_TYPE_SYSTEM 7>; 757*4882a593Smuzhiyun clock-names = "pclk", "hclk"; 758*4882a593Smuzhiyun status = "disabled"; 759*4882a593Smuzhiyun }; 760*4882a593Smuzhiyun }; 761*4882a593Smuzhiyun 762*4882a593Smuzhiyun usb0: ohci@500000 { 763*4882a593Smuzhiyun compatible = "atmel,at91rm9200-ohci", "usb-ohci"; 764*4882a593Smuzhiyun reg = <0x00500000 0x00100000>; 765*4882a593Smuzhiyun interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>; 766*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_PERIPHERAL 22>, <&pmc PMC_TYPE_PERIPHERAL 22>, <&pmc PMC_TYPE_SYSTEM 6>; 767*4882a593Smuzhiyun clock-names = "ohci_clk", "hclk", "uhpck"; 768*4882a593Smuzhiyun status = "disabled"; 769*4882a593Smuzhiyun }; 770*4882a593Smuzhiyun 771*4882a593Smuzhiyun ebi: ebi@10000000 { 772*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-ebi"; 773*4882a593Smuzhiyun #address-cells = <2>; 774*4882a593Smuzhiyun #size-cells = <1>; 775*4882a593Smuzhiyun atmel,smc = <&smc>; 776*4882a593Smuzhiyun atmel,matrix = <&matrix>; 777*4882a593Smuzhiyun reg = <0x10000000 0x60000000>; 778*4882a593Smuzhiyun ranges = <0x0 0x0 0x10000000 0x10000000 779*4882a593Smuzhiyun 0x1 0x0 0x20000000 0x10000000 780*4882a593Smuzhiyun 0x2 0x0 0x30000000 0x10000000 781*4882a593Smuzhiyun 0x3 0x0 0x40000000 0x10000000 782*4882a593Smuzhiyun 0x4 0x0 0x50000000 0x10000000 783*4882a593Smuzhiyun 0x5 0x0 0x60000000 0x10000000>; 784*4882a593Smuzhiyun clocks = <&pmc PMC_TYPE_CORE PMC_MCK>; 785*4882a593Smuzhiyun status = "disabled"; 786*4882a593Smuzhiyun 787*4882a593Smuzhiyun nand_controller: nand-controller { 788*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-nand-controller"; 789*4882a593Smuzhiyun ecc-engine = <&pmecc>; 790*4882a593Smuzhiyun #address-cells = <2>; 791*4882a593Smuzhiyun #size-cells = <1>; 792*4882a593Smuzhiyun ranges; 793*4882a593Smuzhiyun status = "disabled"; 794*4882a593Smuzhiyun }; 795*4882a593Smuzhiyun }; 796*4882a593Smuzhiyun }; 797*4882a593Smuzhiyun 798*4882a593Smuzhiyun i2c-gpio-0 { 799*4882a593Smuzhiyun compatible = "i2c-gpio"; 800*4882a593Smuzhiyun gpios = <&pioA 30 GPIO_ACTIVE_HIGH /* sda */ 801*4882a593Smuzhiyun &pioA 31 GPIO_ACTIVE_HIGH /* scl */ 802*4882a593Smuzhiyun >; 803*4882a593Smuzhiyun i2c-gpio,sda-open-drain; 804*4882a593Smuzhiyun i2c-gpio,scl-open-drain; 805*4882a593Smuzhiyun i2c-gpio,delay-us = <2>; /* ~100 kHz */ 806*4882a593Smuzhiyun #address-cells = <1>; 807*4882a593Smuzhiyun #size-cells = <0>; 808*4882a593Smuzhiyun status = "disabled"; 809*4882a593Smuzhiyun }; 810*4882a593Smuzhiyun}; 811