1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Include file for Marvell Armada XP family SoC 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2012 Marvell 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Lior Amsalem <alior@marvell.com> 8*4882a593Smuzhiyun * Gregory CLEMENT <gregory.clement@free-electrons.com> 9*4882a593Smuzhiyun * Thomas Petazzoni <thomas.petazzoni@free-electrons.com> 10*4882a593Smuzhiyun * Ben Dooks <ben.dooks@codethink.co.uk> 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * Contains definitions specific to the Armada XP SoC that are not 13*4882a593Smuzhiyun * common to all Armada SoCs. 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun#include "armada-370-xp.dtsi" 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun/ { 19*4882a593Smuzhiyun #address-cells = <2>; 20*4882a593Smuzhiyun #size-cells = <2>; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun model = "Marvell Armada XP family SoC"; 23*4882a593Smuzhiyun compatible = "marvell,armadaxp", "marvell,armada-370-xp"; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun aliases { 26*4882a593Smuzhiyun serial2 = &uart2; 27*4882a593Smuzhiyun serial3 = &uart3; 28*4882a593Smuzhiyun }; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun soc { 31*4882a593Smuzhiyun compatible = "marvell,armadaxp-mbus", "simple-bus"; 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun bootrom { 34*4882a593Smuzhiyun compatible = "marvell,bootrom"; 35*4882a593Smuzhiyun reg = <MBUS_ID(0x01, 0x1d) 0 0x100000>; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun internal-regs { 39*4882a593Smuzhiyun sdramc: sdramc@1400 { 40*4882a593Smuzhiyun compatible = "marvell,armada-xp-sdram-controller"; 41*4882a593Smuzhiyun reg = <0x1400 0x500>; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun L2: l2-cache@8000 { 45*4882a593Smuzhiyun compatible = "marvell,aurora-system-cache"; 46*4882a593Smuzhiyun reg = <0x08000 0x1000>; 47*4882a593Smuzhiyun cache-id-part = <0x100>; 48*4882a593Smuzhiyun cache-level = <2>; 49*4882a593Smuzhiyun cache-unified; 50*4882a593Smuzhiyun wt-override; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun uart2: serial@12200 { 54*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 55*4882a593Smuzhiyun pinctrl-0 = <&uart2_pins>; 56*4882a593Smuzhiyun pinctrl-names = "default"; 57*4882a593Smuzhiyun reg = <0x12200 0x100>; 58*4882a593Smuzhiyun reg-shift = <2>; 59*4882a593Smuzhiyun interrupts = <43>; 60*4882a593Smuzhiyun reg-io-width = <1>; 61*4882a593Smuzhiyun clocks = <&coreclk 0>; 62*4882a593Smuzhiyun status = "disabled"; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun uart3: serial@12300 { 66*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 67*4882a593Smuzhiyun pinctrl-0 = <&uart3_pins>; 68*4882a593Smuzhiyun pinctrl-names = "default"; 69*4882a593Smuzhiyun reg = <0x12300 0x100>; 70*4882a593Smuzhiyun reg-shift = <2>; 71*4882a593Smuzhiyun interrupts = <44>; 72*4882a593Smuzhiyun reg-io-width = <1>; 73*4882a593Smuzhiyun clocks = <&coreclk 0>; 74*4882a593Smuzhiyun status = "disabled"; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun systemc: system-controller@18200 { 78*4882a593Smuzhiyun compatible = "marvell,armada-370-xp-system-controller"; 79*4882a593Smuzhiyun reg = <0x18200 0x500>; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun gateclk: clock-gating-control@18220 { 83*4882a593Smuzhiyun compatible = "marvell,armada-xp-gating-clock"; 84*4882a593Smuzhiyun reg = <0x18220 0x4>; 85*4882a593Smuzhiyun clocks = <&coreclk 0>; 86*4882a593Smuzhiyun #clock-cells = <1>; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun coreclk: mvebu-sar@18230 { 90*4882a593Smuzhiyun compatible = "marvell,armada-xp-core-clock"; 91*4882a593Smuzhiyun reg = <0x18230 0x08>; 92*4882a593Smuzhiyun #clock-cells = <1>; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun thermal: thermal@182b0 { 96*4882a593Smuzhiyun compatible = "marvell,armadaxp-thermal"; 97*4882a593Smuzhiyun reg = <0x182b0 0x4 98*4882a593Smuzhiyun 0x184d0 0x4>; 99*4882a593Smuzhiyun status = "okay"; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun cpuclk: clock-complex@18700 { 103*4882a593Smuzhiyun #clock-cells = <1>; 104*4882a593Smuzhiyun compatible = "marvell,armada-xp-cpu-clock"; 105*4882a593Smuzhiyun reg = <0x18700 0x24>, <0x1c054 0x10>; 106*4882a593Smuzhiyun clocks = <&coreclk 1>; 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun cpu-config@21000 { 110*4882a593Smuzhiyun compatible = "marvell,armada-xp-cpu-config"; 111*4882a593Smuzhiyun reg = <0x21000 0x8>; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun eth2: ethernet@30000 { 115*4882a593Smuzhiyun compatible = "marvell,armada-xp-neta"; 116*4882a593Smuzhiyun reg = <0x30000 0x4000>; 117*4882a593Smuzhiyun interrupts = <12>; 118*4882a593Smuzhiyun clocks = <&gateclk 2>; 119*4882a593Smuzhiyun status = "disabled"; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun usb2: usb@52000 { 123*4882a593Smuzhiyun compatible = "marvell,orion-ehci"; 124*4882a593Smuzhiyun reg = <0x52000 0x500>; 125*4882a593Smuzhiyun interrupts = <47>; 126*4882a593Smuzhiyun clocks = <&gateclk 20>; 127*4882a593Smuzhiyun status = "disabled"; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun xor1: xor@60900 { 131*4882a593Smuzhiyun compatible = "marvell,orion-xor"; 132*4882a593Smuzhiyun reg = <0x60900 0x100 133*4882a593Smuzhiyun 0x60b00 0x100>; 134*4882a593Smuzhiyun clocks = <&gateclk 22>; 135*4882a593Smuzhiyun status = "okay"; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun xor10 { 138*4882a593Smuzhiyun interrupts = <51>; 139*4882a593Smuzhiyun dmacap,memcpy; 140*4882a593Smuzhiyun dmacap,xor; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun xor11 { 143*4882a593Smuzhiyun interrupts = <52>; 144*4882a593Smuzhiyun dmacap,memcpy; 145*4882a593Smuzhiyun dmacap,xor; 146*4882a593Smuzhiyun dmacap,memset; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun ethernet@70000 { 151*4882a593Smuzhiyun compatible = "marvell,armada-xp-neta"; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun ethernet@74000 { 155*4882a593Smuzhiyun compatible = "marvell,armada-xp-neta"; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun cesa: crypto@90000 { 159*4882a593Smuzhiyun compatible = "marvell,armada-xp-crypto"; 160*4882a593Smuzhiyun reg = <0x90000 0x10000>; 161*4882a593Smuzhiyun reg-names = "regs"; 162*4882a593Smuzhiyun interrupts = <48>, <49>; 163*4882a593Smuzhiyun clocks = <&gateclk 23>, <&gateclk 23>; 164*4882a593Smuzhiyun clock-names = "cesa0", "cesa1"; 165*4882a593Smuzhiyun marvell,crypto-srams = <&crypto_sram0>, 166*4882a593Smuzhiyun <&crypto_sram1>; 167*4882a593Smuzhiyun marvell,crypto-sram-size = <0x800>; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun bm: bm@c0000 { 171*4882a593Smuzhiyun compatible = "marvell,armada-380-neta-bm"; 172*4882a593Smuzhiyun reg = <0xc0000 0xac>; 173*4882a593Smuzhiyun clocks = <&gateclk 13>; 174*4882a593Smuzhiyun internal-mem = <&bm_bppi>; 175*4882a593Smuzhiyun status = "disabled"; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun xor0: xor@f0900 { 179*4882a593Smuzhiyun compatible = "marvell,orion-xor"; 180*4882a593Smuzhiyun reg = <0xF0900 0x100 181*4882a593Smuzhiyun 0xF0B00 0x100>; 182*4882a593Smuzhiyun clocks = <&gateclk 28>; 183*4882a593Smuzhiyun status = "okay"; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun xor00 { 186*4882a593Smuzhiyun interrupts = <94>; 187*4882a593Smuzhiyun dmacap,memcpy; 188*4882a593Smuzhiyun dmacap,xor; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun xor01 { 191*4882a593Smuzhiyun interrupts = <95>; 192*4882a593Smuzhiyun dmacap,memcpy; 193*4882a593Smuzhiyun dmacap,xor; 194*4882a593Smuzhiyun dmacap,memset; 195*4882a593Smuzhiyun }; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun crypto_sram0: sa-sram0 { 200*4882a593Smuzhiyun compatible = "mmio-sram"; 201*4882a593Smuzhiyun reg = <MBUS_ID(0x09, 0x09) 0 0x800>; 202*4882a593Smuzhiyun clocks = <&gateclk 23>; 203*4882a593Smuzhiyun #address-cells = <1>; 204*4882a593Smuzhiyun #size-cells = <1>; 205*4882a593Smuzhiyun ranges = <0 MBUS_ID(0x09, 0x09) 0 0x800>; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun crypto_sram1: sa-sram1 { 209*4882a593Smuzhiyun compatible = "mmio-sram"; 210*4882a593Smuzhiyun reg = <MBUS_ID(0x09, 0x05) 0 0x800>; 211*4882a593Smuzhiyun clocks = <&gateclk 23>; 212*4882a593Smuzhiyun #address-cells = <1>; 213*4882a593Smuzhiyun #size-cells = <1>; 214*4882a593Smuzhiyun ranges = <0 MBUS_ID(0x09, 0x05) 0 0x800>; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun bm_bppi: bm-bppi { 218*4882a593Smuzhiyun compatible = "mmio-sram"; 219*4882a593Smuzhiyun reg = <MBUS_ID(0x0c, 0x04) 0 0x100000>; 220*4882a593Smuzhiyun ranges = <0 MBUS_ID(0x0c, 0x04) 0 0x100000>; 221*4882a593Smuzhiyun #address-cells = <1>; 222*4882a593Smuzhiyun #size-cells = <1>; 223*4882a593Smuzhiyun clocks = <&gateclk 13>; 224*4882a593Smuzhiyun no-memory-wc; 225*4882a593Smuzhiyun status = "disabled"; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun clocks { 230*4882a593Smuzhiyun /* 25 MHz reference crystal */ 231*4882a593Smuzhiyun refclk: oscillator { 232*4882a593Smuzhiyun compatible = "fixed-clock"; 233*4882a593Smuzhiyun #clock-cells = <0>; 234*4882a593Smuzhiyun clock-frequency = <25000000>; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun}; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun&i2c0 { 240*4882a593Smuzhiyun compatible = "marvell,mv78230-i2c", "marvell,mv64xxx-i2c"; 241*4882a593Smuzhiyun reg = <0x11000 0x100>; 242*4882a593Smuzhiyun}; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun&i2c1 { 245*4882a593Smuzhiyun compatible = "marvell,mv78230-i2c", "marvell,mv64xxx-i2c"; 246*4882a593Smuzhiyun reg = <0x11100 0x100>; 247*4882a593Smuzhiyun}; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun&mpic { 250*4882a593Smuzhiyun reg = <0x20a00 0x2d0>, <0x21070 0x58>; 251*4882a593Smuzhiyun}; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun&timer { 254*4882a593Smuzhiyun compatible = "marvell,armada-xp-timer"; 255*4882a593Smuzhiyun clocks = <&coreclk 2>, <&refclk>; 256*4882a593Smuzhiyun clock-names = "nbclk", "fixed"; 257*4882a593Smuzhiyun}; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun&watchdog { 260*4882a593Smuzhiyun compatible = "marvell,armada-xp-wdt"; 261*4882a593Smuzhiyun clocks = <&coreclk 2>, <&refclk>; 262*4882a593Smuzhiyun clock-names = "nbclk", "fixed"; 263*4882a593Smuzhiyun}; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun&cpurst { 266*4882a593Smuzhiyun reg = <0x20800 0x20>; 267*4882a593Smuzhiyun}; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun&usb0 { 270*4882a593Smuzhiyun clocks = <&gateclk 18>; 271*4882a593Smuzhiyun}; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun&usb1 { 274*4882a593Smuzhiyun clocks = <&gateclk 19>; 275*4882a593Smuzhiyun}; 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun&pinctrl { 278*4882a593Smuzhiyun ge0_gmii_pins: ge0-gmii-pins { 279*4882a593Smuzhiyun marvell,pins = 280*4882a593Smuzhiyun "mpp0", "mpp1", "mpp2", "mpp3", 281*4882a593Smuzhiyun "mpp4", "mpp5", "mpp6", "mpp7", 282*4882a593Smuzhiyun "mpp8", "mpp9", "mpp10", "mpp11", 283*4882a593Smuzhiyun "mpp12", "mpp13", "mpp14", "mpp15", 284*4882a593Smuzhiyun "mpp16", "mpp17", "mpp18", "mpp19", 285*4882a593Smuzhiyun "mpp20", "mpp21", "mpp22", "mpp23"; 286*4882a593Smuzhiyun marvell,function = "ge0"; 287*4882a593Smuzhiyun }; 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun ge0_rgmii_pins: ge0-rgmii-pins { 290*4882a593Smuzhiyun marvell,pins = 291*4882a593Smuzhiyun "mpp0", "mpp1", "mpp2", "mpp3", 292*4882a593Smuzhiyun "mpp4", "mpp5", "mpp6", "mpp7", 293*4882a593Smuzhiyun "mpp8", "mpp9", "mpp10", "mpp11"; 294*4882a593Smuzhiyun marvell,function = "ge0"; 295*4882a593Smuzhiyun }; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun ge1_rgmii_pins: ge1-rgmii-pins { 298*4882a593Smuzhiyun marvell,pins = 299*4882a593Smuzhiyun "mpp12", "mpp13", "mpp14", "mpp15", 300*4882a593Smuzhiyun "mpp16", "mpp17", "mpp18", "mpp19", 301*4882a593Smuzhiyun "mpp20", "mpp21", "mpp22", "mpp23"; 302*4882a593Smuzhiyun marvell,function = "ge1"; 303*4882a593Smuzhiyun }; 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun sdio_pins: sdio-pins { 306*4882a593Smuzhiyun marvell,pins = "mpp30", "mpp31", "mpp32", 307*4882a593Smuzhiyun "mpp33", "mpp34", "mpp35"; 308*4882a593Smuzhiyun marvell,function = "sd0"; 309*4882a593Smuzhiyun }; 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun spi0_pins: spi0-pins { 312*4882a593Smuzhiyun marvell,pins = "mpp36", "mpp37", 313*4882a593Smuzhiyun "mpp38", "mpp39"; 314*4882a593Smuzhiyun marvell,function = "spi0"; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun spi1_pins: spi1-pins { 318*4882a593Smuzhiyun marvell,pins = "mpp13", "mpp14", 319*4882a593Smuzhiyun "mpp16", "mpp17"; 320*4882a593Smuzhiyun marvell,function = "spi1"; 321*4882a593Smuzhiyun }; 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun uart2_pins: uart2-pins { 324*4882a593Smuzhiyun marvell,pins = "mpp42", "mpp43"; 325*4882a593Smuzhiyun marvell,function = "uart2"; 326*4882a593Smuzhiyun }; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun uart3_pins: uart3-pins { 329*4882a593Smuzhiyun marvell,pins = "mpp44", "mpp45"; 330*4882a593Smuzhiyun marvell,function = "uart3"; 331*4882a593Smuzhiyun }; 332*4882a593Smuzhiyun}; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun&spi0 { 335*4882a593Smuzhiyun compatible = "marvell,armada-xp-spi", "marvell,orion-spi"; 336*4882a593Smuzhiyun pinctrl-0 = <&spi0_pins>; 337*4882a593Smuzhiyun pinctrl-names = "default"; 338*4882a593Smuzhiyun}; 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun&spi1 { 341*4882a593Smuzhiyun compatible = "marvell,armada-xp-spi", "marvell,orion-spi"; 342*4882a593Smuzhiyun pinctrl-0 = <&spi1_pins>; 343*4882a593Smuzhiyun pinctrl-names = "default"; 344*4882a593Smuzhiyun}; 345