1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree file for Marvell Armada 388 Reference Design board 4*4882a593Smuzhiyun * (RD-88F6820-AP) 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Copyright (C) 2014 Marvell 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Gregory CLEMENT <gregory.clement@free-electrons.com> 9*4882a593Smuzhiyun * Thomas Petazzoni <thomas.petazzoni@free-electrons.com> 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun/dts-v1/; 13*4882a593Smuzhiyun#include "armada-388.dtsi" 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun/ { 16*4882a593Smuzhiyun model = "Marvell Armada 385 Reference Design"; 17*4882a593Smuzhiyun compatible = "marvell,a385-rd", "marvell,armada388", 18*4882a593Smuzhiyun "marvell,armada385","marvell,armada380"; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun chosen { 21*4882a593Smuzhiyun stdout-path = "serial0:115200n8"; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun memory { 25*4882a593Smuzhiyun device_type = "memory"; 26*4882a593Smuzhiyun reg = <0x00000000 0x10000000>; /* 256 MB */ 27*4882a593Smuzhiyun }; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun soc { 30*4882a593Smuzhiyun ranges = <MBUS_ID(0xf0, 0x01) 0 0xf1000000 0x100000 31*4882a593Smuzhiyun MBUS_ID(0x01, 0x1d) 0 0xfff00000 0x100000 32*4882a593Smuzhiyun MBUS_ID(0x09, 0x19) 0 0xf1100000 0x10000 33*4882a593Smuzhiyun MBUS_ID(0x09, 0x15) 0 0xf1110000 0x10000>; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun internal-regs { 36*4882a593Smuzhiyun i2c@11000 { 37*4882a593Smuzhiyun status = "okay"; 38*4882a593Smuzhiyun clock-frequency = <100000>; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun sdhci@d8000 { 42*4882a593Smuzhiyun pinctrl-names = "default"; 43*4882a593Smuzhiyun pinctrl-0 = <&sdhci_pins>; 44*4882a593Smuzhiyun broken-cd; 45*4882a593Smuzhiyun no-1-8-v; 46*4882a593Smuzhiyun wp-inverted; 47*4882a593Smuzhiyun bus-width = <8>; 48*4882a593Smuzhiyun status = "okay"; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun serial@12000 { 52*4882a593Smuzhiyun status = "okay"; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun ethernet@30000 { 56*4882a593Smuzhiyun status = "okay"; 57*4882a593Smuzhiyun phy = <&phy0>; 58*4882a593Smuzhiyun phy-mode = "rgmii-id"; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun ethernet@70000 { 62*4882a593Smuzhiyun status = "okay"; 63*4882a593Smuzhiyun phy = <&phy1>; 64*4882a593Smuzhiyun phy-mode = "rgmii-id"; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun mdio@72004 { 69*4882a593Smuzhiyun phy0: ethernet-phy@0 { 70*4882a593Smuzhiyun reg = <0>; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun phy1: ethernet-phy@1 { 74*4882a593Smuzhiyun reg = <1>; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun usb3@f0000 { 79*4882a593Smuzhiyun status = "okay"; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun pcie { 84*4882a593Smuzhiyun status = "okay"; 85*4882a593Smuzhiyun /* 86*4882a593Smuzhiyun * One PCIe units is accessible through 87*4882a593Smuzhiyun * standard PCIe slot on the board. 88*4882a593Smuzhiyun */ 89*4882a593Smuzhiyun pcie@1,0 { 90*4882a593Smuzhiyun /* Port 0, Lane 0 */ 91*4882a593Smuzhiyun status = "okay"; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun}; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun&spi0 { 98*4882a593Smuzhiyun status = "okay"; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun spi-flash@0 { 101*4882a593Smuzhiyun #address-cells = <1>; 102*4882a593Smuzhiyun #size-cells = <1>; 103*4882a593Smuzhiyun compatible = "st,m25p128", "jedec,spi-nor"; 104*4882a593Smuzhiyun reg = <0>; /* Chip select 0 */ 105*4882a593Smuzhiyun spi-max-frequency = <108000000>; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun}; 108*4882a593Smuzhiyun 109