xref: /OK3568_Linux_fs/kernel/samples/vfio-mdev/mtty.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Mediated virtual PCI serial host device driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2016, NVIDIA CORPORATION. All rights reserved.
6*4882a593Smuzhiyun  *     Author: Neo Jia <cjia@nvidia.com>
7*4882a593Smuzhiyun  *             Kirti Wankhede <kwankhede@nvidia.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Sample driver that creates mdev device that simulates serial port over PCI
10*4882a593Smuzhiyun  * card.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/fs.h>
18*4882a593Smuzhiyun #include <linux/poll.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/cdev.h>
21*4882a593Smuzhiyun #include <linux/sched.h>
22*4882a593Smuzhiyun #include <linux/wait.h>
23*4882a593Smuzhiyun #include <linux/uuid.h>
24*4882a593Smuzhiyun #include <linux/vfio.h>
25*4882a593Smuzhiyun #include <linux/iommu.h>
26*4882a593Smuzhiyun #include <linux/sysfs.h>
27*4882a593Smuzhiyun #include <linux/ctype.h>
28*4882a593Smuzhiyun #include <linux/file.h>
29*4882a593Smuzhiyun #include <linux/mdev.h>
30*4882a593Smuzhiyun #include <linux/pci.h>
31*4882a593Smuzhiyun #include <linux/serial.h>
32*4882a593Smuzhiyun #include <uapi/linux/serial_reg.h>
33*4882a593Smuzhiyun #include <linux/eventfd.h>
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun  * #defines
36*4882a593Smuzhiyun  */
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define VERSION_STRING  "0.1"
39*4882a593Smuzhiyun #define DRIVER_AUTHOR   "NVIDIA Corporation"
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define MTTY_CLASS_NAME "mtty"
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define MTTY_NAME       "mtty"
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define MTTY_STRING_LEN		16
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define MTTY_CONFIG_SPACE_SIZE  0xff
48*4882a593Smuzhiyun #define MTTY_IO_BAR_SIZE        0x8
49*4882a593Smuzhiyun #define MTTY_MMIO_BAR_SIZE      0x100000
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define STORE_LE16(addr, val)   (*(u16 *)addr = val)
52*4882a593Smuzhiyun #define STORE_LE32(addr, val)   (*(u32 *)addr = val)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define MAX_FIFO_SIZE   16
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define CIRCULAR_BUF_INC_IDX(idx)    (idx = (idx + 1) & (MAX_FIFO_SIZE - 1))
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define MTTY_VFIO_PCI_OFFSET_SHIFT   40
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define MTTY_VFIO_PCI_OFFSET_TO_INDEX(off)   (off >> MTTY_VFIO_PCI_OFFSET_SHIFT)
61*4882a593Smuzhiyun #define MTTY_VFIO_PCI_INDEX_TO_OFFSET(index) \
62*4882a593Smuzhiyun 				((u64)(index) << MTTY_VFIO_PCI_OFFSET_SHIFT)
63*4882a593Smuzhiyun #define MTTY_VFIO_PCI_OFFSET_MASK    \
64*4882a593Smuzhiyun 				(((u64)(1) << MTTY_VFIO_PCI_OFFSET_SHIFT) - 1)
65*4882a593Smuzhiyun #define MAX_MTTYS	24
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /*
68*4882a593Smuzhiyun  * Global Structures
69*4882a593Smuzhiyun  */
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun static struct mtty_dev {
72*4882a593Smuzhiyun 	dev_t		vd_devt;
73*4882a593Smuzhiyun 	struct class	*vd_class;
74*4882a593Smuzhiyun 	struct cdev	vd_cdev;
75*4882a593Smuzhiyun 	struct idr	vd_idr;
76*4882a593Smuzhiyun 	struct device	dev;
77*4882a593Smuzhiyun } mtty_dev;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun struct mdev_region_info {
80*4882a593Smuzhiyun 	u64 start;
81*4882a593Smuzhiyun 	u64 phys_start;
82*4882a593Smuzhiyun 	u32 size;
83*4882a593Smuzhiyun 	u64 vfio_offset;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #if defined(DEBUG_REGS)
87*4882a593Smuzhiyun static const char *wr_reg[] = {
88*4882a593Smuzhiyun 	"TX",
89*4882a593Smuzhiyun 	"IER",
90*4882a593Smuzhiyun 	"FCR",
91*4882a593Smuzhiyun 	"LCR",
92*4882a593Smuzhiyun 	"MCR",
93*4882a593Smuzhiyun 	"LSR",
94*4882a593Smuzhiyun 	"MSR",
95*4882a593Smuzhiyun 	"SCR"
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static const char *rd_reg[] = {
99*4882a593Smuzhiyun 	"RX",
100*4882a593Smuzhiyun 	"IER",
101*4882a593Smuzhiyun 	"IIR",
102*4882a593Smuzhiyun 	"LCR",
103*4882a593Smuzhiyun 	"MCR",
104*4882a593Smuzhiyun 	"LSR",
105*4882a593Smuzhiyun 	"MSR",
106*4882a593Smuzhiyun 	"SCR"
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun #endif
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* loop back buffer */
111*4882a593Smuzhiyun struct rxtx {
112*4882a593Smuzhiyun 	u8 fifo[MAX_FIFO_SIZE];
113*4882a593Smuzhiyun 	u8 head, tail;
114*4882a593Smuzhiyun 	u8 count;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun struct serial_port {
118*4882a593Smuzhiyun 	u8 uart_reg[8];         /* 8 registers */
119*4882a593Smuzhiyun 	struct rxtx rxtx;       /* loop back buffer */
120*4882a593Smuzhiyun 	bool dlab;
121*4882a593Smuzhiyun 	bool overrun;
122*4882a593Smuzhiyun 	u16 divisor;
123*4882a593Smuzhiyun 	u8 fcr;                 /* FIFO control register */
124*4882a593Smuzhiyun 	u8 max_fifo_size;
125*4882a593Smuzhiyun 	u8 intr_trigger_level;  /* interrupt trigger level */
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* State of each mdev device */
129*4882a593Smuzhiyun struct mdev_state {
130*4882a593Smuzhiyun 	int irq_fd;
131*4882a593Smuzhiyun 	struct eventfd_ctx *intx_evtfd;
132*4882a593Smuzhiyun 	struct eventfd_ctx *msi_evtfd;
133*4882a593Smuzhiyun 	int irq_index;
134*4882a593Smuzhiyun 	u8 *vconfig;
135*4882a593Smuzhiyun 	struct mutex ops_lock;
136*4882a593Smuzhiyun 	struct mdev_device *mdev;
137*4882a593Smuzhiyun 	struct mdev_region_info region_info[VFIO_PCI_NUM_REGIONS];
138*4882a593Smuzhiyun 	u32 bar_mask[VFIO_PCI_NUM_REGIONS];
139*4882a593Smuzhiyun 	struct list_head next;
140*4882a593Smuzhiyun 	struct serial_port s[2];
141*4882a593Smuzhiyun 	struct mutex rxtx_lock;
142*4882a593Smuzhiyun 	struct vfio_device_info dev_info;
143*4882a593Smuzhiyun 	int nr_ports;
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static struct mutex mdev_list_lock;
147*4882a593Smuzhiyun static struct list_head mdev_devices_list;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun static const struct file_operations vd_fops = {
150*4882a593Smuzhiyun 	.owner          = THIS_MODULE,
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /* function prototypes */
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun static int mtty_trigger_interrupt(struct mdev_state *mdev_state);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* Helper functions */
158*4882a593Smuzhiyun 
dump_buffer(u8 * buf,uint32_t count)159*4882a593Smuzhiyun static void dump_buffer(u8 *buf, uint32_t count)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun #if defined(DEBUG)
162*4882a593Smuzhiyun 	int i;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	pr_info("Buffer:\n");
165*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
166*4882a593Smuzhiyun 		pr_info("%2x ", *(buf + i));
167*4882a593Smuzhiyun 		if ((i + 1) % 16 == 0)
168*4882a593Smuzhiyun 			pr_info("\n");
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun #endif
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
mtty_create_config_space(struct mdev_state * mdev_state)173*4882a593Smuzhiyun static void mtty_create_config_space(struct mdev_state *mdev_state)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	/* PCI dev ID */
176*4882a593Smuzhiyun 	STORE_LE32((u32 *) &mdev_state->vconfig[0x0], 0x32534348);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	/* Control: I/O+, Mem-, BusMaster- */
179*4882a593Smuzhiyun 	STORE_LE16((u16 *) &mdev_state->vconfig[0x4], 0x0001);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* Status: capabilities list absent */
182*4882a593Smuzhiyun 	STORE_LE16((u16 *) &mdev_state->vconfig[0x6], 0x0200);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	/* Rev ID */
185*4882a593Smuzhiyun 	mdev_state->vconfig[0x8] =  0x10;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* programming interface class : 16550-compatible serial controller */
188*4882a593Smuzhiyun 	mdev_state->vconfig[0x9] =  0x02;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* Sub class : 00 */
191*4882a593Smuzhiyun 	mdev_state->vconfig[0xa] =  0x00;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* Base class : Simple Communication controllers */
194*4882a593Smuzhiyun 	mdev_state->vconfig[0xb] =  0x07;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/* base address registers */
197*4882a593Smuzhiyun 	/* BAR0: IO space */
198*4882a593Smuzhiyun 	STORE_LE32((u32 *) &mdev_state->vconfig[0x10], 0x000001);
199*4882a593Smuzhiyun 	mdev_state->bar_mask[0] = ~(MTTY_IO_BAR_SIZE) + 1;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	if (mdev_state->nr_ports == 2) {
202*4882a593Smuzhiyun 		/* BAR1: IO space */
203*4882a593Smuzhiyun 		STORE_LE32((u32 *) &mdev_state->vconfig[0x14], 0x000001);
204*4882a593Smuzhiyun 		mdev_state->bar_mask[1] = ~(MTTY_IO_BAR_SIZE) + 1;
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	/* Subsystem ID */
208*4882a593Smuzhiyun 	STORE_LE32((u32 *) &mdev_state->vconfig[0x2c], 0x32534348);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	mdev_state->vconfig[0x34] =  0x00;   /* Cap Ptr */
211*4882a593Smuzhiyun 	mdev_state->vconfig[0x3d] =  0x01;   /* interrupt pin (INTA#) */
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/* Vendor specific data */
214*4882a593Smuzhiyun 	mdev_state->vconfig[0x40] =  0x23;
215*4882a593Smuzhiyun 	mdev_state->vconfig[0x43] =  0x80;
216*4882a593Smuzhiyun 	mdev_state->vconfig[0x44] =  0x23;
217*4882a593Smuzhiyun 	mdev_state->vconfig[0x48] =  0x23;
218*4882a593Smuzhiyun 	mdev_state->vconfig[0x4c] =  0x23;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	mdev_state->vconfig[0x60] =  0x50;
221*4882a593Smuzhiyun 	mdev_state->vconfig[0x61] =  0x43;
222*4882a593Smuzhiyun 	mdev_state->vconfig[0x62] =  0x49;
223*4882a593Smuzhiyun 	mdev_state->vconfig[0x63] =  0x20;
224*4882a593Smuzhiyun 	mdev_state->vconfig[0x64] =  0x53;
225*4882a593Smuzhiyun 	mdev_state->vconfig[0x65] =  0x65;
226*4882a593Smuzhiyun 	mdev_state->vconfig[0x66] =  0x72;
227*4882a593Smuzhiyun 	mdev_state->vconfig[0x67] =  0x69;
228*4882a593Smuzhiyun 	mdev_state->vconfig[0x68] =  0x61;
229*4882a593Smuzhiyun 	mdev_state->vconfig[0x69] =  0x6c;
230*4882a593Smuzhiyun 	mdev_state->vconfig[0x6a] =  0x2f;
231*4882a593Smuzhiyun 	mdev_state->vconfig[0x6b] =  0x55;
232*4882a593Smuzhiyun 	mdev_state->vconfig[0x6c] =  0x41;
233*4882a593Smuzhiyun 	mdev_state->vconfig[0x6d] =  0x52;
234*4882a593Smuzhiyun 	mdev_state->vconfig[0x6e] =  0x54;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
handle_pci_cfg_write(struct mdev_state * mdev_state,u16 offset,u8 * buf,u32 count)237*4882a593Smuzhiyun static void handle_pci_cfg_write(struct mdev_state *mdev_state, u16 offset,
238*4882a593Smuzhiyun 				 u8 *buf, u32 count)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	u32 cfg_addr, bar_mask, bar_index = 0;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	switch (offset) {
243*4882a593Smuzhiyun 	case 0x04: /* device control */
244*4882a593Smuzhiyun 	case 0x06: /* device status */
245*4882a593Smuzhiyun 		/* do nothing */
246*4882a593Smuzhiyun 		break;
247*4882a593Smuzhiyun 	case 0x3c:  /* interrupt line */
248*4882a593Smuzhiyun 		mdev_state->vconfig[0x3c] = buf[0];
249*4882a593Smuzhiyun 		break;
250*4882a593Smuzhiyun 	case 0x3d:
251*4882a593Smuzhiyun 		/*
252*4882a593Smuzhiyun 		 * Interrupt Pin is hardwired to INTA.
253*4882a593Smuzhiyun 		 * This field is write protected by hardware
254*4882a593Smuzhiyun 		 */
255*4882a593Smuzhiyun 		break;
256*4882a593Smuzhiyun 	case 0x10:  /* BAR0 */
257*4882a593Smuzhiyun 	case 0x14:  /* BAR1 */
258*4882a593Smuzhiyun 		if (offset == 0x10)
259*4882a593Smuzhiyun 			bar_index = 0;
260*4882a593Smuzhiyun 		else if (offset == 0x14)
261*4882a593Smuzhiyun 			bar_index = 1;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 		if ((mdev_state->nr_ports == 1) && (bar_index == 1)) {
264*4882a593Smuzhiyun 			STORE_LE32(&mdev_state->vconfig[offset], 0);
265*4882a593Smuzhiyun 			break;
266*4882a593Smuzhiyun 		}
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 		cfg_addr = *(u32 *)buf;
269*4882a593Smuzhiyun 		pr_info("BAR%d addr 0x%x\n", bar_index, cfg_addr);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 		if (cfg_addr == 0xffffffff) {
272*4882a593Smuzhiyun 			bar_mask = mdev_state->bar_mask[bar_index];
273*4882a593Smuzhiyun 			cfg_addr = (cfg_addr & bar_mask);
274*4882a593Smuzhiyun 		}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 		cfg_addr |= (mdev_state->vconfig[offset] & 0x3ul);
277*4882a593Smuzhiyun 		STORE_LE32(&mdev_state->vconfig[offset], cfg_addr);
278*4882a593Smuzhiyun 		break;
279*4882a593Smuzhiyun 	case 0x18:  /* BAR2 */
280*4882a593Smuzhiyun 	case 0x1c:  /* BAR3 */
281*4882a593Smuzhiyun 	case 0x20:  /* BAR4 */
282*4882a593Smuzhiyun 		STORE_LE32(&mdev_state->vconfig[offset], 0);
283*4882a593Smuzhiyun 		break;
284*4882a593Smuzhiyun 	default:
285*4882a593Smuzhiyun 		pr_info("PCI config write @0x%x of %d bytes not handled\n",
286*4882a593Smuzhiyun 			offset, count);
287*4882a593Smuzhiyun 		break;
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
handle_bar_write(unsigned int index,struct mdev_state * mdev_state,u16 offset,u8 * buf,u32 count)291*4882a593Smuzhiyun static void handle_bar_write(unsigned int index, struct mdev_state *mdev_state,
292*4882a593Smuzhiyun 				u16 offset, u8 *buf, u32 count)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	u8 data = *buf;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/* Handle data written by guest */
297*4882a593Smuzhiyun 	switch (offset) {
298*4882a593Smuzhiyun 	case UART_TX:
299*4882a593Smuzhiyun 		/* if DLAB set, data is LSB of divisor */
300*4882a593Smuzhiyun 		if (mdev_state->s[index].dlab) {
301*4882a593Smuzhiyun 			mdev_state->s[index].divisor |= data;
302*4882a593Smuzhiyun 			break;
303*4882a593Smuzhiyun 		}
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 		mutex_lock(&mdev_state->rxtx_lock);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 		/* save in TX buffer */
308*4882a593Smuzhiyun 		if (mdev_state->s[index].rxtx.count <
309*4882a593Smuzhiyun 				mdev_state->s[index].max_fifo_size) {
310*4882a593Smuzhiyun 			mdev_state->s[index].rxtx.fifo[
311*4882a593Smuzhiyun 					mdev_state->s[index].rxtx.head] = data;
312*4882a593Smuzhiyun 			mdev_state->s[index].rxtx.count++;
313*4882a593Smuzhiyun 			CIRCULAR_BUF_INC_IDX(mdev_state->s[index].rxtx.head);
314*4882a593Smuzhiyun 			mdev_state->s[index].overrun = false;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 			/*
317*4882a593Smuzhiyun 			 * Trigger interrupt if receive data interrupt is
318*4882a593Smuzhiyun 			 * enabled and fifo reached trigger level
319*4882a593Smuzhiyun 			 */
320*4882a593Smuzhiyun 			if ((mdev_state->s[index].uart_reg[UART_IER] &
321*4882a593Smuzhiyun 						UART_IER_RDI) &&
322*4882a593Smuzhiyun 			   (mdev_state->s[index].rxtx.count ==
323*4882a593Smuzhiyun 				    mdev_state->s[index].intr_trigger_level)) {
324*4882a593Smuzhiyun 				/* trigger interrupt */
325*4882a593Smuzhiyun #if defined(DEBUG_INTR)
326*4882a593Smuzhiyun 				pr_err("Serial port %d: Fifo level trigger\n",
327*4882a593Smuzhiyun 					index);
328*4882a593Smuzhiyun #endif
329*4882a593Smuzhiyun 				mtty_trigger_interrupt(mdev_state);
330*4882a593Smuzhiyun 			}
331*4882a593Smuzhiyun 		} else {
332*4882a593Smuzhiyun #if defined(DEBUG_INTR)
333*4882a593Smuzhiyun 			pr_err("Serial port %d: Buffer Overflow\n", index);
334*4882a593Smuzhiyun #endif
335*4882a593Smuzhiyun 			mdev_state->s[index].overrun = true;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 			/*
338*4882a593Smuzhiyun 			 * Trigger interrupt if receiver line status interrupt
339*4882a593Smuzhiyun 			 * is enabled
340*4882a593Smuzhiyun 			 */
341*4882a593Smuzhiyun 			if (mdev_state->s[index].uart_reg[UART_IER] &
342*4882a593Smuzhiyun 								UART_IER_RLSI)
343*4882a593Smuzhiyun 				mtty_trigger_interrupt(mdev_state);
344*4882a593Smuzhiyun 		}
345*4882a593Smuzhiyun 		mutex_unlock(&mdev_state->rxtx_lock);
346*4882a593Smuzhiyun 		break;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	case UART_IER:
349*4882a593Smuzhiyun 		/* if DLAB set, data is MSB of divisor */
350*4882a593Smuzhiyun 		if (mdev_state->s[index].dlab)
351*4882a593Smuzhiyun 			mdev_state->s[index].divisor |= (u16)data << 8;
352*4882a593Smuzhiyun 		else {
353*4882a593Smuzhiyun 			mdev_state->s[index].uart_reg[offset] = data;
354*4882a593Smuzhiyun 			mutex_lock(&mdev_state->rxtx_lock);
355*4882a593Smuzhiyun 			if ((data & UART_IER_THRI) &&
356*4882a593Smuzhiyun 			    (mdev_state->s[index].rxtx.head ==
357*4882a593Smuzhiyun 					mdev_state->s[index].rxtx.tail)) {
358*4882a593Smuzhiyun #if defined(DEBUG_INTR)
359*4882a593Smuzhiyun 				pr_err("Serial port %d: IER_THRI write\n",
360*4882a593Smuzhiyun 					index);
361*4882a593Smuzhiyun #endif
362*4882a593Smuzhiyun 				mtty_trigger_interrupt(mdev_state);
363*4882a593Smuzhiyun 			}
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 			mutex_unlock(&mdev_state->rxtx_lock);
366*4882a593Smuzhiyun 		}
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 		break;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	case UART_FCR:
371*4882a593Smuzhiyun 		mdev_state->s[index].fcr = data;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 		mutex_lock(&mdev_state->rxtx_lock);
374*4882a593Smuzhiyun 		if (data & (UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT)) {
375*4882a593Smuzhiyun 			/* clear loop back FIFO */
376*4882a593Smuzhiyun 			mdev_state->s[index].rxtx.count = 0;
377*4882a593Smuzhiyun 			mdev_state->s[index].rxtx.head = 0;
378*4882a593Smuzhiyun 			mdev_state->s[index].rxtx.tail = 0;
379*4882a593Smuzhiyun 		}
380*4882a593Smuzhiyun 		mutex_unlock(&mdev_state->rxtx_lock);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 		switch (data & UART_FCR_TRIGGER_MASK) {
383*4882a593Smuzhiyun 		case UART_FCR_TRIGGER_1:
384*4882a593Smuzhiyun 			mdev_state->s[index].intr_trigger_level = 1;
385*4882a593Smuzhiyun 			break;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 		case UART_FCR_TRIGGER_4:
388*4882a593Smuzhiyun 			mdev_state->s[index].intr_trigger_level = 4;
389*4882a593Smuzhiyun 			break;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 		case UART_FCR_TRIGGER_8:
392*4882a593Smuzhiyun 			mdev_state->s[index].intr_trigger_level = 8;
393*4882a593Smuzhiyun 			break;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 		case UART_FCR_TRIGGER_14:
396*4882a593Smuzhiyun 			mdev_state->s[index].intr_trigger_level = 14;
397*4882a593Smuzhiyun 			break;
398*4882a593Smuzhiyun 		}
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 		/*
401*4882a593Smuzhiyun 		 * Set trigger level to 1 otherwise or  implement timer with
402*4882a593Smuzhiyun 		 * timeout of 4 characters and on expiring that timer set
403*4882a593Smuzhiyun 		 * Recevice data timeout in IIR register
404*4882a593Smuzhiyun 		 */
405*4882a593Smuzhiyun 		mdev_state->s[index].intr_trigger_level = 1;
406*4882a593Smuzhiyun 		if (data & UART_FCR_ENABLE_FIFO)
407*4882a593Smuzhiyun 			mdev_state->s[index].max_fifo_size = MAX_FIFO_SIZE;
408*4882a593Smuzhiyun 		else {
409*4882a593Smuzhiyun 			mdev_state->s[index].max_fifo_size = 1;
410*4882a593Smuzhiyun 			mdev_state->s[index].intr_trigger_level = 1;
411*4882a593Smuzhiyun 		}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 		break;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	case UART_LCR:
416*4882a593Smuzhiyun 		if (data & UART_LCR_DLAB) {
417*4882a593Smuzhiyun 			mdev_state->s[index].dlab = true;
418*4882a593Smuzhiyun 			mdev_state->s[index].divisor = 0;
419*4882a593Smuzhiyun 		} else
420*4882a593Smuzhiyun 			mdev_state->s[index].dlab = false;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 		mdev_state->s[index].uart_reg[offset] = data;
423*4882a593Smuzhiyun 		break;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	case UART_MCR:
426*4882a593Smuzhiyun 		mdev_state->s[index].uart_reg[offset] = data;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 		if ((mdev_state->s[index].uart_reg[UART_IER] & UART_IER_MSI) &&
429*4882a593Smuzhiyun 				(data & UART_MCR_OUT2)) {
430*4882a593Smuzhiyun #if defined(DEBUG_INTR)
431*4882a593Smuzhiyun 			pr_err("Serial port %d: MCR_OUT2 write\n", index);
432*4882a593Smuzhiyun #endif
433*4882a593Smuzhiyun 			mtty_trigger_interrupt(mdev_state);
434*4882a593Smuzhiyun 		}
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 		if ((mdev_state->s[index].uart_reg[UART_IER] & UART_IER_MSI) &&
437*4882a593Smuzhiyun 				(data & (UART_MCR_RTS | UART_MCR_DTR))) {
438*4882a593Smuzhiyun #if defined(DEBUG_INTR)
439*4882a593Smuzhiyun 			pr_err("Serial port %d: MCR RTS/DTR write\n", index);
440*4882a593Smuzhiyun #endif
441*4882a593Smuzhiyun 			mtty_trigger_interrupt(mdev_state);
442*4882a593Smuzhiyun 		}
443*4882a593Smuzhiyun 		break;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	case UART_LSR:
446*4882a593Smuzhiyun 	case UART_MSR:
447*4882a593Smuzhiyun 		/* do nothing */
448*4882a593Smuzhiyun 		break;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	case UART_SCR:
451*4882a593Smuzhiyun 		mdev_state->s[index].uart_reg[offset] = data;
452*4882a593Smuzhiyun 		break;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	default:
455*4882a593Smuzhiyun 		break;
456*4882a593Smuzhiyun 	}
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
handle_bar_read(unsigned int index,struct mdev_state * mdev_state,u16 offset,u8 * buf,u32 count)459*4882a593Smuzhiyun static void handle_bar_read(unsigned int index, struct mdev_state *mdev_state,
460*4882a593Smuzhiyun 			    u16 offset, u8 *buf, u32 count)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	/* Handle read requests by guest */
463*4882a593Smuzhiyun 	switch (offset) {
464*4882a593Smuzhiyun 	case UART_RX:
465*4882a593Smuzhiyun 		/* if DLAB set, data is LSB of divisor */
466*4882a593Smuzhiyun 		if (mdev_state->s[index].dlab) {
467*4882a593Smuzhiyun 			*buf  = (u8)mdev_state->s[index].divisor;
468*4882a593Smuzhiyun 			break;
469*4882a593Smuzhiyun 		}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 		mutex_lock(&mdev_state->rxtx_lock);
472*4882a593Smuzhiyun 		/* return data in tx buffer */
473*4882a593Smuzhiyun 		if (mdev_state->s[index].rxtx.head !=
474*4882a593Smuzhiyun 				 mdev_state->s[index].rxtx.tail) {
475*4882a593Smuzhiyun 			*buf = mdev_state->s[index].rxtx.fifo[
476*4882a593Smuzhiyun 						mdev_state->s[index].rxtx.tail];
477*4882a593Smuzhiyun 			mdev_state->s[index].rxtx.count--;
478*4882a593Smuzhiyun 			CIRCULAR_BUF_INC_IDX(mdev_state->s[index].rxtx.tail);
479*4882a593Smuzhiyun 		}
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 		if (mdev_state->s[index].rxtx.head ==
482*4882a593Smuzhiyun 				mdev_state->s[index].rxtx.tail) {
483*4882a593Smuzhiyun 		/*
484*4882a593Smuzhiyun 		 *  Trigger interrupt if tx buffer empty interrupt is
485*4882a593Smuzhiyun 		 *  enabled and fifo is empty
486*4882a593Smuzhiyun 		 */
487*4882a593Smuzhiyun #if defined(DEBUG_INTR)
488*4882a593Smuzhiyun 			pr_err("Serial port %d: Buffer Empty\n", index);
489*4882a593Smuzhiyun #endif
490*4882a593Smuzhiyun 			if (mdev_state->s[index].uart_reg[UART_IER] &
491*4882a593Smuzhiyun 							 UART_IER_THRI)
492*4882a593Smuzhiyun 				mtty_trigger_interrupt(mdev_state);
493*4882a593Smuzhiyun 		}
494*4882a593Smuzhiyun 		mutex_unlock(&mdev_state->rxtx_lock);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 		break;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	case UART_IER:
499*4882a593Smuzhiyun 		if (mdev_state->s[index].dlab) {
500*4882a593Smuzhiyun 			*buf = (u8)(mdev_state->s[index].divisor >> 8);
501*4882a593Smuzhiyun 			break;
502*4882a593Smuzhiyun 		}
503*4882a593Smuzhiyun 		*buf = mdev_state->s[index].uart_reg[offset] & 0x0f;
504*4882a593Smuzhiyun 		break;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	case UART_IIR:
507*4882a593Smuzhiyun 	{
508*4882a593Smuzhiyun 		u8 ier = mdev_state->s[index].uart_reg[UART_IER];
509*4882a593Smuzhiyun 		*buf = 0;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 		mutex_lock(&mdev_state->rxtx_lock);
512*4882a593Smuzhiyun 		/* Interrupt priority 1: Parity, overrun, framing or break */
513*4882a593Smuzhiyun 		if ((ier & UART_IER_RLSI) && mdev_state->s[index].overrun)
514*4882a593Smuzhiyun 			*buf |= UART_IIR_RLSI;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 		/* Interrupt priority 2: Fifo trigger level reached */
517*4882a593Smuzhiyun 		if ((ier & UART_IER_RDI) &&
518*4882a593Smuzhiyun 		    (mdev_state->s[index].rxtx.count >=
519*4882a593Smuzhiyun 		      mdev_state->s[index].intr_trigger_level))
520*4882a593Smuzhiyun 			*buf |= UART_IIR_RDI;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 		/* Interrupt priotiry 3: transmitter holding register empty */
523*4882a593Smuzhiyun 		if ((ier & UART_IER_THRI) &&
524*4882a593Smuzhiyun 		    (mdev_state->s[index].rxtx.head ==
525*4882a593Smuzhiyun 				mdev_state->s[index].rxtx.tail))
526*4882a593Smuzhiyun 			*buf |= UART_IIR_THRI;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 		/* Interrupt priotiry 4: Modem status: CTS, DSR, RI or DCD  */
529*4882a593Smuzhiyun 		if ((ier & UART_IER_MSI) &&
530*4882a593Smuzhiyun 		    (mdev_state->s[index].uart_reg[UART_MCR] &
531*4882a593Smuzhiyun 				 (UART_MCR_RTS | UART_MCR_DTR)))
532*4882a593Smuzhiyun 			*buf |= UART_IIR_MSI;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 		/* bit0: 0=> interrupt pending, 1=> no interrupt is pending */
535*4882a593Smuzhiyun 		if (*buf == 0)
536*4882a593Smuzhiyun 			*buf = UART_IIR_NO_INT;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 		/* set bit 6 & 7 to be 16550 compatible */
539*4882a593Smuzhiyun 		*buf |= 0xC0;
540*4882a593Smuzhiyun 		mutex_unlock(&mdev_state->rxtx_lock);
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 	break;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	case UART_LCR:
545*4882a593Smuzhiyun 	case UART_MCR:
546*4882a593Smuzhiyun 		*buf = mdev_state->s[index].uart_reg[offset];
547*4882a593Smuzhiyun 		break;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	case UART_LSR:
550*4882a593Smuzhiyun 	{
551*4882a593Smuzhiyun 		u8 lsr = 0;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 		mutex_lock(&mdev_state->rxtx_lock);
554*4882a593Smuzhiyun 		/* atleast one char in FIFO */
555*4882a593Smuzhiyun 		if (mdev_state->s[index].rxtx.head !=
556*4882a593Smuzhiyun 				 mdev_state->s[index].rxtx.tail)
557*4882a593Smuzhiyun 			lsr |= UART_LSR_DR;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 		/* if FIFO overrun */
560*4882a593Smuzhiyun 		if (mdev_state->s[index].overrun)
561*4882a593Smuzhiyun 			lsr |= UART_LSR_OE;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 		/* transmit FIFO empty and tramsitter empty */
564*4882a593Smuzhiyun 		if (mdev_state->s[index].rxtx.head ==
565*4882a593Smuzhiyun 				 mdev_state->s[index].rxtx.tail)
566*4882a593Smuzhiyun 			lsr |= UART_LSR_TEMT | UART_LSR_THRE;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 		mutex_unlock(&mdev_state->rxtx_lock);
569*4882a593Smuzhiyun 		*buf = lsr;
570*4882a593Smuzhiyun 		break;
571*4882a593Smuzhiyun 	}
572*4882a593Smuzhiyun 	case UART_MSR:
573*4882a593Smuzhiyun 		*buf = UART_MSR_DSR | UART_MSR_DDSR | UART_MSR_DCD;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 		mutex_lock(&mdev_state->rxtx_lock);
576*4882a593Smuzhiyun 		/* if AFE is 1 and FIFO have space, set CTS bit */
577*4882a593Smuzhiyun 		if (mdev_state->s[index].uart_reg[UART_MCR] &
578*4882a593Smuzhiyun 						 UART_MCR_AFE) {
579*4882a593Smuzhiyun 			if (mdev_state->s[index].rxtx.count <
580*4882a593Smuzhiyun 					mdev_state->s[index].max_fifo_size)
581*4882a593Smuzhiyun 				*buf |= UART_MSR_CTS | UART_MSR_DCTS;
582*4882a593Smuzhiyun 		} else
583*4882a593Smuzhiyun 			*buf |= UART_MSR_CTS | UART_MSR_DCTS;
584*4882a593Smuzhiyun 		mutex_unlock(&mdev_state->rxtx_lock);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 		break;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	case UART_SCR:
589*4882a593Smuzhiyun 		*buf = mdev_state->s[index].uart_reg[offset];
590*4882a593Smuzhiyun 		break;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	default:
593*4882a593Smuzhiyun 		break;
594*4882a593Smuzhiyun 	}
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
mdev_read_base(struct mdev_state * mdev_state)597*4882a593Smuzhiyun static void mdev_read_base(struct mdev_state *mdev_state)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun 	int index, pos;
600*4882a593Smuzhiyun 	u32 start_lo, start_hi;
601*4882a593Smuzhiyun 	u32 mem_type;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	pos = PCI_BASE_ADDRESS_0;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	for (index = 0; index <= VFIO_PCI_BAR5_REGION_INDEX; index++) {
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 		if (!mdev_state->region_info[index].size)
608*4882a593Smuzhiyun 			continue;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 		start_lo = (*(u32 *)(mdev_state->vconfig + pos)) &
611*4882a593Smuzhiyun 			PCI_BASE_ADDRESS_MEM_MASK;
612*4882a593Smuzhiyun 		mem_type = (*(u32 *)(mdev_state->vconfig + pos)) &
613*4882a593Smuzhiyun 			PCI_BASE_ADDRESS_MEM_TYPE_MASK;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 		switch (mem_type) {
616*4882a593Smuzhiyun 		case PCI_BASE_ADDRESS_MEM_TYPE_64:
617*4882a593Smuzhiyun 			start_hi = (*(u32 *)(mdev_state->vconfig + pos + 4));
618*4882a593Smuzhiyun 			pos += 4;
619*4882a593Smuzhiyun 			break;
620*4882a593Smuzhiyun 		case PCI_BASE_ADDRESS_MEM_TYPE_32:
621*4882a593Smuzhiyun 		case PCI_BASE_ADDRESS_MEM_TYPE_1M:
622*4882a593Smuzhiyun 			/* 1M mem BAR treated as 32-bit BAR */
623*4882a593Smuzhiyun 		default:
624*4882a593Smuzhiyun 			/* mem unknown type treated as 32-bit BAR */
625*4882a593Smuzhiyun 			start_hi = 0;
626*4882a593Smuzhiyun 			break;
627*4882a593Smuzhiyun 		}
628*4882a593Smuzhiyun 		pos += 4;
629*4882a593Smuzhiyun 		mdev_state->region_info[index].start = ((u64)start_hi << 32) |
630*4882a593Smuzhiyun 							start_lo;
631*4882a593Smuzhiyun 	}
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun 
mdev_access(struct mdev_device * mdev,u8 * buf,size_t count,loff_t pos,bool is_write)634*4882a593Smuzhiyun static ssize_t mdev_access(struct mdev_device *mdev, u8 *buf, size_t count,
635*4882a593Smuzhiyun 			   loff_t pos, bool is_write)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun 	struct mdev_state *mdev_state;
638*4882a593Smuzhiyun 	unsigned int index;
639*4882a593Smuzhiyun 	loff_t offset;
640*4882a593Smuzhiyun 	int ret = 0;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	if (!mdev || !buf)
643*4882a593Smuzhiyun 		return -EINVAL;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	mdev_state = mdev_get_drvdata(mdev);
646*4882a593Smuzhiyun 	if (!mdev_state) {
647*4882a593Smuzhiyun 		pr_err("%s mdev_state not found\n", __func__);
648*4882a593Smuzhiyun 		return -EINVAL;
649*4882a593Smuzhiyun 	}
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	mutex_lock(&mdev_state->ops_lock);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	index = MTTY_VFIO_PCI_OFFSET_TO_INDEX(pos);
654*4882a593Smuzhiyun 	offset = pos & MTTY_VFIO_PCI_OFFSET_MASK;
655*4882a593Smuzhiyun 	switch (index) {
656*4882a593Smuzhiyun 	case VFIO_PCI_CONFIG_REGION_INDEX:
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun #if defined(DEBUG)
659*4882a593Smuzhiyun 		pr_info("%s: PCI config space %s at offset 0x%llx\n",
660*4882a593Smuzhiyun 			 __func__, is_write ? "write" : "read", offset);
661*4882a593Smuzhiyun #endif
662*4882a593Smuzhiyun 		if (is_write) {
663*4882a593Smuzhiyun 			dump_buffer(buf, count);
664*4882a593Smuzhiyun 			handle_pci_cfg_write(mdev_state, offset, buf, count);
665*4882a593Smuzhiyun 		} else {
666*4882a593Smuzhiyun 			memcpy(buf, (mdev_state->vconfig + offset), count);
667*4882a593Smuzhiyun 			dump_buffer(buf, count);
668*4882a593Smuzhiyun 		}
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 		break;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	case VFIO_PCI_BAR0_REGION_INDEX ... VFIO_PCI_BAR5_REGION_INDEX:
673*4882a593Smuzhiyun 		if (!mdev_state->region_info[index].start)
674*4882a593Smuzhiyun 			mdev_read_base(mdev_state);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 		if (is_write) {
677*4882a593Smuzhiyun 			dump_buffer(buf, count);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun #if defined(DEBUG_REGS)
680*4882a593Smuzhiyun 			pr_info("%s: BAR%d  WR @0x%llx %s val:0x%02x dlab:%d\n",
681*4882a593Smuzhiyun 				__func__, index, offset, wr_reg[offset],
682*4882a593Smuzhiyun 				*buf, mdev_state->s[index].dlab);
683*4882a593Smuzhiyun #endif
684*4882a593Smuzhiyun 			handle_bar_write(index, mdev_state, offset, buf, count);
685*4882a593Smuzhiyun 		} else {
686*4882a593Smuzhiyun 			handle_bar_read(index, mdev_state, offset, buf, count);
687*4882a593Smuzhiyun 			dump_buffer(buf, count);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun #if defined(DEBUG_REGS)
690*4882a593Smuzhiyun 			pr_info("%s: BAR%d  RD @0x%llx %s val:0x%02x dlab:%d\n",
691*4882a593Smuzhiyun 				__func__, index, offset, rd_reg[offset],
692*4882a593Smuzhiyun 				*buf, mdev_state->s[index].dlab);
693*4882a593Smuzhiyun #endif
694*4882a593Smuzhiyun 		}
695*4882a593Smuzhiyun 		break;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	default:
698*4882a593Smuzhiyun 		ret = -1;
699*4882a593Smuzhiyun 		goto accessfailed;
700*4882a593Smuzhiyun 	}
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	ret = count;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun accessfailed:
706*4882a593Smuzhiyun 	mutex_unlock(&mdev_state->ops_lock);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	return ret;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
mtty_create(struct kobject * kobj,struct mdev_device * mdev)711*4882a593Smuzhiyun static int mtty_create(struct kobject *kobj, struct mdev_device *mdev)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun 	struct mdev_state *mdev_state;
714*4882a593Smuzhiyun 	char name[MTTY_STRING_LEN];
715*4882a593Smuzhiyun 	int nr_ports = 0, i;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	if (!mdev)
718*4882a593Smuzhiyun 		return -EINVAL;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
721*4882a593Smuzhiyun 		snprintf(name, MTTY_STRING_LEN, "%s-%d",
722*4882a593Smuzhiyun 			dev_driver_string(mdev_parent_dev(mdev)), i + 1);
723*4882a593Smuzhiyun 		if (!strcmp(kobj->name, name)) {
724*4882a593Smuzhiyun 			nr_ports = i + 1;
725*4882a593Smuzhiyun 			break;
726*4882a593Smuzhiyun 		}
727*4882a593Smuzhiyun 	}
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	if (!nr_ports)
730*4882a593Smuzhiyun 		return -EINVAL;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	mdev_state = kzalloc(sizeof(struct mdev_state), GFP_KERNEL);
733*4882a593Smuzhiyun 	if (mdev_state == NULL)
734*4882a593Smuzhiyun 		return -ENOMEM;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	mdev_state->nr_ports = nr_ports;
737*4882a593Smuzhiyun 	mdev_state->irq_index = -1;
738*4882a593Smuzhiyun 	mdev_state->s[0].max_fifo_size = MAX_FIFO_SIZE;
739*4882a593Smuzhiyun 	mdev_state->s[1].max_fifo_size = MAX_FIFO_SIZE;
740*4882a593Smuzhiyun 	mutex_init(&mdev_state->rxtx_lock);
741*4882a593Smuzhiyun 	mdev_state->vconfig = kzalloc(MTTY_CONFIG_SPACE_SIZE, GFP_KERNEL);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	if (mdev_state->vconfig == NULL) {
744*4882a593Smuzhiyun 		kfree(mdev_state);
745*4882a593Smuzhiyun 		return -ENOMEM;
746*4882a593Smuzhiyun 	}
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	mutex_init(&mdev_state->ops_lock);
749*4882a593Smuzhiyun 	mdev_state->mdev = mdev;
750*4882a593Smuzhiyun 	mdev_set_drvdata(mdev, mdev_state);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	mtty_create_config_space(mdev_state);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	mutex_lock(&mdev_list_lock);
755*4882a593Smuzhiyun 	list_add(&mdev_state->next, &mdev_devices_list);
756*4882a593Smuzhiyun 	mutex_unlock(&mdev_list_lock);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	return 0;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun 
mtty_remove(struct mdev_device * mdev)761*4882a593Smuzhiyun static int mtty_remove(struct mdev_device *mdev)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun 	struct mdev_state *mds, *tmp_mds;
764*4882a593Smuzhiyun 	struct mdev_state *mdev_state = mdev_get_drvdata(mdev);
765*4882a593Smuzhiyun 	int ret = -EINVAL;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	mutex_lock(&mdev_list_lock);
768*4882a593Smuzhiyun 	list_for_each_entry_safe(mds, tmp_mds, &mdev_devices_list, next) {
769*4882a593Smuzhiyun 		if (mdev_state == mds) {
770*4882a593Smuzhiyun 			list_del(&mdev_state->next);
771*4882a593Smuzhiyun 			mdev_set_drvdata(mdev, NULL);
772*4882a593Smuzhiyun 			kfree(mdev_state->vconfig);
773*4882a593Smuzhiyun 			kfree(mdev_state);
774*4882a593Smuzhiyun 			ret = 0;
775*4882a593Smuzhiyun 			break;
776*4882a593Smuzhiyun 		}
777*4882a593Smuzhiyun 	}
778*4882a593Smuzhiyun 	mutex_unlock(&mdev_list_lock);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	return ret;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun 
mtty_reset(struct mdev_device * mdev)783*4882a593Smuzhiyun static int mtty_reset(struct mdev_device *mdev)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	struct mdev_state *mdev_state;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	if (!mdev)
788*4882a593Smuzhiyun 		return -EINVAL;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	mdev_state = mdev_get_drvdata(mdev);
791*4882a593Smuzhiyun 	if (!mdev_state)
792*4882a593Smuzhiyun 		return -EINVAL;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	pr_info("%s: called\n", __func__);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	return 0;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun 
mtty_read(struct mdev_device * mdev,char __user * buf,size_t count,loff_t * ppos)799*4882a593Smuzhiyun static ssize_t mtty_read(struct mdev_device *mdev, char __user *buf,
800*4882a593Smuzhiyun 			 size_t count, loff_t *ppos)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun 	unsigned int done = 0;
803*4882a593Smuzhiyun 	int ret;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	while (count) {
806*4882a593Smuzhiyun 		size_t filled;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 		if (count >= 4 && !(*ppos % 4)) {
809*4882a593Smuzhiyun 			u32 val;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 			ret =  mdev_access(mdev, (u8 *)&val, sizeof(val),
812*4882a593Smuzhiyun 					   *ppos, false);
813*4882a593Smuzhiyun 			if (ret <= 0)
814*4882a593Smuzhiyun 				goto read_err;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 			if (copy_to_user(buf, &val, sizeof(val)))
817*4882a593Smuzhiyun 				goto read_err;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 			filled = 4;
820*4882a593Smuzhiyun 		} else if (count >= 2 && !(*ppos % 2)) {
821*4882a593Smuzhiyun 			u16 val;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 			ret = mdev_access(mdev, (u8 *)&val, sizeof(val),
824*4882a593Smuzhiyun 					  *ppos, false);
825*4882a593Smuzhiyun 			if (ret <= 0)
826*4882a593Smuzhiyun 				goto read_err;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 			if (copy_to_user(buf, &val, sizeof(val)))
829*4882a593Smuzhiyun 				goto read_err;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 			filled = 2;
832*4882a593Smuzhiyun 		} else {
833*4882a593Smuzhiyun 			u8 val;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 			ret = mdev_access(mdev, (u8 *)&val, sizeof(val),
836*4882a593Smuzhiyun 					  *ppos, false);
837*4882a593Smuzhiyun 			if (ret <= 0)
838*4882a593Smuzhiyun 				goto read_err;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 			if (copy_to_user(buf, &val, sizeof(val)))
841*4882a593Smuzhiyun 				goto read_err;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 			filled = 1;
844*4882a593Smuzhiyun 		}
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 		count -= filled;
847*4882a593Smuzhiyun 		done += filled;
848*4882a593Smuzhiyun 		*ppos += filled;
849*4882a593Smuzhiyun 		buf += filled;
850*4882a593Smuzhiyun 	}
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	return done;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun read_err:
855*4882a593Smuzhiyun 	return -EFAULT;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun 
mtty_write(struct mdev_device * mdev,const char __user * buf,size_t count,loff_t * ppos)858*4882a593Smuzhiyun static ssize_t mtty_write(struct mdev_device *mdev, const char __user *buf,
859*4882a593Smuzhiyun 		   size_t count, loff_t *ppos)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	unsigned int done = 0;
862*4882a593Smuzhiyun 	int ret;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	while (count) {
865*4882a593Smuzhiyun 		size_t filled;
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 		if (count >= 4 && !(*ppos % 4)) {
868*4882a593Smuzhiyun 			u32 val;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 			if (copy_from_user(&val, buf, sizeof(val)))
871*4882a593Smuzhiyun 				goto write_err;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 			ret = mdev_access(mdev, (u8 *)&val, sizeof(val),
874*4882a593Smuzhiyun 					  *ppos, true);
875*4882a593Smuzhiyun 			if (ret <= 0)
876*4882a593Smuzhiyun 				goto write_err;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 			filled = 4;
879*4882a593Smuzhiyun 		} else if (count >= 2 && !(*ppos % 2)) {
880*4882a593Smuzhiyun 			u16 val;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 			if (copy_from_user(&val, buf, sizeof(val)))
883*4882a593Smuzhiyun 				goto write_err;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 			ret = mdev_access(mdev, (u8 *)&val, sizeof(val),
886*4882a593Smuzhiyun 					  *ppos, true);
887*4882a593Smuzhiyun 			if (ret <= 0)
888*4882a593Smuzhiyun 				goto write_err;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 			filled = 2;
891*4882a593Smuzhiyun 		} else {
892*4882a593Smuzhiyun 			u8 val;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 			if (copy_from_user(&val, buf, sizeof(val)))
895*4882a593Smuzhiyun 				goto write_err;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 			ret = mdev_access(mdev, (u8 *)&val, sizeof(val),
898*4882a593Smuzhiyun 					  *ppos, true);
899*4882a593Smuzhiyun 			if (ret <= 0)
900*4882a593Smuzhiyun 				goto write_err;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 			filled = 1;
903*4882a593Smuzhiyun 		}
904*4882a593Smuzhiyun 		count -= filled;
905*4882a593Smuzhiyun 		done += filled;
906*4882a593Smuzhiyun 		*ppos += filled;
907*4882a593Smuzhiyun 		buf += filled;
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	return done;
911*4882a593Smuzhiyun write_err:
912*4882a593Smuzhiyun 	return -EFAULT;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
mtty_set_irqs(struct mdev_device * mdev,uint32_t flags,unsigned int index,unsigned int start,unsigned int count,void * data)915*4882a593Smuzhiyun static int mtty_set_irqs(struct mdev_device *mdev, uint32_t flags,
916*4882a593Smuzhiyun 			 unsigned int index, unsigned int start,
917*4882a593Smuzhiyun 			 unsigned int count, void *data)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun 	int ret = 0;
920*4882a593Smuzhiyun 	struct mdev_state *mdev_state;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	if (!mdev)
923*4882a593Smuzhiyun 		return -EINVAL;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	mdev_state = mdev_get_drvdata(mdev);
926*4882a593Smuzhiyun 	if (!mdev_state)
927*4882a593Smuzhiyun 		return -EINVAL;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	mutex_lock(&mdev_state->ops_lock);
930*4882a593Smuzhiyun 	switch (index) {
931*4882a593Smuzhiyun 	case VFIO_PCI_INTX_IRQ_INDEX:
932*4882a593Smuzhiyun 		switch (flags & VFIO_IRQ_SET_ACTION_TYPE_MASK) {
933*4882a593Smuzhiyun 		case VFIO_IRQ_SET_ACTION_MASK:
934*4882a593Smuzhiyun 		case VFIO_IRQ_SET_ACTION_UNMASK:
935*4882a593Smuzhiyun 			break;
936*4882a593Smuzhiyun 		case VFIO_IRQ_SET_ACTION_TRIGGER:
937*4882a593Smuzhiyun 		{
938*4882a593Smuzhiyun 			if (flags & VFIO_IRQ_SET_DATA_NONE) {
939*4882a593Smuzhiyun 				pr_info("%s: disable INTx\n", __func__);
940*4882a593Smuzhiyun 				if (mdev_state->intx_evtfd)
941*4882a593Smuzhiyun 					eventfd_ctx_put(mdev_state->intx_evtfd);
942*4882a593Smuzhiyun 				break;
943*4882a593Smuzhiyun 			}
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 			if (flags & VFIO_IRQ_SET_DATA_EVENTFD) {
946*4882a593Smuzhiyun 				int fd = *(int *)data;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 				if (fd > 0) {
949*4882a593Smuzhiyun 					struct eventfd_ctx *evt;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 					evt = eventfd_ctx_fdget(fd);
952*4882a593Smuzhiyun 					if (IS_ERR(evt)) {
953*4882a593Smuzhiyun 						ret = PTR_ERR(evt);
954*4882a593Smuzhiyun 						break;
955*4882a593Smuzhiyun 					}
956*4882a593Smuzhiyun 					mdev_state->intx_evtfd = evt;
957*4882a593Smuzhiyun 					mdev_state->irq_fd = fd;
958*4882a593Smuzhiyun 					mdev_state->irq_index = index;
959*4882a593Smuzhiyun 					break;
960*4882a593Smuzhiyun 				}
961*4882a593Smuzhiyun 			}
962*4882a593Smuzhiyun 			break;
963*4882a593Smuzhiyun 		}
964*4882a593Smuzhiyun 		}
965*4882a593Smuzhiyun 		break;
966*4882a593Smuzhiyun 	case VFIO_PCI_MSI_IRQ_INDEX:
967*4882a593Smuzhiyun 		switch (flags & VFIO_IRQ_SET_ACTION_TYPE_MASK) {
968*4882a593Smuzhiyun 		case VFIO_IRQ_SET_ACTION_MASK:
969*4882a593Smuzhiyun 		case VFIO_IRQ_SET_ACTION_UNMASK:
970*4882a593Smuzhiyun 			break;
971*4882a593Smuzhiyun 		case VFIO_IRQ_SET_ACTION_TRIGGER:
972*4882a593Smuzhiyun 			if (flags & VFIO_IRQ_SET_DATA_NONE) {
973*4882a593Smuzhiyun 				if (mdev_state->msi_evtfd)
974*4882a593Smuzhiyun 					eventfd_ctx_put(mdev_state->msi_evtfd);
975*4882a593Smuzhiyun 				pr_info("%s: disable MSI\n", __func__);
976*4882a593Smuzhiyun 				mdev_state->irq_index = VFIO_PCI_INTX_IRQ_INDEX;
977*4882a593Smuzhiyun 				break;
978*4882a593Smuzhiyun 			}
979*4882a593Smuzhiyun 			if (flags & VFIO_IRQ_SET_DATA_EVENTFD) {
980*4882a593Smuzhiyun 				int fd = *(int *)data;
981*4882a593Smuzhiyun 				struct eventfd_ctx *evt;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 				if (fd <= 0)
984*4882a593Smuzhiyun 					break;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 				if (mdev_state->msi_evtfd)
987*4882a593Smuzhiyun 					break;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 				evt = eventfd_ctx_fdget(fd);
990*4882a593Smuzhiyun 				if (IS_ERR(evt)) {
991*4882a593Smuzhiyun 					ret = PTR_ERR(evt);
992*4882a593Smuzhiyun 					break;
993*4882a593Smuzhiyun 				}
994*4882a593Smuzhiyun 				mdev_state->msi_evtfd = evt;
995*4882a593Smuzhiyun 				mdev_state->irq_fd = fd;
996*4882a593Smuzhiyun 				mdev_state->irq_index = index;
997*4882a593Smuzhiyun 			}
998*4882a593Smuzhiyun 			break;
999*4882a593Smuzhiyun 	}
1000*4882a593Smuzhiyun 	break;
1001*4882a593Smuzhiyun 	case VFIO_PCI_MSIX_IRQ_INDEX:
1002*4882a593Smuzhiyun 		pr_info("%s: MSIX_IRQ\n", __func__);
1003*4882a593Smuzhiyun 		break;
1004*4882a593Smuzhiyun 	case VFIO_PCI_ERR_IRQ_INDEX:
1005*4882a593Smuzhiyun 		pr_info("%s: ERR_IRQ\n", __func__);
1006*4882a593Smuzhiyun 		break;
1007*4882a593Smuzhiyun 	case VFIO_PCI_REQ_IRQ_INDEX:
1008*4882a593Smuzhiyun 		pr_info("%s: REQ_IRQ\n", __func__);
1009*4882a593Smuzhiyun 		break;
1010*4882a593Smuzhiyun 	}
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	mutex_unlock(&mdev_state->ops_lock);
1013*4882a593Smuzhiyun 	return ret;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun 
mtty_trigger_interrupt(struct mdev_state * mdev_state)1016*4882a593Smuzhiyun static int mtty_trigger_interrupt(struct mdev_state *mdev_state)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun 	int ret = -1;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	if ((mdev_state->irq_index == VFIO_PCI_MSI_IRQ_INDEX) &&
1021*4882a593Smuzhiyun 	    (!mdev_state->msi_evtfd))
1022*4882a593Smuzhiyun 		return -EINVAL;
1023*4882a593Smuzhiyun 	else if ((mdev_state->irq_index == VFIO_PCI_INTX_IRQ_INDEX) &&
1024*4882a593Smuzhiyun 		 (!mdev_state->intx_evtfd)) {
1025*4882a593Smuzhiyun 		pr_info("%s: Intr eventfd not found\n", __func__);
1026*4882a593Smuzhiyun 		return -EINVAL;
1027*4882a593Smuzhiyun 	}
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	if (mdev_state->irq_index == VFIO_PCI_MSI_IRQ_INDEX)
1030*4882a593Smuzhiyun 		ret = eventfd_signal(mdev_state->msi_evtfd, 1);
1031*4882a593Smuzhiyun 	else
1032*4882a593Smuzhiyun 		ret = eventfd_signal(mdev_state->intx_evtfd, 1);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun #if defined(DEBUG_INTR)
1035*4882a593Smuzhiyun 	pr_info("Intx triggered\n");
1036*4882a593Smuzhiyun #endif
1037*4882a593Smuzhiyun 	if (ret != 1)
1038*4882a593Smuzhiyun 		pr_err("%s: eventfd signal failed (%d)\n", __func__, ret);
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	return ret;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun 
mtty_get_region_info(struct mdev_device * mdev,struct vfio_region_info * region_info,u16 * cap_type_id,void ** cap_type)1043*4882a593Smuzhiyun static int mtty_get_region_info(struct mdev_device *mdev,
1044*4882a593Smuzhiyun 			 struct vfio_region_info *region_info,
1045*4882a593Smuzhiyun 			 u16 *cap_type_id, void **cap_type)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun 	unsigned int size = 0;
1048*4882a593Smuzhiyun 	struct mdev_state *mdev_state;
1049*4882a593Smuzhiyun 	u32 bar_index;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	if (!mdev)
1052*4882a593Smuzhiyun 		return -EINVAL;
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	mdev_state = mdev_get_drvdata(mdev);
1055*4882a593Smuzhiyun 	if (!mdev_state)
1056*4882a593Smuzhiyun 		return -EINVAL;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	bar_index = region_info->index;
1059*4882a593Smuzhiyun 	if (bar_index >= VFIO_PCI_NUM_REGIONS)
1060*4882a593Smuzhiyun 		return -EINVAL;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	mutex_lock(&mdev_state->ops_lock);
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	switch (bar_index) {
1065*4882a593Smuzhiyun 	case VFIO_PCI_CONFIG_REGION_INDEX:
1066*4882a593Smuzhiyun 		size = MTTY_CONFIG_SPACE_SIZE;
1067*4882a593Smuzhiyun 		break;
1068*4882a593Smuzhiyun 	case VFIO_PCI_BAR0_REGION_INDEX:
1069*4882a593Smuzhiyun 		size = MTTY_IO_BAR_SIZE;
1070*4882a593Smuzhiyun 		break;
1071*4882a593Smuzhiyun 	case VFIO_PCI_BAR1_REGION_INDEX:
1072*4882a593Smuzhiyun 		if (mdev_state->nr_ports == 2)
1073*4882a593Smuzhiyun 			size = MTTY_IO_BAR_SIZE;
1074*4882a593Smuzhiyun 		break;
1075*4882a593Smuzhiyun 	default:
1076*4882a593Smuzhiyun 		size = 0;
1077*4882a593Smuzhiyun 		break;
1078*4882a593Smuzhiyun 	}
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	mdev_state->region_info[bar_index].size = size;
1081*4882a593Smuzhiyun 	mdev_state->region_info[bar_index].vfio_offset =
1082*4882a593Smuzhiyun 		MTTY_VFIO_PCI_INDEX_TO_OFFSET(bar_index);
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	region_info->size = size;
1085*4882a593Smuzhiyun 	region_info->offset = MTTY_VFIO_PCI_INDEX_TO_OFFSET(bar_index);
1086*4882a593Smuzhiyun 	region_info->flags = VFIO_REGION_INFO_FLAG_READ |
1087*4882a593Smuzhiyun 		VFIO_REGION_INFO_FLAG_WRITE;
1088*4882a593Smuzhiyun 	mutex_unlock(&mdev_state->ops_lock);
1089*4882a593Smuzhiyun 	return 0;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun 
mtty_get_irq_info(struct mdev_device * mdev,struct vfio_irq_info * irq_info)1092*4882a593Smuzhiyun static int mtty_get_irq_info(struct mdev_device *mdev,
1093*4882a593Smuzhiyun 			     struct vfio_irq_info *irq_info)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun 	switch (irq_info->index) {
1096*4882a593Smuzhiyun 	case VFIO_PCI_INTX_IRQ_INDEX:
1097*4882a593Smuzhiyun 	case VFIO_PCI_MSI_IRQ_INDEX:
1098*4882a593Smuzhiyun 	case VFIO_PCI_REQ_IRQ_INDEX:
1099*4882a593Smuzhiyun 		break;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	default:
1102*4882a593Smuzhiyun 		return -EINVAL;
1103*4882a593Smuzhiyun 	}
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	irq_info->flags = VFIO_IRQ_INFO_EVENTFD;
1106*4882a593Smuzhiyun 	irq_info->count = 1;
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	if (irq_info->index == VFIO_PCI_INTX_IRQ_INDEX)
1109*4882a593Smuzhiyun 		irq_info->flags |= (VFIO_IRQ_INFO_MASKABLE |
1110*4882a593Smuzhiyun 				VFIO_IRQ_INFO_AUTOMASKED);
1111*4882a593Smuzhiyun 	else
1112*4882a593Smuzhiyun 		irq_info->flags |= VFIO_IRQ_INFO_NORESIZE;
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	return 0;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun 
mtty_get_device_info(struct mdev_device * mdev,struct vfio_device_info * dev_info)1117*4882a593Smuzhiyun static int mtty_get_device_info(struct mdev_device *mdev,
1118*4882a593Smuzhiyun 			 struct vfio_device_info *dev_info)
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun 	dev_info->flags = VFIO_DEVICE_FLAGS_PCI;
1121*4882a593Smuzhiyun 	dev_info->num_regions = VFIO_PCI_NUM_REGIONS;
1122*4882a593Smuzhiyun 	dev_info->num_irqs = VFIO_PCI_NUM_IRQS;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	return 0;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun 
mtty_ioctl(struct mdev_device * mdev,unsigned int cmd,unsigned long arg)1127*4882a593Smuzhiyun static long mtty_ioctl(struct mdev_device *mdev, unsigned int cmd,
1128*4882a593Smuzhiyun 			unsigned long arg)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun 	int ret = 0;
1131*4882a593Smuzhiyun 	unsigned long minsz;
1132*4882a593Smuzhiyun 	struct mdev_state *mdev_state;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	if (!mdev)
1135*4882a593Smuzhiyun 		return -EINVAL;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	mdev_state = mdev_get_drvdata(mdev);
1138*4882a593Smuzhiyun 	if (!mdev_state)
1139*4882a593Smuzhiyun 		return -ENODEV;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	switch (cmd) {
1142*4882a593Smuzhiyun 	case VFIO_DEVICE_GET_INFO:
1143*4882a593Smuzhiyun 	{
1144*4882a593Smuzhiyun 		struct vfio_device_info info;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 		minsz = offsetofend(struct vfio_device_info, num_irqs);
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 		if (copy_from_user(&info, (void __user *)arg, minsz))
1149*4882a593Smuzhiyun 			return -EFAULT;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 		if (info.argsz < minsz)
1152*4882a593Smuzhiyun 			return -EINVAL;
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 		ret = mtty_get_device_info(mdev, &info);
1155*4882a593Smuzhiyun 		if (ret)
1156*4882a593Smuzhiyun 			return ret;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 		memcpy(&mdev_state->dev_info, &info, sizeof(info));
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 		if (copy_to_user((void __user *)arg, &info, minsz))
1161*4882a593Smuzhiyun 			return -EFAULT;
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 		return 0;
1164*4882a593Smuzhiyun 	}
1165*4882a593Smuzhiyun 	case VFIO_DEVICE_GET_REGION_INFO:
1166*4882a593Smuzhiyun 	{
1167*4882a593Smuzhiyun 		struct vfio_region_info info;
1168*4882a593Smuzhiyun 		u16 cap_type_id = 0;
1169*4882a593Smuzhiyun 		void *cap_type = NULL;
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 		minsz = offsetofend(struct vfio_region_info, offset);
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 		if (copy_from_user(&info, (void __user *)arg, minsz))
1174*4882a593Smuzhiyun 			return -EFAULT;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 		if (info.argsz < minsz)
1177*4882a593Smuzhiyun 			return -EINVAL;
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 		ret = mtty_get_region_info(mdev, &info, &cap_type_id,
1180*4882a593Smuzhiyun 					   &cap_type);
1181*4882a593Smuzhiyun 		if (ret)
1182*4882a593Smuzhiyun 			return ret;
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 		if (copy_to_user((void __user *)arg, &info, minsz))
1185*4882a593Smuzhiyun 			return -EFAULT;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 		return 0;
1188*4882a593Smuzhiyun 	}
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	case VFIO_DEVICE_GET_IRQ_INFO:
1191*4882a593Smuzhiyun 	{
1192*4882a593Smuzhiyun 		struct vfio_irq_info info;
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 		minsz = offsetofend(struct vfio_irq_info, count);
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 		if (copy_from_user(&info, (void __user *)arg, minsz))
1197*4882a593Smuzhiyun 			return -EFAULT;
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 		if ((info.argsz < minsz) ||
1200*4882a593Smuzhiyun 		    (info.index >= mdev_state->dev_info.num_irqs))
1201*4882a593Smuzhiyun 			return -EINVAL;
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 		ret = mtty_get_irq_info(mdev, &info);
1204*4882a593Smuzhiyun 		if (ret)
1205*4882a593Smuzhiyun 			return ret;
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 		if (copy_to_user((void __user *)arg, &info, minsz))
1208*4882a593Smuzhiyun 			return -EFAULT;
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 		return 0;
1211*4882a593Smuzhiyun 	}
1212*4882a593Smuzhiyun 	case VFIO_DEVICE_SET_IRQS:
1213*4882a593Smuzhiyun 	{
1214*4882a593Smuzhiyun 		struct vfio_irq_set hdr;
1215*4882a593Smuzhiyun 		u8 *data = NULL, *ptr = NULL;
1216*4882a593Smuzhiyun 		size_t data_size = 0;
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 		minsz = offsetofend(struct vfio_irq_set, count);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 		if (copy_from_user(&hdr, (void __user *)arg, minsz))
1221*4882a593Smuzhiyun 			return -EFAULT;
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 		ret = vfio_set_irqs_validate_and_prepare(&hdr,
1224*4882a593Smuzhiyun 						mdev_state->dev_info.num_irqs,
1225*4882a593Smuzhiyun 						VFIO_PCI_NUM_IRQS,
1226*4882a593Smuzhiyun 						&data_size);
1227*4882a593Smuzhiyun 		if (ret)
1228*4882a593Smuzhiyun 			return ret;
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 		if (data_size) {
1231*4882a593Smuzhiyun 			ptr = data = memdup_user((void __user *)(arg + minsz),
1232*4882a593Smuzhiyun 						 data_size);
1233*4882a593Smuzhiyun 			if (IS_ERR(data))
1234*4882a593Smuzhiyun 				return PTR_ERR(data);
1235*4882a593Smuzhiyun 		}
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 		ret = mtty_set_irqs(mdev, hdr.flags, hdr.index, hdr.start,
1238*4882a593Smuzhiyun 				    hdr.count, data);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 		kfree(ptr);
1241*4882a593Smuzhiyun 		return ret;
1242*4882a593Smuzhiyun 	}
1243*4882a593Smuzhiyun 	case VFIO_DEVICE_RESET:
1244*4882a593Smuzhiyun 		return mtty_reset(mdev);
1245*4882a593Smuzhiyun 	}
1246*4882a593Smuzhiyun 	return -ENOTTY;
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun 
mtty_open(struct mdev_device * mdev)1249*4882a593Smuzhiyun static int mtty_open(struct mdev_device *mdev)
1250*4882a593Smuzhiyun {
1251*4882a593Smuzhiyun 	pr_info("%s\n", __func__);
1252*4882a593Smuzhiyun 	return 0;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun 
mtty_close(struct mdev_device * mdev)1255*4882a593Smuzhiyun static void mtty_close(struct mdev_device *mdev)
1256*4882a593Smuzhiyun {
1257*4882a593Smuzhiyun 	pr_info("%s\n", __func__);
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun static ssize_t
sample_mtty_dev_show(struct device * dev,struct device_attribute * attr,char * buf)1261*4882a593Smuzhiyun sample_mtty_dev_show(struct device *dev, struct device_attribute *attr,
1262*4882a593Smuzhiyun 		     char *buf)
1263*4882a593Smuzhiyun {
1264*4882a593Smuzhiyun 	return sprintf(buf, "This is phy device\n");
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun static DEVICE_ATTR_RO(sample_mtty_dev);
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun static struct attribute *mtty_dev_attrs[] = {
1270*4882a593Smuzhiyun 	&dev_attr_sample_mtty_dev.attr,
1271*4882a593Smuzhiyun 	NULL,
1272*4882a593Smuzhiyun };
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun static const struct attribute_group mtty_dev_group = {
1275*4882a593Smuzhiyun 	.name  = "mtty_dev",
1276*4882a593Smuzhiyun 	.attrs = mtty_dev_attrs,
1277*4882a593Smuzhiyun };
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun static const struct attribute_group *mtty_dev_groups[] = {
1280*4882a593Smuzhiyun 	&mtty_dev_group,
1281*4882a593Smuzhiyun 	NULL,
1282*4882a593Smuzhiyun };
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun static ssize_t
sample_mdev_dev_show(struct device * dev,struct device_attribute * attr,char * buf)1285*4882a593Smuzhiyun sample_mdev_dev_show(struct device *dev, struct device_attribute *attr,
1286*4882a593Smuzhiyun 		     char *buf)
1287*4882a593Smuzhiyun {
1288*4882a593Smuzhiyun 	if (mdev_from_dev(dev))
1289*4882a593Smuzhiyun 		return sprintf(buf, "This is MDEV %s\n", dev_name(dev));
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	return sprintf(buf, "\n");
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun static DEVICE_ATTR_RO(sample_mdev_dev);
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun static struct attribute *mdev_dev_attrs[] = {
1297*4882a593Smuzhiyun 	&dev_attr_sample_mdev_dev.attr,
1298*4882a593Smuzhiyun 	NULL,
1299*4882a593Smuzhiyun };
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun static const struct attribute_group mdev_dev_group = {
1302*4882a593Smuzhiyun 	.name  = "vendor",
1303*4882a593Smuzhiyun 	.attrs = mdev_dev_attrs,
1304*4882a593Smuzhiyun };
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun static const struct attribute_group *mdev_dev_groups[] = {
1307*4882a593Smuzhiyun 	&mdev_dev_group,
1308*4882a593Smuzhiyun 	NULL,
1309*4882a593Smuzhiyun };
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun static ssize_t
name_show(struct kobject * kobj,struct device * dev,char * buf)1312*4882a593Smuzhiyun name_show(struct kobject *kobj, struct device *dev, char *buf)
1313*4882a593Smuzhiyun {
1314*4882a593Smuzhiyun 	char name[MTTY_STRING_LEN];
1315*4882a593Smuzhiyun 	int i;
1316*4882a593Smuzhiyun 	const char *name_str[2] = {"Single port serial", "Dual port serial"};
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
1319*4882a593Smuzhiyun 		snprintf(name, MTTY_STRING_LEN, "%s-%d",
1320*4882a593Smuzhiyun 			 dev_driver_string(dev), i + 1);
1321*4882a593Smuzhiyun 		if (!strcmp(kobj->name, name))
1322*4882a593Smuzhiyun 			return sprintf(buf, "%s\n", name_str[i]);
1323*4882a593Smuzhiyun 	}
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	return -EINVAL;
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun static MDEV_TYPE_ATTR_RO(name);
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun static ssize_t
available_instances_show(struct kobject * kobj,struct device * dev,char * buf)1331*4882a593Smuzhiyun available_instances_show(struct kobject *kobj, struct device *dev, char *buf)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun 	char name[MTTY_STRING_LEN];
1334*4882a593Smuzhiyun 	int i;
1335*4882a593Smuzhiyun 	struct mdev_state *mds;
1336*4882a593Smuzhiyun 	int ports = 0, used = 0;
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
1339*4882a593Smuzhiyun 		snprintf(name, MTTY_STRING_LEN, "%s-%d",
1340*4882a593Smuzhiyun 			 dev_driver_string(dev), i + 1);
1341*4882a593Smuzhiyun 		if (!strcmp(kobj->name, name)) {
1342*4882a593Smuzhiyun 			ports = i + 1;
1343*4882a593Smuzhiyun 			break;
1344*4882a593Smuzhiyun 		}
1345*4882a593Smuzhiyun 	}
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	if (!ports)
1348*4882a593Smuzhiyun 		return -EINVAL;
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	list_for_each_entry(mds, &mdev_devices_list, next)
1351*4882a593Smuzhiyun 		used += mds->nr_ports;
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	return sprintf(buf, "%d\n", (MAX_MTTYS - used)/ports);
1354*4882a593Smuzhiyun }
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun static MDEV_TYPE_ATTR_RO(available_instances);
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 
device_api_show(struct kobject * kobj,struct device * dev,char * buf)1359*4882a593Smuzhiyun static ssize_t device_api_show(struct kobject *kobj, struct device *dev,
1360*4882a593Smuzhiyun 			       char *buf)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun 	return sprintf(buf, "%s\n", VFIO_DEVICE_API_PCI_STRING);
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun static MDEV_TYPE_ATTR_RO(device_api);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun static struct attribute *mdev_types_attrs[] = {
1368*4882a593Smuzhiyun 	&mdev_type_attr_name.attr,
1369*4882a593Smuzhiyun 	&mdev_type_attr_device_api.attr,
1370*4882a593Smuzhiyun 	&mdev_type_attr_available_instances.attr,
1371*4882a593Smuzhiyun 	NULL,
1372*4882a593Smuzhiyun };
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun static struct attribute_group mdev_type_group1 = {
1375*4882a593Smuzhiyun 	.name  = "1",
1376*4882a593Smuzhiyun 	.attrs = mdev_types_attrs,
1377*4882a593Smuzhiyun };
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun static struct attribute_group mdev_type_group2 = {
1380*4882a593Smuzhiyun 	.name  = "2",
1381*4882a593Smuzhiyun 	.attrs = mdev_types_attrs,
1382*4882a593Smuzhiyun };
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun static struct attribute_group *mdev_type_groups[] = {
1385*4882a593Smuzhiyun 	&mdev_type_group1,
1386*4882a593Smuzhiyun 	&mdev_type_group2,
1387*4882a593Smuzhiyun 	NULL,
1388*4882a593Smuzhiyun };
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun static const struct mdev_parent_ops mdev_fops = {
1391*4882a593Smuzhiyun 	.owner                  = THIS_MODULE,
1392*4882a593Smuzhiyun 	.dev_attr_groups        = mtty_dev_groups,
1393*4882a593Smuzhiyun 	.mdev_attr_groups       = mdev_dev_groups,
1394*4882a593Smuzhiyun 	.supported_type_groups  = mdev_type_groups,
1395*4882a593Smuzhiyun 	.create                 = mtty_create,
1396*4882a593Smuzhiyun 	.remove			= mtty_remove,
1397*4882a593Smuzhiyun 	.open                   = mtty_open,
1398*4882a593Smuzhiyun 	.release                = mtty_close,
1399*4882a593Smuzhiyun 	.read                   = mtty_read,
1400*4882a593Smuzhiyun 	.write                  = mtty_write,
1401*4882a593Smuzhiyun 	.ioctl		        = mtty_ioctl,
1402*4882a593Smuzhiyun };
1403*4882a593Smuzhiyun 
mtty_device_release(struct device * dev)1404*4882a593Smuzhiyun static void mtty_device_release(struct device *dev)
1405*4882a593Smuzhiyun {
1406*4882a593Smuzhiyun 	dev_dbg(dev, "mtty: released\n");
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun 
mtty_dev_init(void)1409*4882a593Smuzhiyun static int __init mtty_dev_init(void)
1410*4882a593Smuzhiyun {
1411*4882a593Smuzhiyun 	int ret = 0;
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	pr_info("mtty_dev: %s\n", __func__);
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	memset(&mtty_dev, 0, sizeof(mtty_dev));
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	idr_init(&mtty_dev.vd_idr);
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	ret = alloc_chrdev_region(&mtty_dev.vd_devt, 0, MINORMASK + 1,
1420*4882a593Smuzhiyun 				  MTTY_NAME);
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	if (ret < 0) {
1423*4882a593Smuzhiyun 		pr_err("Error: failed to register mtty_dev, err:%d\n", ret);
1424*4882a593Smuzhiyun 		return ret;
1425*4882a593Smuzhiyun 	}
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	cdev_init(&mtty_dev.vd_cdev, &vd_fops);
1428*4882a593Smuzhiyun 	cdev_add(&mtty_dev.vd_cdev, mtty_dev.vd_devt, MINORMASK + 1);
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	pr_info("major_number:%d\n", MAJOR(mtty_dev.vd_devt));
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	mtty_dev.vd_class = class_create(THIS_MODULE, MTTY_CLASS_NAME);
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	if (IS_ERR(mtty_dev.vd_class)) {
1435*4882a593Smuzhiyun 		pr_err("Error: failed to register mtty_dev class\n");
1436*4882a593Smuzhiyun 		ret = PTR_ERR(mtty_dev.vd_class);
1437*4882a593Smuzhiyun 		goto failed1;
1438*4882a593Smuzhiyun 	}
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	mtty_dev.dev.class = mtty_dev.vd_class;
1441*4882a593Smuzhiyun 	mtty_dev.dev.release = mtty_device_release;
1442*4882a593Smuzhiyun 	dev_set_name(&mtty_dev.dev, "%s", MTTY_NAME);
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	ret = device_register(&mtty_dev.dev);
1445*4882a593Smuzhiyun 	if (ret)
1446*4882a593Smuzhiyun 		goto failed2;
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	ret = mdev_register_device(&mtty_dev.dev, &mdev_fops);
1449*4882a593Smuzhiyun 	if (ret)
1450*4882a593Smuzhiyun 		goto failed3;
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	mutex_init(&mdev_list_lock);
1453*4882a593Smuzhiyun 	INIT_LIST_HEAD(&mdev_devices_list);
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	goto all_done;
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun failed3:
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	device_unregister(&mtty_dev.dev);
1460*4882a593Smuzhiyun failed2:
1461*4882a593Smuzhiyun 	class_destroy(mtty_dev.vd_class);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun failed1:
1464*4882a593Smuzhiyun 	cdev_del(&mtty_dev.vd_cdev);
1465*4882a593Smuzhiyun 	unregister_chrdev_region(mtty_dev.vd_devt, MINORMASK + 1);
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun all_done:
1468*4882a593Smuzhiyun 	return ret;
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun 
mtty_dev_exit(void)1471*4882a593Smuzhiyun static void __exit mtty_dev_exit(void)
1472*4882a593Smuzhiyun {
1473*4882a593Smuzhiyun 	mtty_dev.dev.bus = NULL;
1474*4882a593Smuzhiyun 	mdev_unregister_device(&mtty_dev.dev);
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	device_unregister(&mtty_dev.dev);
1477*4882a593Smuzhiyun 	idr_destroy(&mtty_dev.vd_idr);
1478*4882a593Smuzhiyun 	cdev_del(&mtty_dev.vd_cdev);
1479*4882a593Smuzhiyun 	unregister_chrdev_region(mtty_dev.vd_devt, MINORMASK + 1);
1480*4882a593Smuzhiyun 	class_destroy(mtty_dev.vd_class);
1481*4882a593Smuzhiyun 	mtty_dev.vd_class = NULL;
1482*4882a593Smuzhiyun 	pr_info("mtty_dev: Unloaded!\n");
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun module_init(mtty_dev_init)
1486*4882a593Smuzhiyun module_exit(mtty_dev_exit)
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1489*4882a593Smuzhiyun MODULE_INFO(supported, "Test driver that simulate serial port over PCI");
1490*4882a593Smuzhiyun MODULE_VERSION(VERSION_STRING);
1491*4882a593Smuzhiyun MODULE_AUTHOR(DRIVER_AUTHOR);
1492