xref: /OK3568_Linux_fs/kernel/lib/raid6/mmx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /* -*- linux-c -*- ------------------------------------------------------- *
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  *   Copyright 2002 H. Peter Anvin - All Rights Reserved
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * ----------------------------------------------------------------------- */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun  * raid6/mmx.c
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * MMX implementation of RAID-6 syndrome functions
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifdef CONFIG_X86_32
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/raid/pq.h>
17*4882a593Smuzhiyun #include "x86.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* Shared with raid6/sse1.c */
20*4882a593Smuzhiyun const struct raid6_mmx_constants {
21*4882a593Smuzhiyun 	u64 x1d;
22*4882a593Smuzhiyun } raid6_mmx_constants = {
23*4882a593Smuzhiyun 	0x1d1d1d1d1d1d1d1dULL,
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun 
raid6_have_mmx(void)26*4882a593Smuzhiyun static int raid6_have_mmx(void)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	/* Not really "boot_cpu" but "all_cpus" */
29*4882a593Smuzhiyun 	return boot_cpu_has(X86_FEATURE_MMX);
30*4882a593Smuzhiyun }
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun  * Plain MMX implementation
34*4882a593Smuzhiyun  */
raid6_mmx1_gen_syndrome(int disks,size_t bytes,void ** ptrs)35*4882a593Smuzhiyun static void raid6_mmx1_gen_syndrome(int disks, size_t bytes, void **ptrs)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	u8 **dptr = (u8 **)ptrs;
38*4882a593Smuzhiyun 	u8 *p, *q;
39*4882a593Smuzhiyun 	int d, z, z0;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	z0 = disks - 3;		/* Highest data disk */
42*4882a593Smuzhiyun 	p = dptr[z0+1];		/* XOR parity */
43*4882a593Smuzhiyun 	q = dptr[z0+2];		/* RS syndrome */
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	kernel_fpu_begin();
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	asm volatile("movq %0,%%mm0" : : "m" (raid6_mmx_constants.x1d));
48*4882a593Smuzhiyun 	asm volatile("pxor %mm5,%mm5");	/* Zero temp */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	for ( d = 0 ; d < bytes ; d += 8 ) {
51*4882a593Smuzhiyun 		asm volatile("movq %0,%%mm2" : : "m" (dptr[z0][d])); /* P[0] */
52*4882a593Smuzhiyun 		asm volatile("movq %mm2,%mm4");	/* Q[0] */
53*4882a593Smuzhiyun 		for ( z = z0-1 ; z >= 0 ; z-- ) {
54*4882a593Smuzhiyun 			asm volatile("movq %0,%%mm6" : : "m" (dptr[z][d]));
55*4882a593Smuzhiyun 			asm volatile("pcmpgtb %mm4,%mm5");
56*4882a593Smuzhiyun 			asm volatile("paddb %mm4,%mm4");
57*4882a593Smuzhiyun 			asm volatile("pand %mm0,%mm5");
58*4882a593Smuzhiyun 			asm volatile("pxor %mm5,%mm4");
59*4882a593Smuzhiyun 			asm volatile("pxor %mm5,%mm5");
60*4882a593Smuzhiyun 			asm volatile("pxor %mm6,%mm2");
61*4882a593Smuzhiyun 			asm volatile("pxor %mm6,%mm4");
62*4882a593Smuzhiyun 		}
63*4882a593Smuzhiyun 		asm volatile("movq %%mm2,%0" : "=m" (p[d]));
64*4882a593Smuzhiyun 		asm volatile("pxor %mm2,%mm2");
65*4882a593Smuzhiyun 		asm volatile("movq %%mm4,%0" : "=m" (q[d]));
66*4882a593Smuzhiyun 		asm volatile("pxor %mm4,%mm4");
67*4882a593Smuzhiyun 	}
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	kernel_fpu_end();
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun const struct raid6_calls raid6_mmxx1 = {
73*4882a593Smuzhiyun 	raid6_mmx1_gen_syndrome,
74*4882a593Smuzhiyun 	NULL,			/* XOR not yet implemented */
75*4882a593Smuzhiyun 	raid6_have_mmx,
76*4882a593Smuzhiyun 	"mmxx1",
77*4882a593Smuzhiyun 	0
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun  * Unrolled-by-2 MMX implementation
82*4882a593Smuzhiyun  */
raid6_mmx2_gen_syndrome(int disks,size_t bytes,void ** ptrs)83*4882a593Smuzhiyun static void raid6_mmx2_gen_syndrome(int disks, size_t bytes, void **ptrs)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	u8 **dptr = (u8 **)ptrs;
86*4882a593Smuzhiyun 	u8 *p, *q;
87*4882a593Smuzhiyun 	int d, z, z0;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	z0 = disks - 3;		/* Highest data disk */
90*4882a593Smuzhiyun 	p = dptr[z0+1];		/* XOR parity */
91*4882a593Smuzhiyun 	q = dptr[z0+2];		/* RS syndrome */
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	kernel_fpu_begin();
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	asm volatile("movq %0,%%mm0" : : "m" (raid6_mmx_constants.x1d));
96*4882a593Smuzhiyun 	asm volatile("pxor %mm5,%mm5");	/* Zero temp */
97*4882a593Smuzhiyun 	asm volatile("pxor %mm7,%mm7"); /* Zero temp */
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	for ( d = 0 ; d < bytes ; d += 16 ) {
100*4882a593Smuzhiyun 		asm volatile("movq %0,%%mm2" : : "m" (dptr[z0][d])); /* P[0] */
101*4882a593Smuzhiyun 		asm volatile("movq %0,%%mm3" : : "m" (dptr[z0][d+8]));
102*4882a593Smuzhiyun 		asm volatile("movq %mm2,%mm4"); /* Q[0] */
103*4882a593Smuzhiyun 		asm volatile("movq %mm3,%mm6"); /* Q[1] */
104*4882a593Smuzhiyun 		for ( z = z0-1 ; z >= 0 ; z-- ) {
105*4882a593Smuzhiyun 			asm volatile("pcmpgtb %mm4,%mm5");
106*4882a593Smuzhiyun 			asm volatile("pcmpgtb %mm6,%mm7");
107*4882a593Smuzhiyun 			asm volatile("paddb %mm4,%mm4");
108*4882a593Smuzhiyun 			asm volatile("paddb %mm6,%mm6");
109*4882a593Smuzhiyun 			asm volatile("pand %mm0,%mm5");
110*4882a593Smuzhiyun 			asm volatile("pand %mm0,%mm7");
111*4882a593Smuzhiyun 			asm volatile("pxor %mm5,%mm4");
112*4882a593Smuzhiyun 			asm volatile("pxor %mm7,%mm6");
113*4882a593Smuzhiyun 			asm volatile("movq %0,%%mm5" : : "m" (dptr[z][d]));
114*4882a593Smuzhiyun 			asm volatile("movq %0,%%mm7" : : "m" (dptr[z][d+8]));
115*4882a593Smuzhiyun 			asm volatile("pxor %mm5,%mm2");
116*4882a593Smuzhiyun 			asm volatile("pxor %mm7,%mm3");
117*4882a593Smuzhiyun 			asm volatile("pxor %mm5,%mm4");
118*4882a593Smuzhiyun 			asm volatile("pxor %mm7,%mm6");
119*4882a593Smuzhiyun 			asm volatile("pxor %mm5,%mm5");
120*4882a593Smuzhiyun 			asm volatile("pxor %mm7,%mm7");
121*4882a593Smuzhiyun 		}
122*4882a593Smuzhiyun 		asm volatile("movq %%mm2,%0" : "=m" (p[d]));
123*4882a593Smuzhiyun 		asm volatile("movq %%mm3,%0" : "=m" (p[d+8]));
124*4882a593Smuzhiyun 		asm volatile("movq %%mm4,%0" : "=m" (q[d]));
125*4882a593Smuzhiyun 		asm volatile("movq %%mm6,%0" : "=m" (q[d+8]));
126*4882a593Smuzhiyun 	}
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	kernel_fpu_end();
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun const struct raid6_calls raid6_mmxx2 = {
132*4882a593Smuzhiyun 	raid6_mmx2_gen_syndrome,
133*4882a593Smuzhiyun 	NULL,			/* XOR not yet implemented */
134*4882a593Smuzhiyun 	raid6_have_mmx,
135*4882a593Smuzhiyun 	"mmxx2",
136*4882a593Smuzhiyun 	0
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #endif
140