xref: /OK3568_Linux_fs/kernel/include/video/vga.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * linux/include/video/vga.h -- standard VGA chipset interaction
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright 1999 Jeff Garzik <jgarzik@pobox.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright history from vga16fb.c:
7*4882a593Smuzhiyun  *	Copyright 1999 Ben Pfaff and Petr Vandrovec
8*4882a593Smuzhiyun  *	Based on VGA info at http://www.osdever.net/FreeVGA/home.htm
9*4882a593Smuzhiyun  *	Based on VESA framebuffer (c) 1998 Gerd Knorr
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General
12*4882a593Smuzhiyun  * Public License.  See the file COPYING in the main directory of this
13*4882a593Smuzhiyun  * archive for more details.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #ifndef __linux_video_vga_h__
18*4882a593Smuzhiyun #define __linux_video_vga_h__
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <linux/types.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun #include <asm/vga.h>
23*4882a593Smuzhiyun #include <asm/byteorder.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* Some of the code below is taken from SVGAlib.  The original,
27*4882a593Smuzhiyun    unmodified copyright notice for that code is below. */
28*4882a593Smuzhiyun /* VGAlib version 1.2 - (c) 1993 Tommy Frandsen                    */
29*4882a593Smuzhiyun /*                                                                 */
30*4882a593Smuzhiyun /* This library is free software; you can redistribute it and/or   */
31*4882a593Smuzhiyun /* modify it without any restrictions. This library is distributed */
32*4882a593Smuzhiyun /* in the hope that it will be useful, but without any warranty.   */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Multi-chipset support Copyright 1993 Harm Hanemaayer */
35*4882a593Smuzhiyun /* partially copyrighted (C) 1993 by Hartmut Schirmer */
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* VGA data register ports */
38*4882a593Smuzhiyun #define VGA_CRT_DC  	0x3D5	/* CRT Controller Data Register - color emulation */
39*4882a593Smuzhiyun #define VGA_CRT_DM  	0x3B5	/* CRT Controller Data Register - mono emulation */
40*4882a593Smuzhiyun #define VGA_ATT_R   	0x3C1	/* Attribute Controller Data Read Register */
41*4882a593Smuzhiyun #define VGA_ATT_W   	0x3C0	/* Attribute Controller Data Write Register */
42*4882a593Smuzhiyun #define VGA_GFX_D   	0x3CF	/* Graphics Controller Data Register */
43*4882a593Smuzhiyun #define VGA_SEQ_D   	0x3C5	/* Sequencer Data Register */
44*4882a593Smuzhiyun #define VGA_MIS_R   	0x3CC	/* Misc Output Read Register */
45*4882a593Smuzhiyun #define VGA_MIS_W   	0x3C2	/* Misc Output Write Register */
46*4882a593Smuzhiyun #define VGA_FTC_R	0x3CA	/* Feature Control Read Register */
47*4882a593Smuzhiyun #define VGA_IS1_RC  	0x3DA	/* Input Status Register 1 - color emulation */
48*4882a593Smuzhiyun #define VGA_IS1_RM  	0x3BA	/* Input Status Register 1 - mono emulation */
49*4882a593Smuzhiyun #define VGA_PEL_D   	0x3C9	/* PEL Data Register */
50*4882a593Smuzhiyun #define VGA_PEL_MSK 	0x3C6	/* PEL mask register */
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* EGA-specific registers */
53*4882a593Smuzhiyun #define EGA_GFX_E0	0x3CC	/* Graphics enable processor 0 */
54*4882a593Smuzhiyun #define EGA_GFX_E1	0x3CA	/* Graphics enable processor 1 */
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* VGA index register ports */
57*4882a593Smuzhiyun #define VGA_CRT_IC  	0x3D4	/* CRT Controller Index - color emulation */
58*4882a593Smuzhiyun #define VGA_CRT_IM  	0x3B4	/* CRT Controller Index - mono emulation */
59*4882a593Smuzhiyun #define VGA_ATT_IW  	0x3C0	/* Attribute Controller Index & Data Write Register */
60*4882a593Smuzhiyun #define VGA_GFX_I   	0x3CE	/* Graphics Controller Index */
61*4882a593Smuzhiyun #define VGA_SEQ_I   	0x3C4	/* Sequencer Index */
62*4882a593Smuzhiyun #define VGA_PEL_IW  	0x3C8	/* PEL Write Index */
63*4882a593Smuzhiyun #define VGA_PEL_IR  	0x3C7	/* PEL Read Index */
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* standard VGA indexes max counts */
66*4882a593Smuzhiyun #define VGA_CRT_C   	0x19	/* Number of CRT Controller Registers */
67*4882a593Smuzhiyun #define VGA_ATT_C   	0x15	/* Number of Attribute Controller Registers */
68*4882a593Smuzhiyun #define VGA_GFX_C   	0x09	/* Number of Graphics Controller Registers */
69*4882a593Smuzhiyun #define VGA_SEQ_C   	0x05	/* Number of Sequencer Registers */
70*4882a593Smuzhiyun #define VGA_MIS_C   	0x01	/* Number of Misc Output Register */
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* VGA misc register bit masks */
73*4882a593Smuzhiyun #define VGA_MIS_COLOR		0x01
74*4882a593Smuzhiyun #define VGA_MIS_ENB_MEM_ACCESS	0x02
75*4882a593Smuzhiyun #define VGA_MIS_DCLK_28322_720	0x04
76*4882a593Smuzhiyun #define VGA_MIS_ENB_PLL_LOAD	(0x04 | 0x08)
77*4882a593Smuzhiyun #define VGA_MIS_SEL_HIGH_PAGE	0x20
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* VGA CRT controller register indices */
80*4882a593Smuzhiyun #define VGA_CRTC_H_TOTAL	0
81*4882a593Smuzhiyun #define VGA_CRTC_H_DISP		1
82*4882a593Smuzhiyun #define VGA_CRTC_H_BLANK_START	2
83*4882a593Smuzhiyun #define VGA_CRTC_H_BLANK_END	3
84*4882a593Smuzhiyun #define VGA_CRTC_H_SYNC_START	4
85*4882a593Smuzhiyun #define VGA_CRTC_H_SYNC_END	5
86*4882a593Smuzhiyun #define VGA_CRTC_V_TOTAL	6
87*4882a593Smuzhiyun #define VGA_CRTC_OVERFLOW	7
88*4882a593Smuzhiyun #define VGA_CRTC_PRESET_ROW	8
89*4882a593Smuzhiyun #define VGA_CRTC_MAX_SCAN	9
90*4882a593Smuzhiyun #define VGA_CRTC_CURSOR_START	0x0A
91*4882a593Smuzhiyun #define VGA_CRTC_CURSOR_END	0x0B
92*4882a593Smuzhiyun #define VGA_CRTC_START_HI	0x0C
93*4882a593Smuzhiyun #define VGA_CRTC_START_LO	0x0D
94*4882a593Smuzhiyun #define VGA_CRTC_CURSOR_HI	0x0E
95*4882a593Smuzhiyun #define VGA_CRTC_CURSOR_LO	0x0F
96*4882a593Smuzhiyun #define VGA_CRTC_V_SYNC_START	0x10
97*4882a593Smuzhiyun #define VGA_CRTC_V_SYNC_END	0x11
98*4882a593Smuzhiyun #define VGA_CRTC_V_DISP_END	0x12
99*4882a593Smuzhiyun #define VGA_CRTC_OFFSET		0x13
100*4882a593Smuzhiyun #define VGA_CRTC_UNDERLINE	0x14
101*4882a593Smuzhiyun #define VGA_CRTC_V_BLANK_START	0x15
102*4882a593Smuzhiyun #define VGA_CRTC_V_BLANK_END	0x16
103*4882a593Smuzhiyun #define VGA_CRTC_MODE		0x17
104*4882a593Smuzhiyun #define VGA_CRTC_LINE_COMPARE	0x18
105*4882a593Smuzhiyun #define VGA_CRTC_REGS		VGA_CRT_C
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* VGA CRT controller bit masks */
108*4882a593Smuzhiyun #define VGA_CR11_LOCK_CR0_CR7	0x80 /* lock writes to CR0 - CR7 */
109*4882a593Smuzhiyun #define VGA_CR17_H_V_SIGNALS_ENABLED 0x80
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* VGA attribute controller register indices */
112*4882a593Smuzhiyun #define VGA_ATC_PALETTE0	0x00
113*4882a593Smuzhiyun #define VGA_ATC_PALETTE1	0x01
114*4882a593Smuzhiyun #define VGA_ATC_PALETTE2	0x02
115*4882a593Smuzhiyun #define VGA_ATC_PALETTE3	0x03
116*4882a593Smuzhiyun #define VGA_ATC_PALETTE4	0x04
117*4882a593Smuzhiyun #define VGA_ATC_PALETTE5	0x05
118*4882a593Smuzhiyun #define VGA_ATC_PALETTE6	0x06
119*4882a593Smuzhiyun #define VGA_ATC_PALETTE7	0x07
120*4882a593Smuzhiyun #define VGA_ATC_PALETTE8	0x08
121*4882a593Smuzhiyun #define VGA_ATC_PALETTE9	0x09
122*4882a593Smuzhiyun #define VGA_ATC_PALETTEA	0x0A
123*4882a593Smuzhiyun #define VGA_ATC_PALETTEB	0x0B
124*4882a593Smuzhiyun #define VGA_ATC_PALETTEC	0x0C
125*4882a593Smuzhiyun #define VGA_ATC_PALETTED	0x0D
126*4882a593Smuzhiyun #define VGA_ATC_PALETTEE	0x0E
127*4882a593Smuzhiyun #define VGA_ATC_PALETTEF	0x0F
128*4882a593Smuzhiyun #define VGA_ATC_MODE		0x10
129*4882a593Smuzhiyun #define VGA_ATC_OVERSCAN	0x11
130*4882a593Smuzhiyun #define VGA_ATC_PLANE_ENABLE	0x12
131*4882a593Smuzhiyun #define VGA_ATC_PEL		0x13
132*4882a593Smuzhiyun #define VGA_ATC_COLOR_PAGE	0x14
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define VGA_AR_ENABLE_DISPLAY	0x20
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* VGA sequencer register indices */
137*4882a593Smuzhiyun #define VGA_SEQ_RESET		0x00
138*4882a593Smuzhiyun #define VGA_SEQ_CLOCK_MODE	0x01
139*4882a593Smuzhiyun #define VGA_SEQ_PLANE_WRITE	0x02
140*4882a593Smuzhiyun #define VGA_SEQ_CHARACTER_MAP	0x03
141*4882a593Smuzhiyun #define VGA_SEQ_MEMORY_MODE	0x04
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* VGA sequencer register bit masks */
144*4882a593Smuzhiyun #define VGA_SR01_CHAR_CLK_8DOTS	0x01 /* bit 0: character clocks 8 dots wide are generated */
145*4882a593Smuzhiyun #define VGA_SR01_SCREEN_OFF	0x20 /* bit 5: Screen is off */
146*4882a593Smuzhiyun #define VGA_SR02_ALL_PLANES	0x0F /* bits 3-0: enable access to all planes */
147*4882a593Smuzhiyun #define VGA_SR04_EXT_MEM	0x02 /* bit 1: allows complete mem access to 256K */
148*4882a593Smuzhiyun #define VGA_SR04_SEQ_MODE	0x04 /* bit 2: directs system to use a sequential addressing mode */
149*4882a593Smuzhiyun #define VGA_SR04_CHN_4M		0x08 /* bit 3: selects modulo 4 addressing for CPU access to display memory */
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* VGA graphics controller register indices */
152*4882a593Smuzhiyun #define VGA_GFX_SR_VALUE	0x00
153*4882a593Smuzhiyun #define VGA_GFX_SR_ENABLE	0x01
154*4882a593Smuzhiyun #define VGA_GFX_COMPARE_VALUE	0x02
155*4882a593Smuzhiyun #define VGA_GFX_DATA_ROTATE	0x03
156*4882a593Smuzhiyun #define VGA_GFX_PLANE_READ	0x04
157*4882a593Smuzhiyun #define VGA_GFX_MODE		0x05
158*4882a593Smuzhiyun #define VGA_GFX_MISC		0x06
159*4882a593Smuzhiyun #define VGA_GFX_COMPARE_MASK	0x07
160*4882a593Smuzhiyun #define VGA_GFX_BIT_MASK	0x08
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /* VGA graphics controller bit masks */
163*4882a593Smuzhiyun #define VGA_GR06_GRAPHICS_MODE	0x01
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* macro for composing an 8-bit VGA register index and value
166*4882a593Smuzhiyun  * into a single 16-bit quantity */
167*4882a593Smuzhiyun #define VGA_OUT16VAL(v, r)       (((v) << 8) | (r))
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* decide whether we should enable the faster 16-bit VGA register writes */
170*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
171*4882a593Smuzhiyun #define VGA_OUTW_WRITE
172*4882a593Smuzhiyun #endif
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /* VGA State Save and Restore */
175*4882a593Smuzhiyun #define VGA_SAVE_FONT0 1  /* save/restore plane 2 fonts	  */
176*4882a593Smuzhiyun #define VGA_SAVE_FONT1 2  /* save/restore plane 3 fonts   */
177*4882a593Smuzhiyun #define VGA_SAVE_TEXT  4  /* save/restore plane 0/1 fonts */
178*4882a593Smuzhiyun #define VGA_SAVE_FONTS 7  /* save/restore all fonts	  */
179*4882a593Smuzhiyun #define VGA_SAVE_MODE  8  /* save/restore video mode 	  */
180*4882a593Smuzhiyun #define VGA_SAVE_CMAP  16 /* save/restore color map/DAC   */
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun struct vgastate {
183*4882a593Smuzhiyun 	void __iomem *vgabase;	/* mmio base, if supported 		   */
184*4882a593Smuzhiyun 	unsigned long membase;	/* VGA window base, 0 for default - 0xA000 */
185*4882a593Smuzhiyun 	__u32 memsize;		/* VGA window size, 0 for default 64K	   */
186*4882a593Smuzhiyun 	__u32 flags;		/* what state[s] to save (see VGA_SAVE_*)  */
187*4882a593Smuzhiyun 	__u32 depth;		/* current fb depth, not important	   */
188*4882a593Smuzhiyun 	__u32 num_attr;		/* number of att registers, 0 for default  */
189*4882a593Smuzhiyun 	__u32 num_crtc;		/* number of crt registers, 0 for default  */
190*4882a593Smuzhiyun 	__u32 num_gfx;		/* number of gfx registers, 0 for default  */
191*4882a593Smuzhiyun 	__u32 num_seq;		/* number of seq registers, 0 for default  */
192*4882a593Smuzhiyun 	void *vidstate;
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun extern int save_vga(struct vgastate *state);
196*4882a593Smuzhiyun extern int restore_vga(struct vgastate *state);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun /*
199*4882a593Smuzhiyun  * generic VGA port read/write
200*4882a593Smuzhiyun  */
201*4882a593Smuzhiyun 
vga_io_r(unsigned short port)202*4882a593Smuzhiyun static inline unsigned char vga_io_r (unsigned short port)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	return inb_p(port);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
vga_io_w(unsigned short port,unsigned char val)207*4882a593Smuzhiyun static inline void vga_io_w (unsigned short port, unsigned char val)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	outb_p(val, port);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
vga_io_w_fast(unsigned short port,unsigned char reg,unsigned char val)212*4882a593Smuzhiyun static inline void vga_io_w_fast (unsigned short port, unsigned char reg,
213*4882a593Smuzhiyun 				  unsigned char val)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	outw(VGA_OUT16VAL (val, reg), port);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
vga_mm_r(void __iomem * regbase,unsigned short port)218*4882a593Smuzhiyun static inline unsigned char vga_mm_r (void __iomem *regbase, unsigned short port)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	return readb (regbase + port);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
vga_mm_w(void __iomem * regbase,unsigned short port,unsigned char val)223*4882a593Smuzhiyun static inline void vga_mm_w (void __iomem *regbase, unsigned short port, unsigned char val)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	writeb (val, regbase + port);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
vga_mm_w_fast(void __iomem * regbase,unsigned short port,unsigned char reg,unsigned char val)228*4882a593Smuzhiyun static inline void vga_mm_w_fast (void __iomem *regbase, unsigned short port,
229*4882a593Smuzhiyun 				  unsigned char reg, unsigned char val)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	writew (VGA_OUT16VAL (val, reg), regbase + port);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
vga_r(void __iomem * regbase,unsigned short port)234*4882a593Smuzhiyun static inline unsigned char vga_r (void __iomem *regbase, unsigned short port)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	if (regbase)
237*4882a593Smuzhiyun 		return vga_mm_r (regbase, port);
238*4882a593Smuzhiyun 	else
239*4882a593Smuzhiyun 		return vga_io_r (port);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
vga_w(void __iomem * regbase,unsigned short port,unsigned char val)242*4882a593Smuzhiyun static inline void vga_w (void __iomem *regbase, unsigned short port, unsigned char val)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	if (regbase)
245*4882a593Smuzhiyun 		vga_mm_w (regbase, port, val);
246*4882a593Smuzhiyun 	else
247*4882a593Smuzhiyun 		vga_io_w (port, val);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 
vga_w_fast(void __iomem * regbase,unsigned short port,unsigned char reg,unsigned char val)251*4882a593Smuzhiyun static inline void vga_w_fast (void __iomem *regbase, unsigned short port,
252*4882a593Smuzhiyun 			       unsigned char reg, unsigned char val)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	if (regbase)
255*4882a593Smuzhiyun 		vga_mm_w_fast (regbase, port, reg, val);
256*4882a593Smuzhiyun 	else
257*4882a593Smuzhiyun 		vga_io_w_fast (port, reg, val);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun  * VGA CRTC register read/write
263*4882a593Smuzhiyun  */
264*4882a593Smuzhiyun 
vga_rcrt(void __iomem * regbase,unsigned char reg)265*4882a593Smuzhiyun static inline unsigned char vga_rcrt (void __iomem *regbase, unsigned char reg)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun         vga_w (regbase, VGA_CRT_IC, reg);
268*4882a593Smuzhiyun         return vga_r (regbase, VGA_CRT_DC);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
vga_wcrt(void __iomem * regbase,unsigned char reg,unsigned char val)271*4882a593Smuzhiyun static inline void vga_wcrt (void __iomem *regbase, unsigned char reg, unsigned char val)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun #ifdef VGA_OUTW_WRITE
274*4882a593Smuzhiyun 	vga_w_fast (regbase, VGA_CRT_IC, reg, val);
275*4882a593Smuzhiyun #else
276*4882a593Smuzhiyun         vga_w (regbase, VGA_CRT_IC, reg);
277*4882a593Smuzhiyun         vga_w (regbase, VGA_CRT_DC, val);
278*4882a593Smuzhiyun #endif /* VGA_OUTW_WRITE */
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
vga_io_rcrt(unsigned char reg)281*4882a593Smuzhiyun static inline unsigned char vga_io_rcrt (unsigned char reg)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun         vga_io_w (VGA_CRT_IC, reg);
284*4882a593Smuzhiyun         return vga_io_r (VGA_CRT_DC);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
vga_io_wcrt(unsigned char reg,unsigned char val)287*4882a593Smuzhiyun static inline void vga_io_wcrt (unsigned char reg, unsigned char val)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun #ifdef VGA_OUTW_WRITE
290*4882a593Smuzhiyun 	vga_io_w_fast (VGA_CRT_IC, reg, val);
291*4882a593Smuzhiyun #else
292*4882a593Smuzhiyun         vga_io_w (VGA_CRT_IC, reg);
293*4882a593Smuzhiyun         vga_io_w (VGA_CRT_DC, val);
294*4882a593Smuzhiyun #endif /* VGA_OUTW_WRITE */
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
vga_mm_rcrt(void __iomem * regbase,unsigned char reg)297*4882a593Smuzhiyun static inline unsigned char vga_mm_rcrt (void __iomem *regbase, unsigned char reg)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun         vga_mm_w (regbase, VGA_CRT_IC, reg);
300*4882a593Smuzhiyun         return vga_mm_r (regbase, VGA_CRT_DC);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
vga_mm_wcrt(void __iomem * regbase,unsigned char reg,unsigned char val)303*4882a593Smuzhiyun static inline void vga_mm_wcrt (void __iomem *regbase, unsigned char reg, unsigned char val)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun #ifdef VGA_OUTW_WRITE
306*4882a593Smuzhiyun 	vga_mm_w_fast (regbase, VGA_CRT_IC, reg, val);
307*4882a593Smuzhiyun #else
308*4882a593Smuzhiyun         vga_mm_w (regbase, VGA_CRT_IC, reg);
309*4882a593Smuzhiyun         vga_mm_w (regbase, VGA_CRT_DC, val);
310*4882a593Smuzhiyun #endif /* VGA_OUTW_WRITE */
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun /*
315*4882a593Smuzhiyun  * VGA sequencer register read/write
316*4882a593Smuzhiyun  */
317*4882a593Smuzhiyun 
vga_rseq(void __iomem * regbase,unsigned char reg)318*4882a593Smuzhiyun static inline unsigned char vga_rseq (void __iomem *regbase, unsigned char reg)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun         vga_w (regbase, VGA_SEQ_I, reg);
321*4882a593Smuzhiyun         return vga_r (regbase, VGA_SEQ_D);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
vga_wseq(void __iomem * regbase,unsigned char reg,unsigned char val)324*4882a593Smuzhiyun static inline void vga_wseq (void __iomem *regbase, unsigned char reg, unsigned char val)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun #ifdef VGA_OUTW_WRITE
327*4882a593Smuzhiyun 	vga_w_fast (regbase, VGA_SEQ_I, reg, val);
328*4882a593Smuzhiyun #else
329*4882a593Smuzhiyun         vga_w (regbase, VGA_SEQ_I, reg);
330*4882a593Smuzhiyun         vga_w (regbase, VGA_SEQ_D, val);
331*4882a593Smuzhiyun #endif /* VGA_OUTW_WRITE */
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
vga_io_rseq(unsigned char reg)334*4882a593Smuzhiyun static inline unsigned char vga_io_rseq (unsigned char reg)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun         vga_io_w (VGA_SEQ_I, reg);
337*4882a593Smuzhiyun         return vga_io_r (VGA_SEQ_D);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
vga_io_wseq(unsigned char reg,unsigned char val)340*4882a593Smuzhiyun static inline void vga_io_wseq (unsigned char reg, unsigned char val)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun #ifdef VGA_OUTW_WRITE
343*4882a593Smuzhiyun 	vga_io_w_fast (VGA_SEQ_I, reg, val);
344*4882a593Smuzhiyun #else
345*4882a593Smuzhiyun         vga_io_w (VGA_SEQ_I, reg);
346*4882a593Smuzhiyun         vga_io_w (VGA_SEQ_D, val);
347*4882a593Smuzhiyun #endif /* VGA_OUTW_WRITE */
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
vga_mm_rseq(void __iomem * regbase,unsigned char reg)350*4882a593Smuzhiyun static inline unsigned char vga_mm_rseq (void __iomem *regbase, unsigned char reg)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun         vga_mm_w (regbase, VGA_SEQ_I, reg);
353*4882a593Smuzhiyun         return vga_mm_r (regbase, VGA_SEQ_D);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
vga_mm_wseq(void __iomem * regbase,unsigned char reg,unsigned char val)356*4882a593Smuzhiyun static inline void vga_mm_wseq (void __iomem *regbase, unsigned char reg, unsigned char val)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun #ifdef VGA_OUTW_WRITE
359*4882a593Smuzhiyun 	vga_mm_w_fast (regbase, VGA_SEQ_I, reg, val);
360*4882a593Smuzhiyun #else
361*4882a593Smuzhiyun         vga_mm_w (regbase, VGA_SEQ_I, reg);
362*4882a593Smuzhiyun         vga_mm_w (regbase, VGA_SEQ_D, val);
363*4882a593Smuzhiyun #endif /* VGA_OUTW_WRITE */
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun /*
367*4882a593Smuzhiyun  * VGA graphics controller register read/write
368*4882a593Smuzhiyun  */
369*4882a593Smuzhiyun 
vga_rgfx(void __iomem * regbase,unsigned char reg)370*4882a593Smuzhiyun static inline unsigned char vga_rgfx (void __iomem *regbase, unsigned char reg)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun         vga_w (regbase, VGA_GFX_I, reg);
373*4882a593Smuzhiyun         return vga_r (regbase, VGA_GFX_D);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
vga_wgfx(void __iomem * regbase,unsigned char reg,unsigned char val)376*4882a593Smuzhiyun static inline void vga_wgfx (void __iomem *regbase, unsigned char reg, unsigned char val)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun #ifdef VGA_OUTW_WRITE
379*4882a593Smuzhiyun 	vga_w_fast (regbase, VGA_GFX_I, reg, val);
380*4882a593Smuzhiyun #else
381*4882a593Smuzhiyun         vga_w (regbase, VGA_GFX_I, reg);
382*4882a593Smuzhiyun         vga_w (regbase, VGA_GFX_D, val);
383*4882a593Smuzhiyun #endif /* VGA_OUTW_WRITE */
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
vga_io_rgfx(unsigned char reg)386*4882a593Smuzhiyun static inline unsigned char vga_io_rgfx (unsigned char reg)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun         vga_io_w (VGA_GFX_I, reg);
389*4882a593Smuzhiyun         return vga_io_r (VGA_GFX_D);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
vga_io_wgfx(unsigned char reg,unsigned char val)392*4882a593Smuzhiyun static inline void vga_io_wgfx (unsigned char reg, unsigned char val)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun #ifdef VGA_OUTW_WRITE
395*4882a593Smuzhiyun 	vga_io_w_fast (VGA_GFX_I, reg, val);
396*4882a593Smuzhiyun #else
397*4882a593Smuzhiyun         vga_io_w (VGA_GFX_I, reg);
398*4882a593Smuzhiyun         vga_io_w (VGA_GFX_D, val);
399*4882a593Smuzhiyun #endif /* VGA_OUTW_WRITE */
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
vga_mm_rgfx(void __iomem * regbase,unsigned char reg)402*4882a593Smuzhiyun static inline unsigned char vga_mm_rgfx (void __iomem *regbase, unsigned char reg)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun         vga_mm_w (regbase, VGA_GFX_I, reg);
405*4882a593Smuzhiyun         return vga_mm_r (regbase, VGA_GFX_D);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
vga_mm_wgfx(void __iomem * regbase,unsigned char reg,unsigned char val)408*4882a593Smuzhiyun static inline void vga_mm_wgfx (void __iomem *regbase, unsigned char reg, unsigned char val)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun #ifdef VGA_OUTW_WRITE
411*4882a593Smuzhiyun 	vga_mm_w_fast (regbase, VGA_GFX_I, reg, val);
412*4882a593Smuzhiyun #else
413*4882a593Smuzhiyun         vga_mm_w (regbase, VGA_GFX_I, reg);
414*4882a593Smuzhiyun         vga_mm_w (regbase, VGA_GFX_D, val);
415*4882a593Smuzhiyun #endif /* VGA_OUTW_WRITE */
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun /*
420*4882a593Smuzhiyun  * VGA attribute controller register read/write
421*4882a593Smuzhiyun  */
422*4882a593Smuzhiyun 
vga_rattr(void __iomem * regbase,unsigned char reg)423*4882a593Smuzhiyun static inline unsigned char vga_rattr (void __iomem *regbase, unsigned char reg)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun         vga_w (regbase, VGA_ATT_IW, reg);
426*4882a593Smuzhiyun         return vga_r (regbase, VGA_ATT_R);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
vga_wattr(void __iomem * regbase,unsigned char reg,unsigned char val)429*4882a593Smuzhiyun static inline void vga_wattr (void __iomem *regbase, unsigned char reg, unsigned char val)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun         vga_w (regbase, VGA_ATT_IW, reg);
432*4882a593Smuzhiyun         vga_w (regbase, VGA_ATT_W, val);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
vga_io_rattr(unsigned char reg)435*4882a593Smuzhiyun static inline unsigned char vga_io_rattr (unsigned char reg)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun         vga_io_w (VGA_ATT_IW, reg);
438*4882a593Smuzhiyun         return vga_io_r (VGA_ATT_R);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
vga_io_wattr(unsigned char reg,unsigned char val)441*4882a593Smuzhiyun static inline void vga_io_wattr (unsigned char reg, unsigned char val)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun         vga_io_w (VGA_ATT_IW, reg);
444*4882a593Smuzhiyun         vga_io_w (VGA_ATT_W, val);
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun 
vga_mm_rattr(void __iomem * regbase,unsigned char reg)447*4882a593Smuzhiyun static inline unsigned char vga_mm_rattr (void __iomem *regbase, unsigned char reg)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun         vga_mm_w (regbase, VGA_ATT_IW, reg);
450*4882a593Smuzhiyun         return vga_mm_r (regbase, VGA_ATT_R);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
vga_mm_wattr(void __iomem * regbase,unsigned char reg,unsigned char val)453*4882a593Smuzhiyun static inline void vga_mm_wattr (void __iomem *regbase, unsigned char reg, unsigned char val)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun         vga_mm_w (regbase, VGA_ATT_IW, reg);
456*4882a593Smuzhiyun         vga_mm_w (regbase, VGA_ATT_W, val);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun #endif /* __linux_video_vga_h__ */
460