1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun #ifndef _TDFX_H 3*4882a593Smuzhiyun #define _TDFX_H 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun #include <linux/i2c.h> 6*4882a593Smuzhiyun #include <linux/i2c-algo-bit.h> 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun /* membase0 register offsets */ 9*4882a593Smuzhiyun #define STATUS 0x00 10*4882a593Smuzhiyun #define PCIINIT0 0x04 11*4882a593Smuzhiyun #define SIPMONITOR 0x08 12*4882a593Smuzhiyun #define LFBMEMORYCONFIG 0x0c 13*4882a593Smuzhiyun #define MISCINIT0 0x10 14*4882a593Smuzhiyun #define MISCINIT1 0x14 15*4882a593Smuzhiyun #define DRAMINIT0 0x18 16*4882a593Smuzhiyun #define DRAMINIT1 0x1c 17*4882a593Smuzhiyun #define AGPINIT 0x20 18*4882a593Smuzhiyun #define TMUGBEINIT 0x24 19*4882a593Smuzhiyun #define VGAINIT0 0x28 20*4882a593Smuzhiyun #define VGAINIT1 0x2c 21*4882a593Smuzhiyun #define DRAMCOMMAND 0x30 22*4882a593Smuzhiyun #define DRAMDATA 0x34 23*4882a593Smuzhiyun /* reserved 0x38 */ 24*4882a593Smuzhiyun /* reserved 0x3c */ 25*4882a593Smuzhiyun #define PLLCTRL0 0x40 26*4882a593Smuzhiyun #define PLLCTRL1 0x44 27*4882a593Smuzhiyun #define PLLCTRL2 0x48 28*4882a593Smuzhiyun #define DACMODE 0x4c 29*4882a593Smuzhiyun #define DACADDR 0x50 30*4882a593Smuzhiyun #define DACDATA 0x54 31*4882a593Smuzhiyun #define RGBMAXDELTA 0x58 32*4882a593Smuzhiyun #define VIDPROCCFG 0x5c 33*4882a593Smuzhiyun #define HWCURPATADDR 0x60 34*4882a593Smuzhiyun #define HWCURLOC 0x64 35*4882a593Smuzhiyun #define HWCURC0 0x68 36*4882a593Smuzhiyun #define HWCURC1 0x6c 37*4882a593Smuzhiyun #define VIDINFORMAT 0x70 38*4882a593Smuzhiyun #define VIDINSTATUS 0x74 39*4882a593Smuzhiyun #define VIDSERPARPORT 0x78 40*4882a593Smuzhiyun #define VIDINXDELTA 0x7c 41*4882a593Smuzhiyun #define VIDININITERR 0x80 42*4882a593Smuzhiyun #define VIDINYDELTA 0x84 43*4882a593Smuzhiyun #define VIDPIXBUFTHOLD 0x88 44*4882a593Smuzhiyun #define VIDCHRMIN 0x8c 45*4882a593Smuzhiyun #define VIDCHRMAX 0x90 46*4882a593Smuzhiyun #define VIDCURLIN 0x94 47*4882a593Smuzhiyun #define VIDSCREENSIZE 0x98 48*4882a593Smuzhiyun #define VIDOVRSTARTCRD 0x9c 49*4882a593Smuzhiyun #define VIDOVRENDCRD 0xa0 50*4882a593Smuzhiyun #define VIDOVRDUDX 0xa4 51*4882a593Smuzhiyun #define VIDOVRDUDXOFF 0xa8 52*4882a593Smuzhiyun #define VIDOVRDVDY 0xac 53*4882a593Smuzhiyun /* ... */ 54*4882a593Smuzhiyun #define VIDOVRDVDYOFF 0xe0 55*4882a593Smuzhiyun #define VIDDESKSTART 0xe4 56*4882a593Smuzhiyun #define VIDDESKSTRIDE 0xe8 57*4882a593Smuzhiyun #define VIDINADDR0 0xec 58*4882a593Smuzhiyun #define VIDINADDR1 0xf0 59*4882a593Smuzhiyun #define VIDINADDR2 0xf4 60*4882a593Smuzhiyun #define VIDINSTRIDE 0xf8 61*4882a593Smuzhiyun #define VIDCUROVRSTART 0xfc 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define INTCTRL (0x00100000 + 0x04) 64*4882a593Smuzhiyun #define CLIP0MIN (0x00100000 + 0x08) 65*4882a593Smuzhiyun #define CLIP0MAX (0x00100000 + 0x0c) 66*4882a593Smuzhiyun #define DSTBASE (0x00100000 + 0x10) 67*4882a593Smuzhiyun #define DSTFORMAT (0x00100000 + 0x14) 68*4882a593Smuzhiyun #define SRCBASE (0x00100000 + 0x34) 69*4882a593Smuzhiyun #define COMMANDEXTRA_2D (0x00100000 + 0x38) 70*4882a593Smuzhiyun #define CLIP1MIN (0x00100000 + 0x4c) 71*4882a593Smuzhiyun #define CLIP1MAX (0x00100000 + 0x50) 72*4882a593Smuzhiyun #define SRCFORMAT (0x00100000 + 0x54) 73*4882a593Smuzhiyun #define SRCSIZE (0x00100000 + 0x58) 74*4882a593Smuzhiyun #define SRCXY (0x00100000 + 0x5c) 75*4882a593Smuzhiyun #define COLORBACK (0x00100000 + 0x60) 76*4882a593Smuzhiyun #define COLORFORE (0x00100000 + 0x64) 77*4882a593Smuzhiyun #define DSTSIZE (0x00100000 + 0x68) 78*4882a593Smuzhiyun #define DSTXY (0x00100000 + 0x6c) 79*4882a593Smuzhiyun #define COMMAND_2D (0x00100000 + 0x70) 80*4882a593Smuzhiyun #define LAUNCH_2D (0x00100000 + 0x80) 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun #define COMMAND_3D (0x00200000 + 0x120) 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* register bitfields (not all, only as needed) */ 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun /* COMMAND_2D reg. values */ 87*4882a593Smuzhiyun #define TDFX_ROP_COPY 0xcc /* src */ 88*4882a593Smuzhiyun #define TDFX_ROP_INVERT 0x55 /* NOT dst */ 89*4882a593Smuzhiyun #define TDFX_ROP_XOR 0x66 /* src XOR dst */ 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun #define AUTOINC_DSTX BIT(10) 92*4882a593Smuzhiyun #define AUTOINC_DSTY BIT(11) 93*4882a593Smuzhiyun #define COMMAND_2D_FILLRECT 0x05 94*4882a593Smuzhiyun #define COMMAND_2D_S2S_BITBLT 0x01 /* screen to screen */ 95*4882a593Smuzhiyun #define COMMAND_2D_H2S_BITBLT 0x03 /* host to screen */ 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #define COMMAND_3D_NOP 0x00 98*4882a593Smuzhiyun #define STATUS_RETRACE BIT(6) 99*4882a593Smuzhiyun #define STATUS_BUSY BIT(9) 100*4882a593Smuzhiyun #define MISCINIT1_CLUT_INV BIT(0) 101*4882a593Smuzhiyun #define MISCINIT1_2DBLOCK_DIS BIT(15) 102*4882a593Smuzhiyun #define DRAMINIT0_SGRAM_NUM BIT(26) 103*4882a593Smuzhiyun #define DRAMINIT0_SGRAM_TYPE BIT(27) 104*4882a593Smuzhiyun #define DRAMINIT0_SGRAM_TYPE_MASK (BIT(27) | BIT(28) | BIT(29)) 105*4882a593Smuzhiyun #define DRAMINIT0_SGRAM_TYPE_SHIFT 27 106*4882a593Smuzhiyun #define DRAMINIT1_MEM_SDRAM BIT(30) 107*4882a593Smuzhiyun #define VGAINIT0_VGA_DISABLE BIT(0) 108*4882a593Smuzhiyun #define VGAINIT0_EXT_TIMING BIT(1) 109*4882a593Smuzhiyun #define VGAINIT0_8BIT_DAC BIT(2) 110*4882a593Smuzhiyun #define VGAINIT0_EXT_ENABLE BIT(6) 111*4882a593Smuzhiyun #define VGAINIT0_WAKEUP_3C3 BIT(8) 112*4882a593Smuzhiyun #define VGAINIT0_LEGACY_DISABLE BIT(9) 113*4882a593Smuzhiyun #define VGAINIT0_ALT_READBACK BIT(10) 114*4882a593Smuzhiyun #define VGAINIT0_FAST_BLINK BIT(11) 115*4882a593Smuzhiyun #define VGAINIT0_EXTSHIFTOUT BIT(12) 116*4882a593Smuzhiyun #define VGAINIT0_DECODE_3C6 BIT(13) 117*4882a593Smuzhiyun #define VGAINIT0_SGRAM_HBLANK_DISABLE BIT(22) 118*4882a593Smuzhiyun #define VGAINIT1_MASK 0x1fffff 119*4882a593Smuzhiyun #define VIDCFG_VIDPROC_ENABLE BIT(0) 120*4882a593Smuzhiyun #define VIDCFG_CURS_X11 BIT(1) 121*4882a593Smuzhiyun #define VIDCFG_INTERLACE BIT(3) 122*4882a593Smuzhiyun #define VIDCFG_HALF_MODE BIT(4) 123*4882a593Smuzhiyun #define VIDCFG_DESK_ENABLE BIT(7) 124*4882a593Smuzhiyun #define VIDCFG_CLUT_BYPASS BIT(10) 125*4882a593Smuzhiyun #define VIDCFG_2X BIT(26) 126*4882a593Smuzhiyun #define VIDCFG_HWCURSOR_ENABLE BIT(27) 127*4882a593Smuzhiyun #define VIDCFG_PIXFMT_SHIFT 18 128*4882a593Smuzhiyun #define DACMODE_2X BIT(0) 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun /* I2C bit locations in the VIDSERPARPORT register */ 131*4882a593Smuzhiyun #define DDC_ENAB 0x00040000 132*4882a593Smuzhiyun #define DDC_SCL_OUT 0x00080000 133*4882a593Smuzhiyun #define DDC_SDA_OUT 0x00100000 134*4882a593Smuzhiyun #define DDC_SCL_IN 0x00200000 135*4882a593Smuzhiyun #define DDC_SDA_IN 0x00400000 136*4882a593Smuzhiyun #define I2C_ENAB 0x00800000 137*4882a593Smuzhiyun #define I2C_SCL_OUT 0x01000000 138*4882a593Smuzhiyun #define I2C_SDA_OUT 0x02000000 139*4882a593Smuzhiyun #define I2C_SCL_IN 0x04000000 140*4882a593Smuzhiyun #define I2C_SDA_IN 0x08000000 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun /* VGA rubbish, need to change this for multihead support */ 143*4882a593Smuzhiyun #define MISC_W 0x3c2 144*4882a593Smuzhiyun #define MISC_R 0x3cc 145*4882a593Smuzhiyun #define SEQ_I 0x3c4 146*4882a593Smuzhiyun #define SEQ_D 0x3c5 147*4882a593Smuzhiyun #define CRT_I 0x3d4 148*4882a593Smuzhiyun #define CRT_D 0x3d5 149*4882a593Smuzhiyun #define ATT_IW 0x3c0 150*4882a593Smuzhiyun #define IS1_R 0x3da 151*4882a593Smuzhiyun #define GRA_I 0x3ce 152*4882a593Smuzhiyun #define GRA_D 0x3cf 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun #ifdef __KERNEL__ 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun struct banshee_reg { 157*4882a593Smuzhiyun /* VGA rubbish */ 158*4882a593Smuzhiyun unsigned char att[21]; 159*4882a593Smuzhiyun unsigned char crt[25]; 160*4882a593Smuzhiyun unsigned char gra[9]; 161*4882a593Smuzhiyun unsigned char misc[1]; 162*4882a593Smuzhiyun unsigned char seq[5]; 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun /* Banshee extensions */ 165*4882a593Smuzhiyun unsigned char ext[2]; 166*4882a593Smuzhiyun unsigned long vidcfg; 167*4882a593Smuzhiyun unsigned long vidpll; 168*4882a593Smuzhiyun unsigned long mempll; 169*4882a593Smuzhiyun unsigned long gfxpll; 170*4882a593Smuzhiyun unsigned long dacmode; 171*4882a593Smuzhiyun unsigned long vgainit0; 172*4882a593Smuzhiyun unsigned long vgainit1; 173*4882a593Smuzhiyun unsigned long screensize; 174*4882a593Smuzhiyun unsigned long stride; 175*4882a593Smuzhiyun unsigned long cursloc; 176*4882a593Smuzhiyun unsigned long curspataddr; 177*4882a593Smuzhiyun unsigned long cursc0; 178*4882a593Smuzhiyun unsigned long cursc1; 179*4882a593Smuzhiyun unsigned long startaddr; 180*4882a593Smuzhiyun unsigned long clip0min; 181*4882a593Smuzhiyun unsigned long clip0max; 182*4882a593Smuzhiyun unsigned long clip1min; 183*4882a593Smuzhiyun unsigned long clip1max; 184*4882a593Smuzhiyun unsigned long miscinit0; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun struct tdfx_par; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun struct tdfxfb_i2c_chan { 190*4882a593Smuzhiyun struct tdfx_par *par; 191*4882a593Smuzhiyun struct i2c_adapter adapter; 192*4882a593Smuzhiyun struct i2c_algo_bit_data algo; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun struct tdfx_par { 196*4882a593Smuzhiyun u32 max_pixclock; 197*4882a593Smuzhiyun u32 palette[16]; 198*4882a593Smuzhiyun void __iomem *regbase_virt; 199*4882a593Smuzhiyun unsigned long iobase; 200*4882a593Smuzhiyun int wc_cookie; 201*4882a593Smuzhiyun #ifdef CONFIG_FB_3DFX_I2C 202*4882a593Smuzhiyun struct tdfxfb_i2c_chan chan[2]; 203*4882a593Smuzhiyun #endif 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun #endif /* __KERNEL__ */ 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #endif /* _TDFX_H */ 209*4882a593Smuzhiyun 210