xref: /OK3568_Linux_fs/kernel/include/video/samsung_fimd.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /* include/video/samsung_fimd.h
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright 2008 Openmoko, Inc.
5*4882a593Smuzhiyun  * Copyright 2008 Simtec Electronics
6*4882a593Smuzhiyun  *      http://armlinux.simtec.co.uk/
7*4882a593Smuzhiyun  *      Ben Dooks <ben@simtec.co.uk>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * S3C Platform - new-style fimd and framebuffer register definitions
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * This is the register set for the fimd and new style framebuffer interface
12*4882a593Smuzhiyun  * found from the S3C2443 onwards into the S3C2416, S3C2450, the
13*4882a593Smuzhiyun  * S3C64XX series such as the S3C6400 and S3C6410, and Exynos series.
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* VIDCON0 */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define VIDCON0					0x00
19*4882a593Smuzhiyun #define VIDCON0_DSI_EN				(1 << 30)
20*4882a593Smuzhiyun #define VIDCON0_INTERLACE			(1 << 29)
21*4882a593Smuzhiyun #define VIDCON0_VIDOUT_MASK			(0x7 << 26)
22*4882a593Smuzhiyun #define VIDCON0_VIDOUT_SHIFT			26
23*4882a593Smuzhiyun #define VIDCON0_VIDOUT_RGB			(0x0 << 26)
24*4882a593Smuzhiyun #define VIDCON0_VIDOUT_TV			(0x1 << 26)
25*4882a593Smuzhiyun #define VIDCON0_VIDOUT_I80_LDI0			(0x2 << 26)
26*4882a593Smuzhiyun #define VIDCON0_VIDOUT_I80_LDI1			(0x3 << 26)
27*4882a593Smuzhiyun #define VIDCON0_VIDOUT_WB_RGB			(0x4 << 26)
28*4882a593Smuzhiyun #define VIDCON0_VIDOUT_WB_I80_LDI0		(0x6 << 26)
29*4882a593Smuzhiyun #define VIDCON0_VIDOUT_WB_I80_LDI1		(0x7 << 26)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define VIDCON0_L1_DATA_MASK			(0x7 << 23)
32*4882a593Smuzhiyun #define VIDCON0_L1_DATA_SHIFT			23
33*4882a593Smuzhiyun #define VIDCON0_L1_DATA_16BPP			(0x0 << 23)
34*4882a593Smuzhiyun #define VIDCON0_L1_DATA_18BPP16			(0x1 << 23)
35*4882a593Smuzhiyun #define VIDCON0_L1_DATA_18BPP9			(0x2 << 23)
36*4882a593Smuzhiyun #define VIDCON0_L1_DATA_24BPP			(0x3 << 23)
37*4882a593Smuzhiyun #define VIDCON0_L1_DATA_18BPP			(0x4 << 23)
38*4882a593Smuzhiyun #define VIDCON0_L1_DATA_16BPP8			(0x5 << 23)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define VIDCON0_L0_DATA_MASK			(0x7 << 20)
41*4882a593Smuzhiyun #define VIDCON0_L0_DATA_SHIFT			20
42*4882a593Smuzhiyun #define VIDCON0_L0_DATA_16BPP			(0x0 << 20)
43*4882a593Smuzhiyun #define VIDCON0_L0_DATA_18BPP16			(0x1 << 20)
44*4882a593Smuzhiyun #define VIDCON0_L0_DATA_18BPP9			(0x2 << 20)
45*4882a593Smuzhiyun #define VIDCON0_L0_DATA_24BPP			(0x3 << 20)
46*4882a593Smuzhiyun #define VIDCON0_L0_DATA_18BPP			(0x4 << 20)
47*4882a593Smuzhiyun #define VIDCON0_L0_DATA_16BPP8			(0x5 << 20)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define VIDCON0_PNRMODE_MASK			(0x3 << 17)
50*4882a593Smuzhiyun #define VIDCON0_PNRMODE_SHIFT			17
51*4882a593Smuzhiyun #define VIDCON0_PNRMODE_RGB			(0x0 << 17)
52*4882a593Smuzhiyun #define VIDCON0_PNRMODE_BGR			(0x1 << 17)
53*4882a593Smuzhiyun #define VIDCON0_PNRMODE_SERIAL_RGB		(0x2 << 17)
54*4882a593Smuzhiyun #define VIDCON0_PNRMODE_SERIAL_BGR		(0x3 << 17)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define VIDCON0_CLKVALUP			(1 << 16)
57*4882a593Smuzhiyun #define VIDCON0_CLKVAL_F_MASK			(0xff << 6)
58*4882a593Smuzhiyun #define VIDCON0_CLKVAL_F_SHIFT			6
59*4882a593Smuzhiyun #define VIDCON0_CLKVAL_F_LIMIT			0xff
60*4882a593Smuzhiyun #define VIDCON0_CLKVAL_F(_x)			((_x) << 6)
61*4882a593Smuzhiyun #define VIDCON0_VLCKFREE			(1 << 5)
62*4882a593Smuzhiyun #define VIDCON0_CLKDIR				(1 << 4)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define VIDCON0_CLKSEL_MASK			(0x3 << 2)
65*4882a593Smuzhiyun #define VIDCON0_CLKSEL_SHIFT			2
66*4882a593Smuzhiyun #define VIDCON0_CLKSEL_HCLK			(0x0 << 2)
67*4882a593Smuzhiyun #define VIDCON0_CLKSEL_LCD			(0x1 << 2)
68*4882a593Smuzhiyun #define VIDCON0_CLKSEL_27M			(0x3 << 2)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define VIDCON0_ENVID				(1 << 1)
71*4882a593Smuzhiyun #define VIDCON0_ENVID_F				(1 << 0)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define VIDCON1					0x04
74*4882a593Smuzhiyun #define VIDCON1_LINECNT_MASK			(0x7ff << 16)
75*4882a593Smuzhiyun #define VIDCON1_LINECNT_SHIFT			16
76*4882a593Smuzhiyun #define VIDCON1_LINECNT_GET(_v)			(((_v) >> 16) & 0x7ff)
77*4882a593Smuzhiyun #define VIDCON1_FSTATUS_EVEN			(1 << 15)
78*4882a593Smuzhiyun #define VIDCON1_VSTATUS_MASK			(0x3 << 13)
79*4882a593Smuzhiyun #define VIDCON1_VSTATUS_SHIFT			13
80*4882a593Smuzhiyun #define VIDCON1_VSTATUS_VSYNC			(0x0 << 13)
81*4882a593Smuzhiyun #define VIDCON1_VSTATUS_BACKPORCH		(0x1 << 13)
82*4882a593Smuzhiyun #define VIDCON1_VSTATUS_ACTIVE			(0x2 << 13)
83*4882a593Smuzhiyun #define VIDCON1_VSTATUS_FRONTPORCH		(0x3 << 13)
84*4882a593Smuzhiyun #define VIDCON1_VCLK_MASK			(0x3 << 9)
85*4882a593Smuzhiyun #define VIDCON1_VCLK_HOLD			(0x0 << 9)
86*4882a593Smuzhiyun #define VIDCON1_VCLK_RUN			(0x1 << 9)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define VIDCON1_INV_VCLK			(1 << 7)
89*4882a593Smuzhiyun #define VIDCON1_INV_HSYNC			(1 << 6)
90*4882a593Smuzhiyun #define VIDCON1_INV_VSYNC			(1 << 5)
91*4882a593Smuzhiyun #define VIDCON1_INV_VDEN			(1 << 4)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* VIDCON2 */
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define VIDCON2					0x08
96*4882a593Smuzhiyun #define VIDCON2_EN601				(1 << 23)
97*4882a593Smuzhiyun #define VIDCON2_TVFMTSEL_SW			(1 << 14)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define VIDCON2_TVFMTSEL1_MASK			(0x3 << 12)
100*4882a593Smuzhiyun #define VIDCON2_TVFMTSEL1_SHIFT			12
101*4882a593Smuzhiyun #define VIDCON2_TVFMTSEL1_RGB			(0x0 << 12)
102*4882a593Smuzhiyun #define VIDCON2_TVFMTSEL1_YUV422		(0x1 << 12)
103*4882a593Smuzhiyun #define VIDCON2_TVFMTSEL1_YUV444		(0x2 << 12)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define VIDCON2_ORGYCbCr			(1 << 8)
106*4882a593Smuzhiyun #define VIDCON2_YUVORDCrCb			(1 << 7)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* PRTCON (S3C6410)
109*4882a593Smuzhiyun  * Might not be present in the S3C6410 documentation,
110*4882a593Smuzhiyun  * but tests prove it's there almost for sure; shouldn't hurt in any case.
111*4882a593Smuzhiyun  */
112*4882a593Smuzhiyun #define PRTCON					0x0c
113*4882a593Smuzhiyun #define PRTCON_PROTECT				(1 << 11)
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* VIDTCON0 */
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define VIDTCON0				0x10
118*4882a593Smuzhiyun #define VIDTCON0_VBPDE_MASK			(0xff << 24)
119*4882a593Smuzhiyun #define VIDTCON0_VBPDE_SHIFT			24
120*4882a593Smuzhiyun #define VIDTCON0_VBPDE_LIMIT			0xff
121*4882a593Smuzhiyun #define VIDTCON0_VBPDE(_x)			((_x) << 24)
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define VIDTCON0_VBPD_MASK			(0xff << 16)
124*4882a593Smuzhiyun #define VIDTCON0_VBPD_SHIFT			16
125*4882a593Smuzhiyun #define VIDTCON0_VBPD_LIMIT			0xff
126*4882a593Smuzhiyun #define VIDTCON0_VBPD(_x)			((_x) << 16)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define VIDTCON0_VFPD_MASK			(0xff << 8)
129*4882a593Smuzhiyun #define VIDTCON0_VFPD_SHIFT			8
130*4882a593Smuzhiyun #define VIDTCON0_VFPD_LIMIT			0xff
131*4882a593Smuzhiyun #define VIDTCON0_VFPD(_x)			((_x) << 8)
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define VIDTCON0_VSPW_MASK			(0xff << 0)
134*4882a593Smuzhiyun #define VIDTCON0_VSPW_SHIFT			0
135*4882a593Smuzhiyun #define VIDTCON0_VSPW_LIMIT			0xff
136*4882a593Smuzhiyun #define VIDTCON0_VSPW(_x)			((_x) << 0)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /* VIDTCON1 */
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define VIDTCON1				0x14
141*4882a593Smuzhiyun #define VIDTCON1_VFPDE_MASK			(0xff << 24)
142*4882a593Smuzhiyun #define VIDTCON1_VFPDE_SHIFT			24
143*4882a593Smuzhiyun #define VIDTCON1_VFPDE_LIMIT			0xff
144*4882a593Smuzhiyun #define VIDTCON1_VFPDE(_x)			((_x) << 24)
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define VIDTCON1_HBPD_MASK			(0xff << 16)
147*4882a593Smuzhiyun #define VIDTCON1_HBPD_SHIFT			16
148*4882a593Smuzhiyun #define VIDTCON1_HBPD_LIMIT			0xff
149*4882a593Smuzhiyun #define VIDTCON1_HBPD(_x)			((_x) << 16)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define VIDTCON1_HFPD_MASK			(0xff << 8)
152*4882a593Smuzhiyun #define VIDTCON1_HFPD_SHIFT			8
153*4882a593Smuzhiyun #define VIDTCON1_HFPD_LIMIT			0xff
154*4882a593Smuzhiyun #define VIDTCON1_HFPD(_x)			((_x) << 8)
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define VIDTCON1_HSPW_MASK			(0xff << 0)
157*4882a593Smuzhiyun #define VIDTCON1_HSPW_SHIFT			0
158*4882a593Smuzhiyun #define VIDTCON1_HSPW_LIMIT			0xff
159*4882a593Smuzhiyun #define VIDTCON1_HSPW(_x)			((_x) << 0)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define VIDTCON2				0x18
162*4882a593Smuzhiyun #define VIDTCON2_LINEVAL_E(_x)			((((_x) & 0x800) >> 11) << 23)
163*4882a593Smuzhiyun #define VIDTCON2_LINEVAL_MASK			(0x7ff << 11)
164*4882a593Smuzhiyun #define VIDTCON2_LINEVAL_SHIFT			11
165*4882a593Smuzhiyun #define VIDTCON2_LINEVAL_LIMIT			0x7ff
166*4882a593Smuzhiyun #define VIDTCON2_LINEVAL(_x)			(((_x) & 0x7ff) << 11)
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define VIDTCON2_HOZVAL_E(_x)			((((_x) & 0x800) >> 11) << 22)
169*4882a593Smuzhiyun #define VIDTCON2_HOZVAL_MASK			(0x7ff << 0)
170*4882a593Smuzhiyun #define VIDTCON2_HOZVAL_SHIFT			0
171*4882a593Smuzhiyun #define VIDTCON2_HOZVAL_LIMIT			0x7ff
172*4882a593Smuzhiyun #define VIDTCON2_HOZVAL(_x)			(((_x) & 0x7ff) << 0)
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /* WINCONx */
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define WINCON(_win)				(0x20 + ((_win) * 4))
177*4882a593Smuzhiyun #define WINCONx_CSCCON_EQ601			(0x0 << 28)
178*4882a593Smuzhiyun #define WINCONx_CSCCON_EQ709			(0x1 << 28)
179*4882a593Smuzhiyun #define WINCONx_CSCWIDTH_MASK			(0x3 << 26)
180*4882a593Smuzhiyun #define WINCONx_CSCWIDTH_SHIFT			26
181*4882a593Smuzhiyun #define WINCONx_CSCWIDTH_WIDE			(0x0 << 26)
182*4882a593Smuzhiyun #define WINCONx_CSCWIDTH_NARROW			(0x3 << 26)
183*4882a593Smuzhiyun #define WINCONx_ENLOCAL				(1 << 22)
184*4882a593Smuzhiyun #define WINCONx_BUFSTATUS			(1 << 21)
185*4882a593Smuzhiyun #define WINCONx_BUFSEL				(1 << 20)
186*4882a593Smuzhiyun #define WINCONx_BUFAUTOEN			(1 << 19)
187*4882a593Smuzhiyun #define WINCONx_BITSWP				(1 << 18)
188*4882a593Smuzhiyun #define WINCONx_BYTSWP				(1 << 17)
189*4882a593Smuzhiyun #define WINCONx_HAWSWP				(1 << 16)
190*4882a593Smuzhiyun #define WINCONx_WSWP				(1 << 15)
191*4882a593Smuzhiyun #define WINCONx_YCbCr				(1 << 13)
192*4882a593Smuzhiyun #define WINCONx_BURSTLEN_MASK			(0x3 << 9)
193*4882a593Smuzhiyun #define WINCONx_BURSTLEN_SHIFT			9
194*4882a593Smuzhiyun #define WINCONx_BURSTLEN_16WORD			(0x0 << 9)
195*4882a593Smuzhiyun #define WINCONx_BURSTLEN_8WORD			(0x1 << 9)
196*4882a593Smuzhiyun #define WINCONx_BURSTLEN_4WORD			(0x2 << 9)
197*4882a593Smuzhiyun #define WINCONx_ENWIN				(1 << 0)
198*4882a593Smuzhiyun #define WINCONx_BLEND_MODE_MASK			(0xc2)
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define WINCON0_BPPMODE_MASK			(0xf << 2)
201*4882a593Smuzhiyun #define WINCON0_BPPMODE_SHIFT			2
202*4882a593Smuzhiyun #define WINCON0_BPPMODE_1BPP			(0x0 << 2)
203*4882a593Smuzhiyun #define WINCON0_BPPMODE_2BPP			(0x1 << 2)
204*4882a593Smuzhiyun #define WINCON0_BPPMODE_4BPP			(0x2 << 2)
205*4882a593Smuzhiyun #define WINCON0_BPPMODE_8BPP_PALETTE		(0x3 << 2)
206*4882a593Smuzhiyun #define WINCON0_BPPMODE_16BPP_565		(0x5 << 2)
207*4882a593Smuzhiyun #define WINCON0_BPPMODE_16BPP_1555		(0x7 << 2)
208*4882a593Smuzhiyun #define WINCON0_BPPMODE_18BPP_666		(0x8 << 2)
209*4882a593Smuzhiyun #define WINCON0_BPPMODE_24BPP_888		(0xb << 2)
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define WINCON1_LOCALSEL_CAMIF			(1 << 23)
212*4882a593Smuzhiyun #define WINCON1_ALPHA_MUL			(1 << 7)
213*4882a593Smuzhiyun #define WINCON1_BLD_PIX				(1 << 6)
214*4882a593Smuzhiyun #define WINCON1_BPPMODE_MASK			(0xf << 2)
215*4882a593Smuzhiyun #define WINCON1_BPPMODE_SHIFT			2
216*4882a593Smuzhiyun #define WINCON1_BPPMODE_1BPP			(0x0 << 2)
217*4882a593Smuzhiyun #define WINCON1_BPPMODE_2BPP			(0x1 << 2)
218*4882a593Smuzhiyun #define WINCON1_BPPMODE_4BPP			(0x2 << 2)
219*4882a593Smuzhiyun #define WINCON1_BPPMODE_8BPP_PALETTE		(0x3 << 2)
220*4882a593Smuzhiyun #define WINCON1_BPPMODE_8BPP_1232		(0x4 << 2)
221*4882a593Smuzhiyun #define WINCON1_BPPMODE_16BPP_565		(0x5 << 2)
222*4882a593Smuzhiyun #define WINCON1_BPPMODE_16BPP_A1555		(0x6 << 2)
223*4882a593Smuzhiyun #define WINCON1_BPPMODE_16BPP_I1555		(0x7 << 2)
224*4882a593Smuzhiyun #define WINCON1_BPPMODE_18BPP_666		(0x8 << 2)
225*4882a593Smuzhiyun #define WINCON1_BPPMODE_18BPP_A1665		(0x9 << 2)
226*4882a593Smuzhiyun #define WINCON1_BPPMODE_19BPP_A1666		(0xa << 2)
227*4882a593Smuzhiyun #define WINCON1_BPPMODE_24BPP_888		(0xb << 2)
228*4882a593Smuzhiyun #define WINCON1_BPPMODE_24BPP_A1887		(0xc << 2)
229*4882a593Smuzhiyun #define WINCON1_BPPMODE_25BPP_A1888		(0xd << 2)
230*4882a593Smuzhiyun #define WINCON1_BPPMODE_28BPP_A4888		(0xd << 2)
231*4882a593Smuzhiyun #define WINCON1_ALPHA_SEL			(1 << 1)
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /* S5PV210 */
234*4882a593Smuzhiyun #define SHADOWCON				0x34
235*4882a593Smuzhiyun #define SHADOWCON_WINx_PROTECT(_win)		(1 << (10 + (_win)))
236*4882a593Smuzhiyun /* DMA channels (all windows) */
237*4882a593Smuzhiyun #define SHADOWCON_CHx_ENABLE(_win)		(1 << (_win))
238*4882a593Smuzhiyun /* Local input channels (windows 0-2) */
239*4882a593Smuzhiyun #define SHADOWCON_CHx_LOCAL_ENABLE(_win)	(1 << (5 + (_win)))
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /* VIDOSDx */
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define VIDOSD_BASE				0x40
244*4882a593Smuzhiyun #define VIDOSDxA_TOPLEFT_X_E(_x)		((((_x) & 0x800) >> 11) << 23)
245*4882a593Smuzhiyun #define VIDOSDxA_TOPLEFT_X_MASK			(0x7ff << 11)
246*4882a593Smuzhiyun #define VIDOSDxA_TOPLEFT_X_SHIFT		11
247*4882a593Smuzhiyun #define VIDOSDxA_TOPLEFT_X_LIMIT		0x7ff
248*4882a593Smuzhiyun #define VIDOSDxA_TOPLEFT_X(_x)			(((_x) & 0x7ff) << 11)
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define VIDOSDxA_TOPLEFT_Y_E(_x)		((((_x) & 0x800) >> 11) << 22)
251*4882a593Smuzhiyun #define VIDOSDxA_TOPLEFT_Y_MASK			(0x7ff << 0)
252*4882a593Smuzhiyun #define VIDOSDxA_TOPLEFT_Y_SHIFT		0
253*4882a593Smuzhiyun #define VIDOSDxA_TOPLEFT_Y_LIMIT		0x7ff
254*4882a593Smuzhiyun #define VIDOSDxA_TOPLEFT_Y(_x)			(((_x) & 0x7ff) << 0)
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun #define VIDOSDxB_BOTRIGHT_X_E(_x)		((((_x) & 0x800) >> 11) << 23)
257*4882a593Smuzhiyun #define VIDOSDxB_BOTRIGHT_X_MASK		(0x7ff << 11)
258*4882a593Smuzhiyun #define VIDOSDxB_BOTRIGHT_X_SHIFT		11
259*4882a593Smuzhiyun #define VIDOSDxB_BOTRIGHT_X_LIMIT		0x7ff
260*4882a593Smuzhiyun #define VIDOSDxB_BOTRIGHT_X(_x)			(((_x) & 0x7ff) << 11)
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #define VIDOSDxB_BOTRIGHT_Y_E(_x)		((((_x) & 0x800) >> 11) << 22)
263*4882a593Smuzhiyun #define VIDOSDxB_BOTRIGHT_Y_MASK		(0x7ff << 0)
264*4882a593Smuzhiyun #define VIDOSDxB_BOTRIGHT_Y_SHIFT		0
265*4882a593Smuzhiyun #define VIDOSDxB_BOTRIGHT_Y_LIMIT		0x7ff
266*4882a593Smuzhiyun #define VIDOSDxB_BOTRIGHT_Y(_x)			(((_x) & 0x7ff) << 0)
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun /* For VIDOSD[1..4]C */
269*4882a593Smuzhiyun #define VIDISD14C_ALPHA0_R(_x)			((_x) << 20)
270*4882a593Smuzhiyun #define VIDISD14C_ALPHA0_G_MASK			(0xf << 16)
271*4882a593Smuzhiyun #define VIDISD14C_ALPHA0_G_SHIFT		16
272*4882a593Smuzhiyun #define VIDISD14C_ALPHA0_G_LIMIT		0xf
273*4882a593Smuzhiyun #define VIDISD14C_ALPHA0_G(_x)			((_x) << 16)
274*4882a593Smuzhiyun #define VIDISD14C_ALPHA0_B_MASK			(0xf << 12)
275*4882a593Smuzhiyun #define VIDISD14C_ALPHA0_B_SHIFT		12
276*4882a593Smuzhiyun #define VIDISD14C_ALPHA0_B_LIMIT		0xf
277*4882a593Smuzhiyun #define VIDISD14C_ALPHA0_B(_x)			((_x) << 12)
278*4882a593Smuzhiyun #define VIDISD14C_ALPHA1_R_MASK			(0xf << 8)
279*4882a593Smuzhiyun #define VIDISD14C_ALPHA1_R_SHIFT		8
280*4882a593Smuzhiyun #define VIDISD14C_ALPHA1_R_LIMIT		0xf
281*4882a593Smuzhiyun #define VIDISD14C_ALPHA1_R(_x)			((_x) << 8)
282*4882a593Smuzhiyun #define VIDISD14C_ALPHA1_G_MASK			(0xf << 4)
283*4882a593Smuzhiyun #define VIDISD14C_ALPHA1_G_SHIFT		4
284*4882a593Smuzhiyun #define VIDISD14C_ALPHA1_G_LIMIT		0xf
285*4882a593Smuzhiyun #define VIDISD14C_ALPHA1_G(_x)			((_x) << 4)
286*4882a593Smuzhiyun #define VIDISD14C_ALPHA1_B_MASK			(0xf << 0)
287*4882a593Smuzhiyun #define VIDISD14C_ALPHA1_B_SHIFT		0
288*4882a593Smuzhiyun #define VIDISD14C_ALPHA1_B_LIMIT		0xf
289*4882a593Smuzhiyun #define VIDISD14C_ALPHA1_B(_x)			((_x) << 0)
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define VIDW_ALPHA				0x021c
292*4882a593Smuzhiyun #define VIDW_ALPHA_R(_x)			((_x) << 16)
293*4882a593Smuzhiyun #define VIDW_ALPHA_G(_x)			((_x) << 8)
294*4882a593Smuzhiyun #define VIDW_ALPHA_B(_x)			((_x) << 0)
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun /* Video buffer addresses */
297*4882a593Smuzhiyun #define VIDW_BUF_START(_buff)			(0xA0 + ((_buff) * 8))
298*4882a593Smuzhiyun #define VIDW_BUF_START_S(_buff)			(0x40A0 + ((_buff) * 8))
299*4882a593Smuzhiyun #define VIDW_BUF_START1(_buff)			(0xA4 + ((_buff) * 8))
300*4882a593Smuzhiyun #define VIDW_BUF_END(_buff)			(0xD0 + ((_buff) * 8))
301*4882a593Smuzhiyun #define VIDW_BUF_END1(_buff)			(0xD4 + ((_buff) * 8))
302*4882a593Smuzhiyun #define VIDW_BUF_SIZE(_buff)			(0x100 + ((_buff) * 4))
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun #define VIDW_BUF_SIZE_OFFSET_E(_x)		((((_x) & 0x2000) >> 13) << 27)
305*4882a593Smuzhiyun #define VIDW_BUF_SIZE_OFFSET_MASK		(0x1fff << 13)
306*4882a593Smuzhiyun #define VIDW_BUF_SIZE_OFFSET_SHIFT		13
307*4882a593Smuzhiyun #define VIDW_BUF_SIZE_OFFSET_LIMIT		0x1fff
308*4882a593Smuzhiyun #define VIDW_BUF_SIZE_OFFSET(_x)		(((_x) & 0x1fff) << 13)
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun #define VIDW_BUF_SIZE_PAGEWIDTH_E(_x)		((((_x) & 0x2000) >> 13) << 26)
311*4882a593Smuzhiyun #define VIDW_BUF_SIZE_PAGEWIDTH_MASK		(0x1fff << 0)
312*4882a593Smuzhiyun #define VIDW_BUF_SIZE_PAGEWIDTH_SHIFT		0
313*4882a593Smuzhiyun #define VIDW_BUF_SIZE_PAGEWIDTH_LIMIT		0x1fff
314*4882a593Smuzhiyun #define VIDW_BUF_SIZE_PAGEWIDTH(_x)		(((_x) & 0x1fff) << 0)
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun /* Interrupt controls and status */
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun #define VIDINTCON0				0x130
319*4882a593Smuzhiyun #define VIDINTCON0_FIFOINTERVAL_MASK		(0x3f << 20)
320*4882a593Smuzhiyun #define VIDINTCON0_FIFOINTERVAL_SHIFT		20
321*4882a593Smuzhiyun #define VIDINTCON0_FIFOINTERVAL_LIMIT		0x3f
322*4882a593Smuzhiyun #define VIDINTCON0_FIFOINTERVAL(_x)		((_x) << 20)
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #define VIDINTCON0_INT_SYSMAINCON		(1 << 19)
325*4882a593Smuzhiyun #define VIDINTCON0_INT_SYSSUBCON		(1 << 18)
326*4882a593Smuzhiyun #define VIDINTCON0_INT_I80IFDONE		(1 << 17)
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun #define VIDINTCON0_FRAMESEL0_MASK		(0x3 << 15)
329*4882a593Smuzhiyun #define VIDINTCON0_FRAMESEL0_SHIFT		15
330*4882a593Smuzhiyun #define VIDINTCON0_FRAMESEL0_BACKPORCH		(0x0 << 15)
331*4882a593Smuzhiyun #define VIDINTCON0_FRAMESEL0_VSYNC		(0x1 << 15)
332*4882a593Smuzhiyun #define VIDINTCON0_FRAMESEL0_ACTIVE		(0x2 << 15)
333*4882a593Smuzhiyun #define VIDINTCON0_FRAMESEL0_FRONTPORCH		(0x3 << 15)
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun #define VIDINTCON0_FRAMESEL1			(1 << 13)
336*4882a593Smuzhiyun #define VIDINTCON0_FRAMESEL1_MASK		(0x3 << 13)
337*4882a593Smuzhiyun #define VIDINTCON0_FRAMESEL1_NONE		(0x0 << 13)
338*4882a593Smuzhiyun #define VIDINTCON0_FRAMESEL1_BACKPORCH		(0x1 << 13)
339*4882a593Smuzhiyun #define VIDINTCON0_FRAMESEL1_VSYNC		(0x2 << 13)
340*4882a593Smuzhiyun #define VIDINTCON0_FRAMESEL1_FRONTPORCH		(0x3 << 13)
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun #define VIDINTCON0_INT_FRAME			(1 << 12)
343*4882a593Smuzhiyun #define VIDINTCON0_FIFIOSEL_MASK		(0x7f << 5)
344*4882a593Smuzhiyun #define VIDINTCON0_FIFIOSEL_SHIFT		5
345*4882a593Smuzhiyun #define VIDINTCON0_FIFIOSEL_WINDOW0		(0x1 << 5)
346*4882a593Smuzhiyun #define VIDINTCON0_FIFIOSEL_WINDOW1		(0x2 << 5)
347*4882a593Smuzhiyun #define VIDINTCON0_FIFIOSEL_WINDOW2		(0x10 << 5)
348*4882a593Smuzhiyun #define VIDINTCON0_FIFIOSEL_WINDOW3		(0x20 << 5)
349*4882a593Smuzhiyun #define VIDINTCON0_FIFIOSEL_WINDOW4		(0x40 << 5)
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun #define VIDINTCON0_FIFOLEVEL_MASK		(0x7 << 2)
352*4882a593Smuzhiyun #define VIDINTCON0_FIFOLEVEL_SHIFT		2
353*4882a593Smuzhiyun #define VIDINTCON0_FIFOLEVEL_TO25PC		(0x0 << 2)
354*4882a593Smuzhiyun #define VIDINTCON0_FIFOLEVEL_TO50PC		(0x1 << 2)
355*4882a593Smuzhiyun #define VIDINTCON0_FIFOLEVEL_TO75PC		(0x2 << 2)
356*4882a593Smuzhiyun #define VIDINTCON0_FIFOLEVEL_EMPTY		(0x3 << 2)
357*4882a593Smuzhiyun #define VIDINTCON0_FIFOLEVEL_FULL		(0x4 << 2)
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun #define VIDINTCON0_INT_FIFO_MASK		(0x3 << 0)
360*4882a593Smuzhiyun #define VIDINTCON0_INT_FIFO_SHIFT		0
361*4882a593Smuzhiyun #define VIDINTCON0_INT_ENABLE			(1 << 0)
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun #define VIDINTCON1				0x134
364*4882a593Smuzhiyun #define VIDINTCON1_INT_I80			(1 << 2)
365*4882a593Smuzhiyun #define VIDINTCON1_INT_FRAME			(1 << 1)
366*4882a593Smuzhiyun #define VIDINTCON1_INT_FIFO			(1 << 0)
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun /* Window colour-key control registers */
369*4882a593Smuzhiyun #define WKEYCON					0x140
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun #define WKEYCON0				0x00
372*4882a593Smuzhiyun #define WKEYCON1				0x04
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun #define WxKEYCON0_KEYBL_EN			(1 << 26)
375*4882a593Smuzhiyun #define WxKEYCON0_KEYEN_F			(1 << 25)
376*4882a593Smuzhiyun #define WxKEYCON0_DIRCON			(1 << 24)
377*4882a593Smuzhiyun #define WxKEYCON0_COMPKEY_MASK			(0xffffff << 0)
378*4882a593Smuzhiyun #define WxKEYCON0_COMPKEY_SHIFT			0
379*4882a593Smuzhiyun #define WxKEYCON0_COMPKEY_LIMIT			0xffffff
380*4882a593Smuzhiyun #define WxKEYCON0_COMPKEY(_x)			((_x) << 0)
381*4882a593Smuzhiyun #define WxKEYCON1_COLVAL_MASK			(0xffffff << 0)
382*4882a593Smuzhiyun #define WxKEYCON1_COLVAL_SHIFT			0
383*4882a593Smuzhiyun #define WxKEYCON1_COLVAL_LIMIT			0xffffff
384*4882a593Smuzhiyun #define WxKEYCON1_COLVAL(_x)			((_x) << 0)
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /* Dithering control */
387*4882a593Smuzhiyun #define DITHMODE				0x170
388*4882a593Smuzhiyun #define DITHMODE_R_POS_MASK			(0x3 << 5)
389*4882a593Smuzhiyun #define DITHMODE_R_POS_SHIFT			5
390*4882a593Smuzhiyun #define DITHMODE_R_POS_8BIT			(0x0 << 5)
391*4882a593Smuzhiyun #define DITHMODE_R_POS_6BIT			(0x1 << 5)
392*4882a593Smuzhiyun #define DITHMODE_R_POS_5BIT			(0x2 << 5)
393*4882a593Smuzhiyun #define DITHMODE_G_POS_MASK			(0x3 << 3)
394*4882a593Smuzhiyun #define DITHMODE_G_POS_SHIFT			3
395*4882a593Smuzhiyun #define DITHMODE_G_POS_8BIT			(0x0 << 3)
396*4882a593Smuzhiyun #define DITHMODE_G_POS_6BIT			(0x1 << 3)
397*4882a593Smuzhiyun #define DITHMODE_G_POS_5BIT			(0x2 << 3)
398*4882a593Smuzhiyun #define DITHMODE_B_POS_MASK			(0x3 << 1)
399*4882a593Smuzhiyun #define DITHMODE_B_POS_SHIFT			1
400*4882a593Smuzhiyun #define DITHMODE_B_POS_8BIT			(0x0 << 1)
401*4882a593Smuzhiyun #define DITHMODE_B_POS_6BIT			(0x1 << 1)
402*4882a593Smuzhiyun #define DITHMODE_B_POS_5BIT			(0x2 << 1)
403*4882a593Smuzhiyun #define DITHMODE_DITH_EN			(1 << 0)
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun /* Window blanking (MAP) */
406*4882a593Smuzhiyun #define WINxMAP(_win)				(0x180 + ((_win) * 4))
407*4882a593Smuzhiyun #define WINxMAP_MAP				(1 << 24)
408*4882a593Smuzhiyun #define WINxMAP_MAP_COLOUR_MASK			(0xffffff << 0)
409*4882a593Smuzhiyun #define WINxMAP_MAP_COLOUR_SHIFT		0
410*4882a593Smuzhiyun #define WINxMAP_MAP_COLOUR_LIMIT		0xffffff
411*4882a593Smuzhiyun #define WINxMAP_MAP_COLOUR(_x)			((_x) << 0)
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun /* Winodw palette control */
414*4882a593Smuzhiyun #define WPALCON					0x1A0
415*4882a593Smuzhiyun #define WPALCON_PAL_UPDATE			(1 << 9)
416*4882a593Smuzhiyun #define WPALCON_W4PAL_16BPP_A555		(1 << 8)
417*4882a593Smuzhiyun #define WPALCON_W3PAL_16BPP_A555		(1 << 7)
418*4882a593Smuzhiyun #define WPALCON_W2PAL_16BPP_A555		(1 << 6)
419*4882a593Smuzhiyun #define WPALCON_W1PAL_MASK			(0x7 << 3)
420*4882a593Smuzhiyun #define WPALCON_W1PAL_SHIFT			3
421*4882a593Smuzhiyun #define WPALCON_W1PAL_25BPP_A888		(0x0 << 3)
422*4882a593Smuzhiyun #define WPALCON_W1PAL_24BPP			(0x1 << 3)
423*4882a593Smuzhiyun #define WPALCON_W1PAL_19BPP_A666		(0x2 << 3)
424*4882a593Smuzhiyun #define WPALCON_W1PAL_18BPP_A665		(0x3 << 3)
425*4882a593Smuzhiyun #define WPALCON_W1PAL_18BPP			(0x4 << 3)
426*4882a593Smuzhiyun #define WPALCON_W1PAL_16BPP_A555		(0x5 << 3)
427*4882a593Smuzhiyun #define WPALCON_W1PAL_16BPP_565			(0x6 << 3)
428*4882a593Smuzhiyun #define WPALCON_W0PAL_MASK			(0x7 << 0)
429*4882a593Smuzhiyun #define WPALCON_W0PAL_SHIFT			0
430*4882a593Smuzhiyun #define WPALCON_W0PAL_25BPP_A888		(0x0 << 0)
431*4882a593Smuzhiyun #define WPALCON_W0PAL_24BPP			(0x1 << 0)
432*4882a593Smuzhiyun #define WPALCON_W0PAL_19BPP_A666		(0x2 << 0)
433*4882a593Smuzhiyun #define WPALCON_W0PAL_18BPP_A665		(0x3 << 0)
434*4882a593Smuzhiyun #define WPALCON_W0PAL_18BPP			(0x4 << 0)
435*4882a593Smuzhiyun #define WPALCON_W0PAL_16BPP_A555		(0x5 << 0)
436*4882a593Smuzhiyun #define WPALCON_W0PAL_16BPP_565			(0x6 << 0)
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun /* Blending equation control */
439*4882a593Smuzhiyun #define BLENDEQx(_win)				(0x244 + ((_win - 1) * 4))
440*4882a593Smuzhiyun #define BLENDEQ_ZERO				0x0
441*4882a593Smuzhiyun #define BLENDEQ_ONE				0x1
442*4882a593Smuzhiyun #define BLENDEQ_ALPHA_A				0x2
443*4882a593Smuzhiyun #define BLENDEQ_ONE_MINUS_ALPHA_A		0x3
444*4882a593Smuzhiyun #define BLENDEQ_ALPHA0				0x6
445*4882a593Smuzhiyun #define BLENDEQ_B_FUNC_F(_x)			(_x << 6)
446*4882a593Smuzhiyun #define BLENDEQ_A_FUNC_F(_x)			(_x << 0)
447*4882a593Smuzhiyun #define BLENDCON				0x260
448*4882a593Smuzhiyun #define BLENDCON_NEW_MASK			(1 << 0)
449*4882a593Smuzhiyun #define BLENDCON_NEW_8BIT_ALPHA_VALUE		(1 << 0)
450*4882a593Smuzhiyun #define BLENDCON_NEW_4BIT_ALPHA_VALUE		(0 << 0)
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun /* Display port clock control */
453*4882a593Smuzhiyun #define DP_MIE_CLKCON				0x27c
454*4882a593Smuzhiyun #define DP_MIE_CLK_DISABLE			0x0
455*4882a593Smuzhiyun #define DP_MIE_CLK_DP_ENABLE			0x2
456*4882a593Smuzhiyun #define DP_MIE_CLK_MIE_ENABLE			0x3
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun /* Notes on per-window bpp settings
459*4882a593Smuzhiyun  *
460*4882a593Smuzhiyun  * Value	Win0	 Win1	  Win2	   Win3	    Win 4
461*4882a593Smuzhiyun  * 0000		1(P)	 1(P)	  1(P)	   1(P)	    1(P)
462*4882a593Smuzhiyun  * 0001		2(P)	 2(P)     2(P)	   2(P)	    2(P)
463*4882a593Smuzhiyun  * 0010		4(P)	 4(P)     4(P)	   4(P)     -none-
464*4882a593Smuzhiyun  * 0011		8(P)	 8(P)     -none-   -none-   -none-
465*4882a593Smuzhiyun  * 0100		-none-	 8(A232)  8(A232)  -none-   -none-
466*4882a593Smuzhiyun  * 0101		16(565)	 16(565)  16(565)  16(565)   16(565)
467*4882a593Smuzhiyun  * 0110		-none-	 16(A555) 16(A555) 16(A555)  16(A555)
468*4882a593Smuzhiyun  * 0111		16(I555) 16(I565) 16(I555) 16(I555)  16(I555)
469*4882a593Smuzhiyun  * 1000		18(666)	 18(666)  18(666)  18(666)   18(666)
470*4882a593Smuzhiyun  * 1001		-none-	 18(A665) 18(A665) 18(A665)  16(A665)
471*4882a593Smuzhiyun  * 1010		-none-	 19(A666) 19(A666) 19(A666)  19(A666)
472*4882a593Smuzhiyun  * 1011		24(888)	 24(888)  24(888)  24(888)   24(888)
473*4882a593Smuzhiyun  * 1100		-none-	 24(A887) 24(A887) 24(A887)  24(A887)
474*4882a593Smuzhiyun  * 1101		-none-	 25(A888) 25(A888) 25(A888)  25(A888)
475*4882a593Smuzhiyun  * 1110		-none-	 -none-	  -none-   -none-    -none-
476*4882a593Smuzhiyun  * 1111		-none-	 -none-   -none-   -none-    -none-
477*4882a593Smuzhiyun */
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun /* FIMD Version 8 register offset definitions */
480*4882a593Smuzhiyun #define FIMD_V8_VIDTCON0	0x20010
481*4882a593Smuzhiyun #define FIMD_V8_VIDTCON1	0x20014
482*4882a593Smuzhiyun #define FIMD_V8_VIDTCON2	0x20018
483*4882a593Smuzhiyun #define FIMD_V8_VIDTCON3	0x2001C
484*4882a593Smuzhiyun #define FIMD_V8_VIDCON1		0x20004
485