1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016 Texas Instruments, Inc.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #ifndef __OMAPFB_DSS_H
7*4882a593Smuzhiyun #define __OMAPFB_DSS_H
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/list.h>
10*4882a593Smuzhiyun #include <linux/kobject.h>
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/platform_data/omapdss.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <video/videomode.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define DISPC_IRQ_FRAMEDONE (1 << 0)
18*4882a593Smuzhiyun #define DISPC_IRQ_VSYNC (1 << 1)
19*4882a593Smuzhiyun #define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
20*4882a593Smuzhiyun #define DISPC_IRQ_EVSYNC_ODD (1 << 3)
21*4882a593Smuzhiyun #define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
22*4882a593Smuzhiyun #define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
23*4882a593Smuzhiyun #define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
24*4882a593Smuzhiyun #define DISPC_IRQ_GFX_END_WIN (1 << 7)
25*4882a593Smuzhiyun #define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
26*4882a593Smuzhiyun #define DISPC_IRQ_OCP_ERR (1 << 9)
27*4882a593Smuzhiyun #define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
28*4882a593Smuzhiyun #define DISPC_IRQ_VID1_END_WIN (1 << 11)
29*4882a593Smuzhiyun #define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
30*4882a593Smuzhiyun #define DISPC_IRQ_VID2_END_WIN (1 << 13)
31*4882a593Smuzhiyun #define DISPC_IRQ_SYNC_LOST (1 << 14)
32*4882a593Smuzhiyun #define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
33*4882a593Smuzhiyun #define DISPC_IRQ_WAKEUP (1 << 16)
34*4882a593Smuzhiyun #define DISPC_IRQ_SYNC_LOST2 (1 << 17)
35*4882a593Smuzhiyun #define DISPC_IRQ_VSYNC2 (1 << 18)
36*4882a593Smuzhiyun #define DISPC_IRQ_VID3_END_WIN (1 << 19)
37*4882a593Smuzhiyun #define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
38*4882a593Smuzhiyun #define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
39*4882a593Smuzhiyun #define DISPC_IRQ_FRAMEDONE2 (1 << 22)
40*4882a593Smuzhiyun #define DISPC_IRQ_FRAMEDONEWB (1 << 23)
41*4882a593Smuzhiyun #define DISPC_IRQ_FRAMEDONETV (1 << 24)
42*4882a593Smuzhiyun #define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
43*4882a593Smuzhiyun #define DISPC_IRQ_WBUNCOMPLETEERROR (1 << 26)
44*4882a593Smuzhiyun #define DISPC_IRQ_SYNC_LOST3 (1 << 27)
45*4882a593Smuzhiyun #define DISPC_IRQ_VSYNC3 (1 << 28)
46*4882a593Smuzhiyun #define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 29)
47*4882a593Smuzhiyun #define DISPC_IRQ_FRAMEDONE3 (1 << 30)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun struct omap_dss_device;
50*4882a593Smuzhiyun struct omap_overlay_manager;
51*4882a593Smuzhiyun struct dss_lcd_mgr_config;
52*4882a593Smuzhiyun struct snd_aes_iec958;
53*4882a593Smuzhiyun struct snd_cea_861_aud_if;
54*4882a593Smuzhiyun struct hdmi_avi_infoframe;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun enum omap_display_type {
57*4882a593Smuzhiyun OMAP_DISPLAY_TYPE_NONE = 0,
58*4882a593Smuzhiyun OMAP_DISPLAY_TYPE_DPI = 1 << 0,
59*4882a593Smuzhiyun OMAP_DISPLAY_TYPE_DBI = 1 << 1,
60*4882a593Smuzhiyun OMAP_DISPLAY_TYPE_SDI = 1 << 2,
61*4882a593Smuzhiyun OMAP_DISPLAY_TYPE_DSI = 1 << 3,
62*4882a593Smuzhiyun OMAP_DISPLAY_TYPE_VENC = 1 << 4,
63*4882a593Smuzhiyun OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
64*4882a593Smuzhiyun OMAP_DISPLAY_TYPE_DVI = 1 << 6,
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun enum omap_plane {
68*4882a593Smuzhiyun OMAP_DSS_GFX = 0,
69*4882a593Smuzhiyun OMAP_DSS_VIDEO1 = 1,
70*4882a593Smuzhiyun OMAP_DSS_VIDEO2 = 2,
71*4882a593Smuzhiyun OMAP_DSS_VIDEO3 = 3,
72*4882a593Smuzhiyun OMAP_DSS_WB = 4,
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun enum omap_channel {
76*4882a593Smuzhiyun OMAP_DSS_CHANNEL_LCD = 0,
77*4882a593Smuzhiyun OMAP_DSS_CHANNEL_DIGIT = 1,
78*4882a593Smuzhiyun OMAP_DSS_CHANNEL_LCD2 = 2,
79*4882a593Smuzhiyun OMAP_DSS_CHANNEL_LCD3 = 3,
80*4882a593Smuzhiyun OMAP_DSS_CHANNEL_WB = 4,
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun enum omap_color_mode {
84*4882a593Smuzhiyun OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
85*4882a593Smuzhiyun OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
86*4882a593Smuzhiyun OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
87*4882a593Smuzhiyun OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
88*4882a593Smuzhiyun OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
89*4882a593Smuzhiyun OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
90*4882a593Smuzhiyun OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
91*4882a593Smuzhiyun OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
92*4882a593Smuzhiyun OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
93*4882a593Smuzhiyun OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
94*4882a593Smuzhiyun OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
95*4882a593Smuzhiyun OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
96*4882a593Smuzhiyun OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
97*4882a593Smuzhiyun OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
98*4882a593Smuzhiyun OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
99*4882a593Smuzhiyun OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
100*4882a593Smuzhiyun OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
101*4882a593Smuzhiyun OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
102*4882a593Smuzhiyun OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun enum omap_dss_load_mode {
106*4882a593Smuzhiyun OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
107*4882a593Smuzhiyun OMAP_DSS_LOAD_CLUT_ONLY = 1,
108*4882a593Smuzhiyun OMAP_DSS_LOAD_FRAME_ONLY = 2,
109*4882a593Smuzhiyun OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun enum omap_dss_trans_key_type {
113*4882a593Smuzhiyun OMAP_DSS_COLOR_KEY_GFX_DST = 0,
114*4882a593Smuzhiyun OMAP_DSS_COLOR_KEY_VID_SRC = 1,
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun enum omap_dss_signal_level {
118*4882a593Smuzhiyun OMAPDSS_SIG_ACTIVE_LOW,
119*4882a593Smuzhiyun OMAPDSS_SIG_ACTIVE_HIGH,
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun enum omap_dss_signal_edge {
123*4882a593Smuzhiyun OMAPDSS_DRIVE_SIG_FALLING_EDGE,
124*4882a593Smuzhiyun OMAPDSS_DRIVE_SIG_RISING_EDGE,
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun enum omap_dss_venc_type {
128*4882a593Smuzhiyun OMAP_DSS_VENC_TYPE_COMPOSITE,
129*4882a593Smuzhiyun OMAP_DSS_VENC_TYPE_SVIDEO,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun enum omap_dss_dsi_pixel_format {
133*4882a593Smuzhiyun OMAP_DSS_DSI_FMT_RGB888,
134*4882a593Smuzhiyun OMAP_DSS_DSI_FMT_RGB666,
135*4882a593Smuzhiyun OMAP_DSS_DSI_FMT_RGB666_PACKED,
136*4882a593Smuzhiyun OMAP_DSS_DSI_FMT_RGB565,
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun enum omap_dss_dsi_mode {
140*4882a593Smuzhiyun OMAP_DSS_DSI_CMD_MODE = 0,
141*4882a593Smuzhiyun OMAP_DSS_DSI_VIDEO_MODE,
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun enum omap_display_caps {
145*4882a593Smuzhiyun OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
146*4882a593Smuzhiyun OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun enum omap_dss_display_state {
150*4882a593Smuzhiyun OMAP_DSS_DISPLAY_DISABLED = 0,
151*4882a593Smuzhiyun OMAP_DSS_DISPLAY_ACTIVE,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun enum omap_dss_rotation_type {
155*4882a593Smuzhiyun OMAP_DSS_ROT_DMA = 1 << 0,
156*4882a593Smuzhiyun OMAP_DSS_ROT_VRFB = 1 << 1,
157*4882a593Smuzhiyun OMAP_DSS_ROT_TILER = 1 << 2,
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* clockwise rotation angle */
161*4882a593Smuzhiyun enum omap_dss_rotation_angle {
162*4882a593Smuzhiyun OMAP_DSS_ROT_0 = 0,
163*4882a593Smuzhiyun OMAP_DSS_ROT_90 = 1,
164*4882a593Smuzhiyun OMAP_DSS_ROT_180 = 2,
165*4882a593Smuzhiyun OMAP_DSS_ROT_270 = 3,
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun enum omap_overlay_caps {
169*4882a593Smuzhiyun OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
170*4882a593Smuzhiyun OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
171*4882a593Smuzhiyun OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
172*4882a593Smuzhiyun OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
173*4882a593Smuzhiyun OMAP_DSS_OVL_CAP_POS = 1 << 4,
174*4882a593Smuzhiyun OMAP_DSS_OVL_CAP_REPLICATION = 1 << 5,
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun enum omap_dss_output_id {
178*4882a593Smuzhiyun OMAP_DSS_OUTPUT_DPI = 1 << 0,
179*4882a593Smuzhiyun OMAP_DSS_OUTPUT_DBI = 1 << 1,
180*4882a593Smuzhiyun OMAP_DSS_OUTPUT_SDI = 1 << 2,
181*4882a593Smuzhiyun OMAP_DSS_OUTPUT_DSI1 = 1 << 3,
182*4882a593Smuzhiyun OMAP_DSS_OUTPUT_DSI2 = 1 << 4,
183*4882a593Smuzhiyun OMAP_DSS_OUTPUT_VENC = 1 << 5,
184*4882a593Smuzhiyun OMAP_DSS_OUTPUT_HDMI = 1 << 6,
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* DSI */
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun enum omap_dss_dsi_trans_mode {
190*4882a593Smuzhiyun /* Sync Pulses: both sync start and end packets sent */
191*4882a593Smuzhiyun OMAP_DSS_DSI_PULSE_MODE,
192*4882a593Smuzhiyun /* Sync Events: only sync start packets sent */
193*4882a593Smuzhiyun OMAP_DSS_DSI_EVENT_MODE,
194*4882a593Smuzhiyun /* Burst: only sync start packets sent, pixels are time compressed */
195*4882a593Smuzhiyun OMAP_DSS_DSI_BURST_MODE,
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun struct omap_dss_dsi_videomode_timings {
199*4882a593Smuzhiyun unsigned long hsclk;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun unsigned ndl;
202*4882a593Smuzhiyun unsigned bitspp;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* pixels */
205*4882a593Smuzhiyun u16 hact;
206*4882a593Smuzhiyun /* lines */
207*4882a593Smuzhiyun u16 vact;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* DSI video mode blanking data */
210*4882a593Smuzhiyun /* Unit: byte clock cycles */
211*4882a593Smuzhiyun u16 hss;
212*4882a593Smuzhiyun u16 hsa;
213*4882a593Smuzhiyun u16 hse;
214*4882a593Smuzhiyun u16 hfp;
215*4882a593Smuzhiyun u16 hbp;
216*4882a593Smuzhiyun /* Unit: line clocks */
217*4882a593Smuzhiyun u16 vsa;
218*4882a593Smuzhiyun u16 vfp;
219*4882a593Smuzhiyun u16 vbp;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* DSI blanking modes */
222*4882a593Smuzhiyun int blanking_mode;
223*4882a593Smuzhiyun int hsa_blanking_mode;
224*4882a593Smuzhiyun int hbp_blanking_mode;
225*4882a593Smuzhiyun int hfp_blanking_mode;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun enum omap_dss_dsi_trans_mode trans_mode;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun bool ddr_clk_always_on;
230*4882a593Smuzhiyun int window_sync;
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun struct omap_dss_dsi_config {
234*4882a593Smuzhiyun enum omap_dss_dsi_mode mode;
235*4882a593Smuzhiyun enum omap_dss_dsi_pixel_format pixel_format;
236*4882a593Smuzhiyun const struct omap_video_timings *timings;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun unsigned long hs_clk_min, hs_clk_max;
239*4882a593Smuzhiyun unsigned long lp_clk_min, lp_clk_max;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun bool ddr_clk_always_on;
242*4882a593Smuzhiyun enum omap_dss_dsi_trans_mode trans_mode;
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun struct omap_video_timings {
246*4882a593Smuzhiyun /* Unit: pixels */
247*4882a593Smuzhiyun u16 x_res;
248*4882a593Smuzhiyun /* Unit: pixels */
249*4882a593Smuzhiyun u16 y_res;
250*4882a593Smuzhiyun /* Unit: Hz */
251*4882a593Smuzhiyun u32 pixelclock;
252*4882a593Smuzhiyun /* Unit: pixel clocks */
253*4882a593Smuzhiyun u16 hsw; /* Horizontal synchronization pulse width */
254*4882a593Smuzhiyun /* Unit: pixel clocks */
255*4882a593Smuzhiyun u16 hfp; /* Horizontal front porch */
256*4882a593Smuzhiyun /* Unit: pixel clocks */
257*4882a593Smuzhiyun u16 hbp; /* Horizontal back porch */
258*4882a593Smuzhiyun /* Unit: line clocks */
259*4882a593Smuzhiyun u16 vsw; /* Vertical synchronization pulse width */
260*4882a593Smuzhiyun /* Unit: line clocks */
261*4882a593Smuzhiyun u16 vfp; /* Vertical front porch */
262*4882a593Smuzhiyun /* Unit: line clocks */
263*4882a593Smuzhiyun u16 vbp; /* Vertical back porch */
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* Vsync logic level */
266*4882a593Smuzhiyun enum omap_dss_signal_level vsync_level;
267*4882a593Smuzhiyun /* Hsync logic level */
268*4882a593Smuzhiyun enum omap_dss_signal_level hsync_level;
269*4882a593Smuzhiyun /* Interlaced or Progressive timings */
270*4882a593Smuzhiyun bool interlace;
271*4882a593Smuzhiyun /* Pixel clock edge to drive LCD data */
272*4882a593Smuzhiyun enum omap_dss_signal_edge data_pclk_edge;
273*4882a593Smuzhiyun /* Data enable logic level */
274*4882a593Smuzhiyun enum omap_dss_signal_level de_level;
275*4882a593Smuzhiyun /* Pixel clock edges to drive HSYNC and VSYNC signals */
276*4882a593Smuzhiyun enum omap_dss_signal_edge sync_pclk_edge;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun bool double_pixel;
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* Hardcoded timings for tv modes. Venc only uses these to
282*4882a593Smuzhiyun * identify the mode, and does not actually use the configs
283*4882a593Smuzhiyun * itself. However, the configs should be something that
284*4882a593Smuzhiyun * a normal monitor can also show */
285*4882a593Smuzhiyun extern const struct omap_video_timings omap_dss_pal_timings;
286*4882a593Smuzhiyun extern const struct omap_video_timings omap_dss_ntsc_timings;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun struct omap_dss_cpr_coefs {
289*4882a593Smuzhiyun s16 rr, rg, rb;
290*4882a593Smuzhiyun s16 gr, gg, gb;
291*4882a593Smuzhiyun s16 br, bg, bb;
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun struct omap_overlay_info {
295*4882a593Smuzhiyun dma_addr_t paddr;
296*4882a593Smuzhiyun dma_addr_t p_uv_addr; /* for NV12 format */
297*4882a593Smuzhiyun u16 screen_width;
298*4882a593Smuzhiyun u16 width;
299*4882a593Smuzhiyun u16 height;
300*4882a593Smuzhiyun enum omap_color_mode color_mode;
301*4882a593Smuzhiyun u8 rotation;
302*4882a593Smuzhiyun enum omap_dss_rotation_type rotation_type;
303*4882a593Smuzhiyun bool mirror;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun u16 pos_x;
306*4882a593Smuzhiyun u16 pos_y;
307*4882a593Smuzhiyun u16 out_width; /* if 0, out_width == width */
308*4882a593Smuzhiyun u16 out_height; /* if 0, out_height == height */
309*4882a593Smuzhiyun u8 global_alpha;
310*4882a593Smuzhiyun u8 pre_mult_alpha;
311*4882a593Smuzhiyun u8 zorder;
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun struct omap_overlay {
315*4882a593Smuzhiyun struct kobject kobj;
316*4882a593Smuzhiyun struct list_head list;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* static fields */
319*4882a593Smuzhiyun const char *name;
320*4882a593Smuzhiyun enum omap_plane id;
321*4882a593Smuzhiyun enum omap_color_mode supported_modes;
322*4882a593Smuzhiyun enum omap_overlay_caps caps;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* dynamic fields */
325*4882a593Smuzhiyun struct omap_overlay_manager *manager;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /*
328*4882a593Smuzhiyun * The following functions do not block:
329*4882a593Smuzhiyun *
330*4882a593Smuzhiyun * is_enabled
331*4882a593Smuzhiyun * set_overlay_info
332*4882a593Smuzhiyun * get_overlay_info
333*4882a593Smuzhiyun *
334*4882a593Smuzhiyun * The rest of the functions may block and cannot be called from
335*4882a593Smuzhiyun * interrupt context
336*4882a593Smuzhiyun */
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun int (*enable)(struct omap_overlay *ovl);
339*4882a593Smuzhiyun int (*disable)(struct omap_overlay *ovl);
340*4882a593Smuzhiyun bool (*is_enabled)(struct omap_overlay *ovl);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun int (*set_manager)(struct omap_overlay *ovl,
343*4882a593Smuzhiyun struct omap_overlay_manager *mgr);
344*4882a593Smuzhiyun int (*unset_manager)(struct omap_overlay *ovl);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun int (*set_overlay_info)(struct omap_overlay *ovl,
347*4882a593Smuzhiyun struct omap_overlay_info *info);
348*4882a593Smuzhiyun void (*get_overlay_info)(struct omap_overlay *ovl,
349*4882a593Smuzhiyun struct omap_overlay_info *info);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun int (*wait_for_go)(struct omap_overlay *ovl);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun struct omap_dss_device *(*get_device)(struct omap_overlay *ovl);
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun struct omap_overlay_manager_info {
357*4882a593Smuzhiyun u32 default_color;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun enum omap_dss_trans_key_type trans_key_type;
360*4882a593Smuzhiyun u32 trans_key;
361*4882a593Smuzhiyun bool trans_enabled;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun bool partial_alpha_enabled;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun bool cpr_enable;
366*4882a593Smuzhiyun struct omap_dss_cpr_coefs cpr_coefs;
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun struct omap_overlay_manager {
370*4882a593Smuzhiyun struct kobject kobj;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* static fields */
373*4882a593Smuzhiyun const char *name;
374*4882a593Smuzhiyun enum omap_channel id;
375*4882a593Smuzhiyun struct list_head overlays;
376*4882a593Smuzhiyun enum omap_display_type supported_displays;
377*4882a593Smuzhiyun enum omap_dss_output_id supported_outputs;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun /* dynamic fields */
380*4882a593Smuzhiyun struct omap_dss_device *output;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /*
383*4882a593Smuzhiyun * The following functions do not block:
384*4882a593Smuzhiyun *
385*4882a593Smuzhiyun * set_manager_info
386*4882a593Smuzhiyun * get_manager_info
387*4882a593Smuzhiyun * apply
388*4882a593Smuzhiyun *
389*4882a593Smuzhiyun * The rest of the functions may block and cannot be called from
390*4882a593Smuzhiyun * interrupt context
391*4882a593Smuzhiyun */
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun int (*set_output)(struct omap_overlay_manager *mgr,
394*4882a593Smuzhiyun struct omap_dss_device *output);
395*4882a593Smuzhiyun int (*unset_output)(struct omap_overlay_manager *mgr);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun int (*set_manager_info)(struct omap_overlay_manager *mgr,
398*4882a593Smuzhiyun struct omap_overlay_manager_info *info);
399*4882a593Smuzhiyun void (*get_manager_info)(struct omap_overlay_manager *mgr,
400*4882a593Smuzhiyun struct omap_overlay_manager_info *info);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun int (*apply)(struct omap_overlay_manager *mgr);
403*4882a593Smuzhiyun int (*wait_for_go)(struct omap_overlay_manager *mgr);
404*4882a593Smuzhiyun int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun struct omap_dss_device *(*get_device)(struct omap_overlay_manager *mgr);
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* 22 pins means 1 clk lane and 10 data lanes */
410*4882a593Smuzhiyun #define OMAP_DSS_MAX_DSI_PINS 22
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun struct omap_dsi_pin_config {
413*4882a593Smuzhiyun int num_pins;
414*4882a593Smuzhiyun /*
415*4882a593Smuzhiyun * pin numbers in the following order:
416*4882a593Smuzhiyun * clk+, clk-
417*4882a593Smuzhiyun * data1+, data1-
418*4882a593Smuzhiyun * data2+, data2-
419*4882a593Smuzhiyun * ...
420*4882a593Smuzhiyun */
421*4882a593Smuzhiyun int pins[OMAP_DSS_MAX_DSI_PINS];
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun struct omap_dss_writeback_info {
425*4882a593Smuzhiyun u32 paddr;
426*4882a593Smuzhiyun u32 p_uv_addr;
427*4882a593Smuzhiyun u16 buf_width;
428*4882a593Smuzhiyun u16 width;
429*4882a593Smuzhiyun u16 height;
430*4882a593Smuzhiyun enum omap_color_mode color_mode;
431*4882a593Smuzhiyun u8 rotation;
432*4882a593Smuzhiyun enum omap_dss_rotation_type rotation_type;
433*4882a593Smuzhiyun bool mirror;
434*4882a593Smuzhiyun u8 pre_mult_alpha;
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun struct omapdss_dpi_ops {
438*4882a593Smuzhiyun int (*connect)(struct omap_dss_device *dssdev,
439*4882a593Smuzhiyun struct omap_dss_device *dst);
440*4882a593Smuzhiyun void (*disconnect)(struct omap_dss_device *dssdev,
441*4882a593Smuzhiyun struct omap_dss_device *dst);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun int (*enable)(struct omap_dss_device *dssdev);
444*4882a593Smuzhiyun void (*disable)(struct omap_dss_device *dssdev);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun int (*check_timings)(struct omap_dss_device *dssdev,
447*4882a593Smuzhiyun struct omap_video_timings *timings);
448*4882a593Smuzhiyun void (*set_timings)(struct omap_dss_device *dssdev,
449*4882a593Smuzhiyun struct omap_video_timings *timings);
450*4882a593Smuzhiyun void (*get_timings)(struct omap_dss_device *dssdev,
451*4882a593Smuzhiyun struct omap_video_timings *timings);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun void (*set_data_lines)(struct omap_dss_device *dssdev, int data_lines);
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun struct omapdss_sdi_ops {
457*4882a593Smuzhiyun int (*connect)(struct omap_dss_device *dssdev,
458*4882a593Smuzhiyun struct omap_dss_device *dst);
459*4882a593Smuzhiyun void (*disconnect)(struct omap_dss_device *dssdev,
460*4882a593Smuzhiyun struct omap_dss_device *dst);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun int (*enable)(struct omap_dss_device *dssdev);
463*4882a593Smuzhiyun void (*disable)(struct omap_dss_device *dssdev);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun int (*check_timings)(struct omap_dss_device *dssdev,
466*4882a593Smuzhiyun struct omap_video_timings *timings);
467*4882a593Smuzhiyun void (*set_timings)(struct omap_dss_device *dssdev,
468*4882a593Smuzhiyun struct omap_video_timings *timings);
469*4882a593Smuzhiyun void (*get_timings)(struct omap_dss_device *dssdev,
470*4882a593Smuzhiyun struct omap_video_timings *timings);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun void (*set_datapairs)(struct omap_dss_device *dssdev, int datapairs);
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun struct omapdss_dvi_ops {
476*4882a593Smuzhiyun int (*connect)(struct omap_dss_device *dssdev,
477*4882a593Smuzhiyun struct omap_dss_device *dst);
478*4882a593Smuzhiyun void (*disconnect)(struct omap_dss_device *dssdev,
479*4882a593Smuzhiyun struct omap_dss_device *dst);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun int (*enable)(struct omap_dss_device *dssdev);
482*4882a593Smuzhiyun void (*disable)(struct omap_dss_device *dssdev);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun int (*check_timings)(struct omap_dss_device *dssdev,
485*4882a593Smuzhiyun struct omap_video_timings *timings);
486*4882a593Smuzhiyun void (*set_timings)(struct omap_dss_device *dssdev,
487*4882a593Smuzhiyun struct omap_video_timings *timings);
488*4882a593Smuzhiyun void (*get_timings)(struct omap_dss_device *dssdev,
489*4882a593Smuzhiyun struct omap_video_timings *timings);
490*4882a593Smuzhiyun };
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun struct omapdss_atv_ops {
493*4882a593Smuzhiyun int (*connect)(struct omap_dss_device *dssdev,
494*4882a593Smuzhiyun struct omap_dss_device *dst);
495*4882a593Smuzhiyun void (*disconnect)(struct omap_dss_device *dssdev,
496*4882a593Smuzhiyun struct omap_dss_device *dst);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun int (*enable)(struct omap_dss_device *dssdev);
499*4882a593Smuzhiyun void (*disable)(struct omap_dss_device *dssdev);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun int (*check_timings)(struct omap_dss_device *dssdev,
502*4882a593Smuzhiyun struct omap_video_timings *timings);
503*4882a593Smuzhiyun void (*set_timings)(struct omap_dss_device *dssdev,
504*4882a593Smuzhiyun struct omap_video_timings *timings);
505*4882a593Smuzhiyun void (*get_timings)(struct omap_dss_device *dssdev,
506*4882a593Smuzhiyun struct omap_video_timings *timings);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun void (*set_type)(struct omap_dss_device *dssdev,
509*4882a593Smuzhiyun enum omap_dss_venc_type type);
510*4882a593Smuzhiyun void (*invert_vid_out_polarity)(struct omap_dss_device *dssdev,
511*4882a593Smuzhiyun bool invert_polarity);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
514*4882a593Smuzhiyun u32 (*get_wss)(struct omap_dss_device *dssdev);
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun struct omapdss_hdmi_ops {
518*4882a593Smuzhiyun int (*connect)(struct omap_dss_device *dssdev,
519*4882a593Smuzhiyun struct omap_dss_device *dst);
520*4882a593Smuzhiyun void (*disconnect)(struct omap_dss_device *dssdev,
521*4882a593Smuzhiyun struct omap_dss_device *dst);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun int (*enable)(struct omap_dss_device *dssdev);
524*4882a593Smuzhiyun void (*disable)(struct omap_dss_device *dssdev);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun int (*check_timings)(struct omap_dss_device *dssdev,
527*4882a593Smuzhiyun struct omap_video_timings *timings);
528*4882a593Smuzhiyun void (*set_timings)(struct omap_dss_device *dssdev,
529*4882a593Smuzhiyun struct omap_video_timings *timings);
530*4882a593Smuzhiyun void (*get_timings)(struct omap_dss_device *dssdev,
531*4882a593Smuzhiyun struct omap_video_timings *timings);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
534*4882a593Smuzhiyun bool (*detect)(struct omap_dss_device *dssdev);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun int (*set_hdmi_mode)(struct omap_dss_device *dssdev, bool hdmi_mode);
537*4882a593Smuzhiyun int (*set_infoframe)(struct omap_dss_device *dssdev,
538*4882a593Smuzhiyun const struct hdmi_avi_infoframe *avi);
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun struct omapdss_dsi_ops {
542*4882a593Smuzhiyun int (*connect)(struct omap_dss_device *dssdev,
543*4882a593Smuzhiyun struct omap_dss_device *dst);
544*4882a593Smuzhiyun void (*disconnect)(struct omap_dss_device *dssdev,
545*4882a593Smuzhiyun struct omap_dss_device *dst);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun int (*enable)(struct omap_dss_device *dssdev);
548*4882a593Smuzhiyun void (*disable)(struct omap_dss_device *dssdev, bool disconnect_lanes,
549*4882a593Smuzhiyun bool enter_ulps);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /* bus configuration */
552*4882a593Smuzhiyun int (*set_config)(struct omap_dss_device *dssdev,
553*4882a593Smuzhiyun const struct omap_dss_dsi_config *cfg);
554*4882a593Smuzhiyun int (*configure_pins)(struct omap_dss_device *dssdev,
555*4882a593Smuzhiyun const struct omap_dsi_pin_config *pin_cfg);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun void (*enable_hs)(struct omap_dss_device *dssdev, int channel,
558*4882a593Smuzhiyun bool enable);
559*4882a593Smuzhiyun int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun int (*update)(struct omap_dss_device *dssdev, int channel,
562*4882a593Smuzhiyun void (*callback)(int, void *), void *data);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun void (*bus_lock)(struct omap_dss_device *dssdev);
565*4882a593Smuzhiyun void (*bus_unlock)(struct omap_dss_device *dssdev);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun int (*enable_video_output)(struct omap_dss_device *dssdev, int channel);
568*4882a593Smuzhiyun void (*disable_video_output)(struct omap_dss_device *dssdev,
569*4882a593Smuzhiyun int channel);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun int (*request_vc)(struct omap_dss_device *dssdev, int *channel);
572*4882a593Smuzhiyun int (*set_vc_id)(struct omap_dss_device *dssdev, int channel,
573*4882a593Smuzhiyun int vc_id);
574*4882a593Smuzhiyun void (*release_vc)(struct omap_dss_device *dssdev, int channel);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* data transfer */
577*4882a593Smuzhiyun int (*dcs_write)(struct omap_dss_device *dssdev, int channel,
578*4882a593Smuzhiyun u8 *data, int len);
579*4882a593Smuzhiyun int (*dcs_write_nosync)(struct omap_dss_device *dssdev, int channel,
580*4882a593Smuzhiyun u8 *data, int len);
581*4882a593Smuzhiyun int (*dcs_read)(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
582*4882a593Smuzhiyun u8 *data, int len);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun int (*gen_write)(struct omap_dss_device *dssdev, int channel,
585*4882a593Smuzhiyun u8 *data, int len);
586*4882a593Smuzhiyun int (*gen_write_nosync)(struct omap_dss_device *dssdev, int channel,
587*4882a593Smuzhiyun u8 *data, int len);
588*4882a593Smuzhiyun int (*gen_read)(struct omap_dss_device *dssdev, int channel,
589*4882a593Smuzhiyun u8 *reqdata, int reqlen,
590*4882a593Smuzhiyun u8 *data, int len);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun int (*bta_sync)(struct omap_dss_device *dssdev, int channel);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun int (*set_max_rx_packet_size)(struct omap_dss_device *dssdev,
595*4882a593Smuzhiyun int channel, u16 plen);
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun struct omap_dss_device {
599*4882a593Smuzhiyun struct kobject kobj;
600*4882a593Smuzhiyun struct device *dev;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun struct module *owner;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun struct list_head panel_list;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* alias in the form of "display%d" */
607*4882a593Smuzhiyun char alias[16];
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun enum omap_display_type type;
610*4882a593Smuzhiyun enum omap_display_type output_type;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun union {
613*4882a593Smuzhiyun struct {
614*4882a593Smuzhiyun u8 data_lines;
615*4882a593Smuzhiyun } dpi;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun struct {
618*4882a593Smuzhiyun u8 datapairs;
619*4882a593Smuzhiyun } sdi;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun struct {
622*4882a593Smuzhiyun int module;
623*4882a593Smuzhiyun } dsi;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun struct {
626*4882a593Smuzhiyun enum omap_dss_venc_type type;
627*4882a593Smuzhiyun bool invert_polarity;
628*4882a593Smuzhiyun } venc;
629*4882a593Smuzhiyun } phy;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun struct {
632*4882a593Smuzhiyun struct omap_video_timings timings;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun enum omap_dss_dsi_pixel_format dsi_pix_fmt;
635*4882a593Smuzhiyun enum omap_dss_dsi_mode dsi_mode;
636*4882a593Smuzhiyun } panel;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun struct {
639*4882a593Smuzhiyun u8 pixel_size;
640*4882a593Smuzhiyun } ctrl;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun const char *name;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /* used to match device to driver */
645*4882a593Smuzhiyun const char *driver_name;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun void *data;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun struct omap_dss_driver *driver;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun union {
652*4882a593Smuzhiyun const struct omapdss_dpi_ops *dpi;
653*4882a593Smuzhiyun const struct omapdss_sdi_ops *sdi;
654*4882a593Smuzhiyun const struct omapdss_dvi_ops *dvi;
655*4882a593Smuzhiyun const struct omapdss_hdmi_ops *hdmi;
656*4882a593Smuzhiyun const struct omapdss_atv_ops *atv;
657*4882a593Smuzhiyun const struct omapdss_dsi_ops *dsi;
658*4882a593Smuzhiyun } ops;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* helper variable for driver suspend/resume */
661*4882a593Smuzhiyun bool activate_after_resume;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun enum omap_display_caps caps;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun struct omap_dss_device *src;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun enum omap_dss_display_state state;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /* OMAP DSS output specific fields */
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun struct list_head list;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun /* DISPC channel for this output */
674*4882a593Smuzhiyun enum omap_channel dispc_channel;
675*4882a593Smuzhiyun bool dispc_channel_connected;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun /* output instance */
678*4882a593Smuzhiyun enum omap_dss_output_id id;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /* the port number in the DT node */
681*4882a593Smuzhiyun int port_num;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun /* dynamic fields */
684*4882a593Smuzhiyun struct omap_overlay_manager *manager;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun struct omap_dss_device *dst;
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun struct omap_dss_driver {
690*4882a593Smuzhiyun int (*probe)(struct omap_dss_device *);
691*4882a593Smuzhiyun void (*remove)(struct omap_dss_device *);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun int (*connect)(struct omap_dss_device *dssdev);
694*4882a593Smuzhiyun void (*disconnect)(struct omap_dss_device *dssdev);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun int (*enable)(struct omap_dss_device *display);
697*4882a593Smuzhiyun void (*disable)(struct omap_dss_device *display);
698*4882a593Smuzhiyun int (*run_test)(struct omap_dss_device *display, int test);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun int (*update)(struct omap_dss_device *dssdev,
701*4882a593Smuzhiyun u16 x, u16 y, u16 w, u16 h);
702*4882a593Smuzhiyun int (*sync)(struct omap_dss_device *dssdev);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
705*4882a593Smuzhiyun int (*get_te)(struct omap_dss_device *dssdev);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun u8 (*get_rotate)(struct omap_dss_device *dssdev);
708*4882a593Smuzhiyun int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun bool (*get_mirror)(struct omap_dss_device *dssdev);
711*4882a593Smuzhiyun int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun int (*memory_read)(struct omap_dss_device *dssdev,
714*4882a593Smuzhiyun void *buf, size_t size,
715*4882a593Smuzhiyun u16 x, u16 y, u16 w, u16 h);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun void (*get_resolution)(struct omap_dss_device *dssdev,
718*4882a593Smuzhiyun u16 *xres, u16 *yres);
719*4882a593Smuzhiyun void (*get_dimensions)(struct omap_dss_device *dssdev,
720*4882a593Smuzhiyun u32 *width, u32 *height);
721*4882a593Smuzhiyun int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun int (*check_timings)(struct omap_dss_device *dssdev,
724*4882a593Smuzhiyun struct omap_video_timings *timings);
725*4882a593Smuzhiyun void (*set_timings)(struct omap_dss_device *dssdev,
726*4882a593Smuzhiyun struct omap_video_timings *timings);
727*4882a593Smuzhiyun void (*get_timings)(struct omap_dss_device *dssdev,
728*4882a593Smuzhiyun struct omap_video_timings *timings);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
731*4882a593Smuzhiyun u32 (*get_wss)(struct omap_dss_device *dssdev);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
734*4882a593Smuzhiyun bool (*detect)(struct omap_dss_device *dssdev);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun int (*set_hdmi_mode)(struct omap_dss_device *dssdev, bool hdmi_mode);
737*4882a593Smuzhiyun int (*set_hdmi_infoframe)(struct omap_dss_device *dssdev,
738*4882a593Smuzhiyun const struct hdmi_avi_infoframe *avi);
739*4882a593Smuzhiyun };
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun #define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_FB_OMAP2)
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun enum omapdss_version omapdss_get_version(void);
748*4882a593Smuzhiyun bool omapdss_is_initialized(void);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun int omap_dss_register_driver(struct omap_dss_driver *);
751*4882a593Smuzhiyun void omap_dss_unregister_driver(struct omap_dss_driver *);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun int omapdss_register_display(struct omap_dss_device *dssdev);
754*4882a593Smuzhiyun void omapdss_unregister_display(struct omap_dss_device *dssdev);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun struct omap_dss_device *omap_dss_get_device(struct omap_dss_device *dssdev);
757*4882a593Smuzhiyun void omap_dss_put_device(struct omap_dss_device *dssdev);
758*4882a593Smuzhiyun struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
759*4882a593Smuzhiyun struct omap_dss_device *omap_dss_find_device(void *data,
760*4882a593Smuzhiyun int (*match)(struct omap_dss_device *dssdev, void *data));
761*4882a593Smuzhiyun const char *omapdss_get_default_display_name(void);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun void videomode_to_omap_video_timings(const struct videomode *vm,
764*4882a593Smuzhiyun struct omap_video_timings *ovt);
765*4882a593Smuzhiyun void omap_video_timings_to_videomode(const struct omap_video_timings *ovt,
766*4882a593Smuzhiyun struct videomode *vm);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun int dss_feat_get_num_mgrs(void);
769*4882a593Smuzhiyun int dss_feat_get_num_ovls(void);
770*4882a593Smuzhiyun enum omap_color_mode dss_feat_get_supported_color_modes(enum omap_plane plane);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun int omap_dss_get_num_overlay_managers(void);
775*4882a593Smuzhiyun struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun int omap_dss_get_num_overlays(void);
778*4882a593Smuzhiyun struct omap_overlay *omap_dss_get_overlay(int num);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun int omapdss_register_output(struct omap_dss_device *output);
781*4882a593Smuzhiyun void omapdss_unregister_output(struct omap_dss_device *output);
782*4882a593Smuzhiyun struct omap_dss_device *omap_dss_get_output(enum omap_dss_output_id id);
783*4882a593Smuzhiyun struct omap_dss_device *omap_dss_find_output(const char *name);
784*4882a593Smuzhiyun struct omap_dss_device *omap_dss_find_output_by_port_node(struct device_node *port);
785*4882a593Smuzhiyun int omapdss_output_set_device(struct omap_dss_device *out,
786*4882a593Smuzhiyun struct omap_dss_device *dssdev);
787*4882a593Smuzhiyun int omapdss_output_unset_device(struct omap_dss_device *out);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun struct omap_dss_device *omapdss_find_output_from_display(struct omap_dss_device *dssdev);
790*4882a593Smuzhiyun struct omap_overlay_manager *omapdss_find_mgr_from_display(struct omap_dss_device *dssdev);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
793*4882a593Smuzhiyun u16 *xres, u16 *yres);
794*4882a593Smuzhiyun int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
795*4882a593Smuzhiyun void omapdss_default_get_timings(struct omap_dss_device *dssdev,
796*4882a593Smuzhiyun struct omap_video_timings *timings);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
799*4882a593Smuzhiyun int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun int omapdss_compat_init(void);
802*4882a593Smuzhiyun void omapdss_compat_uninit(void);
803*4882a593Smuzhiyun
omapdss_device_is_connected(struct omap_dss_device * dssdev)804*4882a593Smuzhiyun static inline bool omapdss_device_is_connected(struct omap_dss_device *dssdev)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun return dssdev->src;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
omapdss_device_is_enabled(struct omap_dss_device * dssdev)809*4882a593Smuzhiyun static inline bool omapdss_device_is_enabled(struct omap_dss_device *dssdev)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun return dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun struct device_node *
815*4882a593Smuzhiyun omapdss_of_get_next_port(const struct device_node *parent,
816*4882a593Smuzhiyun struct device_node *prev);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun struct device_node *
819*4882a593Smuzhiyun omapdss_of_get_next_endpoint(const struct device_node *parent,
820*4882a593Smuzhiyun struct device_node *prev);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun struct device_node *
823*4882a593Smuzhiyun omapdss_of_get_first_endpoint(const struct device_node *parent);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun struct omap_dss_device *
826*4882a593Smuzhiyun omapdss_of_find_source_for_first_ep(struct device_node *node);
827*4882a593Smuzhiyun #else
828*4882a593Smuzhiyun
omapdss_get_version(void)829*4882a593Smuzhiyun static inline enum omapdss_version omapdss_get_version(void)
830*4882a593Smuzhiyun { return OMAPDSS_VER_UNKNOWN; };
831*4882a593Smuzhiyun
omapdss_is_initialized(void)832*4882a593Smuzhiyun static inline bool omapdss_is_initialized(void)
833*4882a593Smuzhiyun { return false; };
834*4882a593Smuzhiyun
omap_dispc_register_isr(omap_dispc_isr_t isr,void * arg,u32 mask)835*4882a593Smuzhiyun static inline int omap_dispc_register_isr(omap_dispc_isr_t isr,
836*4882a593Smuzhiyun void *arg, u32 mask)
837*4882a593Smuzhiyun { return 0; };
838*4882a593Smuzhiyun
omap_dispc_unregister_isr(omap_dispc_isr_t isr,void * arg,u32 mask)839*4882a593Smuzhiyun static inline int omap_dispc_unregister_isr(omap_dispc_isr_t isr,
840*4882a593Smuzhiyun void *arg, u32 mask)
841*4882a593Smuzhiyun { return 0; };
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun static inline struct omap_dss_device
omap_dss_get_device(struct omap_dss_device * dssdev)844*4882a593Smuzhiyun *omap_dss_get_device(struct omap_dss_device *dssdev)
845*4882a593Smuzhiyun { return NULL; };
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun static inline struct omap_dss_device
omap_dss_get_next_device(struct omap_dss_device * from)848*4882a593Smuzhiyun *omap_dss_get_next_device(struct omap_dss_device *from)
849*4882a593Smuzhiyun {return NULL; };
850*4882a593Smuzhiyun
omap_dss_put_device(struct omap_dss_device * dssdev)851*4882a593Smuzhiyun static inline void omap_dss_put_device(struct omap_dss_device *dssdev) {};
852*4882a593Smuzhiyun
omapdss_compat_init(void)853*4882a593Smuzhiyun static inline int omapdss_compat_init(void)
854*4882a593Smuzhiyun { return 0; };
855*4882a593Smuzhiyun
omapdss_compat_uninit(void)856*4882a593Smuzhiyun static inline void omapdss_compat_uninit(void) {};
857*4882a593Smuzhiyun
omap_dss_get_num_overlay_managers(void)858*4882a593Smuzhiyun static inline int omap_dss_get_num_overlay_managers(void)
859*4882a593Smuzhiyun { return 0; };
860*4882a593Smuzhiyun
omap_dss_get_overlay_manager(int num)861*4882a593Smuzhiyun static inline struct omap_overlay_manager *omap_dss_get_overlay_manager(int num)
862*4882a593Smuzhiyun { return NULL; };
863*4882a593Smuzhiyun
omap_dss_get_num_overlays(void)864*4882a593Smuzhiyun static inline int omap_dss_get_num_overlays(void)
865*4882a593Smuzhiyun { return 0; };
866*4882a593Smuzhiyun
omap_dss_get_overlay(int num)867*4882a593Smuzhiyun static inline struct omap_overlay *omap_dss_get_overlay(int num)
868*4882a593Smuzhiyun { return NULL; };
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun #endif /* FB_OMAP2 */
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun #endif /* __OMAPFB_DSS_H */
875