1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* $Id: newport.h,v 1.5 1999/08/04 06:01:51 ulfc Exp $
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * newport.h: Defines and register layout for NEWPORT graphics
5*4882a593Smuzhiyun * hardware.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Ulf Carlsson - Compatibility with the IRIX structures added
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #ifndef _SGI_NEWPORT_H
13*4882a593Smuzhiyun #define _SGI_NEWPORT_H
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun typedef volatile unsigned int npireg_t;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun union npfloat {
19*4882a593Smuzhiyun volatile float flt;
20*4882a593Smuzhiyun npireg_t word;
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun typedef union npfloat npfreg_t;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun union np_dcb {
26*4882a593Smuzhiyun npireg_t byword;
27*4882a593Smuzhiyun struct { volatile unsigned short s0, s1; } byshort;
28*4882a593Smuzhiyun struct { volatile unsigned char b0, b1, b2, b3; } bybytes;
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun struct newport_rexregs {
32*4882a593Smuzhiyun npireg_t drawmode1; /* GL extra mode bits */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define DM1_PLANES 0x00000007
35*4882a593Smuzhiyun #define DM1_NOPLANES 0x00000000
36*4882a593Smuzhiyun #define DM1_RGBPLANES 0x00000001
37*4882a593Smuzhiyun #define DM1_RGBAPLANES 0x00000002
38*4882a593Smuzhiyun #define DM1_OLAYPLANES 0x00000004
39*4882a593Smuzhiyun #define DM1_PUPPLANES 0x00000005
40*4882a593Smuzhiyun #define DM1_CIDPLANES 0x00000006
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define NPORT_DMODE1_DDMASK 0x00000018
43*4882a593Smuzhiyun #define NPORT_DMODE1_DD4 0x00000000
44*4882a593Smuzhiyun #define NPORT_DMODE1_DD8 0x00000008
45*4882a593Smuzhiyun #define NPORT_DMODE1_DD12 0x00000010
46*4882a593Smuzhiyun #define NPORT_DMODE1_DD24 0x00000018
47*4882a593Smuzhiyun #define NPORT_DMODE1_DSRC 0x00000020
48*4882a593Smuzhiyun #define NPORT_DMODE1_YFLIP 0x00000040
49*4882a593Smuzhiyun #define NPORT_DMODE1_RWPCKD 0x00000080
50*4882a593Smuzhiyun #define NPORT_DMODE1_HDMASK 0x00000300
51*4882a593Smuzhiyun #define NPORT_DMODE1_HD4 0x00000000
52*4882a593Smuzhiyun #define NPORT_DMODE1_HD8 0x00000100
53*4882a593Smuzhiyun #define NPORT_DMODE1_HD12 0x00000200
54*4882a593Smuzhiyun #define NPORT_DMODE1_HD32 0x00000300
55*4882a593Smuzhiyun #define NPORT_DMODE1_RWDBL 0x00000400
56*4882a593Smuzhiyun #define NPORT_DMODE1_ESWAP 0x00000800 /* Endian swap */
57*4882a593Smuzhiyun #define NPORT_DMODE1_CCMASK 0x00007000
58*4882a593Smuzhiyun #define NPORT_DMODE1_CCLT 0x00001000
59*4882a593Smuzhiyun #define NPORT_DMODE1_CCEQ 0x00002000
60*4882a593Smuzhiyun #define NPORT_DMODE1_CCGT 0x00004000
61*4882a593Smuzhiyun #define NPORT_DMODE1_RGBMD 0x00008000
62*4882a593Smuzhiyun #define NPORT_DMODE1_DENAB 0x00010000 /* Dither enable */
63*4882a593Smuzhiyun #define NPORT_DMODE1_FCLR 0x00020000 /* Fast clear */
64*4882a593Smuzhiyun #define NPORT_DMODE1_BENAB 0x00040000 /* Blend enable */
65*4882a593Smuzhiyun #define NPORT_DMODE1_SFMASK 0x00380000
66*4882a593Smuzhiyun #define NPORT_DMODE1_SF0 0x00000000
67*4882a593Smuzhiyun #define NPORT_DMODE1_SF1 0x00080000
68*4882a593Smuzhiyun #define NPORT_DMODE1_SFDC 0x00100000
69*4882a593Smuzhiyun #define NPORT_DMODE1_SFMDC 0x00180000
70*4882a593Smuzhiyun #define NPORT_DMODE1_SFSA 0x00200000
71*4882a593Smuzhiyun #define NPORT_DMODE1_SFMSA 0x00280000
72*4882a593Smuzhiyun #define NPORT_DMODE1_DFMASK 0x01c00000
73*4882a593Smuzhiyun #define NPORT_DMODE1_DF0 0x00000000
74*4882a593Smuzhiyun #define NPORT_DMODE1_DF1 0x00400000
75*4882a593Smuzhiyun #define NPORT_DMODE1_DFSC 0x00800000
76*4882a593Smuzhiyun #define NPORT_DMODE1_DFMSC 0x00c00000
77*4882a593Smuzhiyun #define NPORT_DMODE1_DFSA 0x01000000
78*4882a593Smuzhiyun #define NPORT_DMODE1_DFMSA 0x01400000
79*4882a593Smuzhiyun #define NPORT_DMODE1_BBENAB 0x02000000 /* Back blend enable */
80*4882a593Smuzhiyun #define NPORT_DMODE1_PFENAB 0x04000000 /* Pre-fetch enable */
81*4882a593Smuzhiyun #define NPORT_DMODE1_ABLEND 0x08000000 /* Alpha blend */
82*4882a593Smuzhiyun #define NPORT_DMODE1_LOMASK 0xf0000000
83*4882a593Smuzhiyun #define NPORT_DMODE1_LOZERO 0x00000000
84*4882a593Smuzhiyun #define NPORT_DMODE1_LOAND 0x10000000
85*4882a593Smuzhiyun #define NPORT_DMODE1_LOANDR 0x20000000
86*4882a593Smuzhiyun #define NPORT_DMODE1_LOSRC 0x30000000
87*4882a593Smuzhiyun #define NPORT_DMODE1_LOANDI 0x40000000
88*4882a593Smuzhiyun #define NPORT_DMODE1_LODST 0x50000000
89*4882a593Smuzhiyun #define NPORT_DMODE1_LOXOR 0x60000000
90*4882a593Smuzhiyun #define NPORT_DMODE1_LOOR 0x70000000
91*4882a593Smuzhiyun #define NPORT_DMODE1_LONOR 0x80000000
92*4882a593Smuzhiyun #define NPORT_DMODE1_LOXNOR 0x90000000
93*4882a593Smuzhiyun #define NPORT_DMODE1_LONDST 0xa0000000
94*4882a593Smuzhiyun #define NPORT_DMODE1_LOORR 0xb0000000
95*4882a593Smuzhiyun #define NPORT_DMODE1_LONSRC 0xc0000000
96*4882a593Smuzhiyun #define NPORT_DMODE1_LOORI 0xd0000000
97*4882a593Smuzhiyun #define NPORT_DMODE1_LONAND 0xe0000000
98*4882a593Smuzhiyun #define NPORT_DMODE1_LOONE 0xf0000000
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun npireg_t drawmode0; /* REX command register */
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* These bits define the graphics opcode being performed. */
103*4882a593Smuzhiyun #define NPORT_DMODE0_OPMASK 0x00000003 /* Opcode mask */
104*4882a593Smuzhiyun #define NPORT_DMODE0_NOP 0x00000000 /* No operation */
105*4882a593Smuzhiyun #define NPORT_DMODE0_RD 0x00000001 /* Read operation */
106*4882a593Smuzhiyun #define NPORT_DMODE0_DRAW 0x00000002 /* Draw operation */
107*4882a593Smuzhiyun #define NPORT_DMODE0_S2S 0x00000003 /* Screen to screen operation */
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* The following decide what addressing mode(s) are to be used */
110*4882a593Smuzhiyun #define NPORT_DMODE0_AMMASK 0x0000001c /* Address mode mask */
111*4882a593Smuzhiyun #define NPORT_DMODE0_SPAN 0x00000000 /* Spanning address mode */
112*4882a593Smuzhiyun #define NPORT_DMODE0_BLOCK 0x00000004 /* Block address mode */
113*4882a593Smuzhiyun #define NPORT_DMODE0_ILINE 0x00000008 /* Iline address mode */
114*4882a593Smuzhiyun #define NPORT_DMODE0_FLINE 0x0000000c /* Fline address mode */
115*4882a593Smuzhiyun #define NPORT_DMODE0_ALINE 0x00000010 /* Aline address mode */
116*4882a593Smuzhiyun #define NPORT_DMODE0_TLINE 0x00000014 /* Tline address mode */
117*4882a593Smuzhiyun #define NPORT_DMODE0_BLINE 0x00000018 /* Bline address mode */
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* And now some misc. operation control bits. */
120*4882a593Smuzhiyun #define NPORT_DMODE0_DOSETUP 0x00000020
121*4882a593Smuzhiyun #define NPORT_DMODE0_CHOST 0x00000040
122*4882a593Smuzhiyun #define NPORT_DMODE0_AHOST 0x00000080
123*4882a593Smuzhiyun #define NPORT_DMODE0_STOPX 0x00000100
124*4882a593Smuzhiyun #define NPORT_DMODE0_STOPY 0x00000200
125*4882a593Smuzhiyun #define NPORT_DMODE0_SK1ST 0x00000400
126*4882a593Smuzhiyun #define NPORT_DMODE0_SKLST 0x00000800
127*4882a593Smuzhiyun #define NPORT_DMODE0_ZPENAB 0x00001000
128*4882a593Smuzhiyun #define NPORT_DMODE0_LISPENAB 0x00002000
129*4882a593Smuzhiyun #define NPORT_DMODE0_LISLST 0x00004000
130*4882a593Smuzhiyun #define NPORT_DMODE0_L32 0x00008000
131*4882a593Smuzhiyun #define NPORT_DMODE0_ZOPQ 0x00010000
132*4882a593Smuzhiyun #define NPORT_DMODE0_LISOPQ 0x00020000
133*4882a593Smuzhiyun #define NPORT_DMODE0_SHADE 0x00040000
134*4882a593Smuzhiyun #define NPORT_DMODE0_LRONLY 0x00080000
135*4882a593Smuzhiyun #define NPORT_DMODE0_XYOFF 0x00100000
136*4882a593Smuzhiyun #define NPORT_DMODE0_CLAMP 0x00200000
137*4882a593Smuzhiyun #define NPORT_DMODE0_ENDPF 0x00400000
138*4882a593Smuzhiyun #define NPORT_DMODE0_YSTR 0x00800000
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun npireg_t lsmode; /* Mode for line stipple ops */
141*4882a593Smuzhiyun npireg_t lspattern; /* Pattern for line stipple ops */
142*4882a593Smuzhiyun npireg_t lspatsave; /* Backup save pattern */
143*4882a593Smuzhiyun npireg_t zpattern; /* Pixel zpattern */
144*4882a593Smuzhiyun npireg_t colorback; /* Background color */
145*4882a593Smuzhiyun npireg_t colorvram; /* Clear color for fast vram */
146*4882a593Smuzhiyun npireg_t alpharef; /* Reference value for afunctions */
147*4882a593Smuzhiyun unsigned int pad0;
148*4882a593Smuzhiyun npireg_t smask0x; /* Window GL relative screen mask 0 */
149*4882a593Smuzhiyun npireg_t smask0y; /* Window GL relative screen mask 0 */
150*4882a593Smuzhiyun npireg_t _setup;
151*4882a593Smuzhiyun npireg_t _stepz;
152*4882a593Smuzhiyun npireg_t _lsrestore;
153*4882a593Smuzhiyun npireg_t _lssave;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun unsigned int _pad1[0x30];
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* Iterators, full state for context switch */
158*4882a593Smuzhiyun npfreg_t _xstart; /* X-start point (current) */
159*4882a593Smuzhiyun npfreg_t _ystart; /* Y-start point (current) */
160*4882a593Smuzhiyun npfreg_t _xend; /* x-end point */
161*4882a593Smuzhiyun npfreg_t _yend; /* y-end point */
162*4882a593Smuzhiyun npireg_t xsave; /* copy of xstart integer value for BLOCk addressing MODE */
163*4882a593Smuzhiyun npireg_t xymove; /* x.y offset from xstart, ystart for relative operations */
164*4882a593Smuzhiyun npfreg_t bresd;
165*4882a593Smuzhiyun npfreg_t bress1;
166*4882a593Smuzhiyun npireg_t bresoctinc1;
167*4882a593Smuzhiyun volatile int bresrndinc2;
168*4882a593Smuzhiyun npireg_t brese1;
169*4882a593Smuzhiyun npireg_t bress2;
170*4882a593Smuzhiyun npireg_t aweight0;
171*4882a593Smuzhiyun npireg_t aweight1;
172*4882a593Smuzhiyun npfreg_t xstartf;
173*4882a593Smuzhiyun npfreg_t ystartf;
174*4882a593Smuzhiyun npfreg_t xendf;
175*4882a593Smuzhiyun npfreg_t yendf;
176*4882a593Smuzhiyun npireg_t xstarti;
177*4882a593Smuzhiyun npfreg_t xendf1;
178*4882a593Smuzhiyun npireg_t xystarti;
179*4882a593Smuzhiyun npireg_t xyendi;
180*4882a593Smuzhiyun npireg_t xstartendi;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun unsigned int _unused2[0x29];
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun npfreg_t colorred;
185*4882a593Smuzhiyun npfreg_t coloralpha;
186*4882a593Smuzhiyun npfreg_t colorgrn;
187*4882a593Smuzhiyun npfreg_t colorblue;
188*4882a593Smuzhiyun npfreg_t slopered;
189*4882a593Smuzhiyun npfreg_t slopealpha;
190*4882a593Smuzhiyun npfreg_t slopegrn;
191*4882a593Smuzhiyun npfreg_t slopeblue;
192*4882a593Smuzhiyun npireg_t wrmask;
193*4882a593Smuzhiyun npireg_t colori;
194*4882a593Smuzhiyun npfreg_t colorx;
195*4882a593Smuzhiyun npfreg_t slopered1;
196*4882a593Smuzhiyun npireg_t hostrw0;
197*4882a593Smuzhiyun npireg_t hostrw1;
198*4882a593Smuzhiyun npireg_t dcbmode;
199*4882a593Smuzhiyun #define NPORT_DMODE_WMASK 0x00000003
200*4882a593Smuzhiyun #define NPORT_DMODE_W4 0x00000000
201*4882a593Smuzhiyun #define NPORT_DMODE_W1 0x00000001
202*4882a593Smuzhiyun #define NPORT_DMODE_W2 0x00000002
203*4882a593Smuzhiyun #define NPORT_DMODE_W3 0x00000003
204*4882a593Smuzhiyun #define NPORT_DMODE_EDPACK 0x00000004
205*4882a593Smuzhiyun #define NPORT_DMODE_ECINC 0x00000008
206*4882a593Smuzhiyun #define NPORT_DMODE_CMASK 0x00000070
207*4882a593Smuzhiyun #define NPORT_DMODE_AMASK 0x00000780
208*4882a593Smuzhiyun #define NPORT_DMODE_AVC2 0x00000000
209*4882a593Smuzhiyun #define NPORT_DMODE_ACMALL 0x00000080
210*4882a593Smuzhiyun #define NPORT_DMODE_ACM0 0x00000100
211*4882a593Smuzhiyun #define NPORT_DMODE_ACM1 0x00000180
212*4882a593Smuzhiyun #define NPORT_DMODE_AXMALL 0x00000200
213*4882a593Smuzhiyun #define NPORT_DMODE_AXM0 0x00000280
214*4882a593Smuzhiyun #define NPORT_DMODE_AXM1 0x00000300
215*4882a593Smuzhiyun #define NPORT_DMODE_ABT 0x00000380
216*4882a593Smuzhiyun #define NPORT_DMODE_AVCC1 0x00000400
217*4882a593Smuzhiyun #define NPORT_DMODE_AVAB1 0x00000480
218*4882a593Smuzhiyun #define NPORT_DMODE_ALG3V0 0x00000500
219*4882a593Smuzhiyun #define NPORT_DMODE_A1562 0x00000580
220*4882a593Smuzhiyun #define NPORT_DMODE_ESACK 0x00000800
221*4882a593Smuzhiyun #define NPORT_DMODE_EASACK 0x00001000
222*4882a593Smuzhiyun #define NPORT_DMODE_CWMASK 0x0003e000
223*4882a593Smuzhiyun #define NPORT_DMODE_CHMASK 0x007c0000
224*4882a593Smuzhiyun #define NPORT_DMODE_CSMASK 0x0f800000
225*4882a593Smuzhiyun #define NPORT_DMODE_SENDIAN 0x10000000
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun unsigned int _unused3;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun union np_dcb dcbdata0;
230*4882a593Smuzhiyun npireg_t dcbdata1;
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun struct newport_cregs {
234*4882a593Smuzhiyun npireg_t smask1x;
235*4882a593Smuzhiyun npireg_t smask1y;
236*4882a593Smuzhiyun npireg_t smask2x;
237*4882a593Smuzhiyun npireg_t smask2y;
238*4882a593Smuzhiyun npireg_t smask3x;
239*4882a593Smuzhiyun npireg_t smask3y;
240*4882a593Smuzhiyun npireg_t smask4x;
241*4882a593Smuzhiyun npireg_t smask4y;
242*4882a593Smuzhiyun npireg_t topscan;
243*4882a593Smuzhiyun npireg_t xywin;
244*4882a593Smuzhiyun npireg_t clipmode;
245*4882a593Smuzhiyun #define NPORT_CMODE_SM0 0x00000001
246*4882a593Smuzhiyun #define NPORT_CMODE_SM1 0x00000002
247*4882a593Smuzhiyun #define NPORT_CMODE_SM2 0x00000004
248*4882a593Smuzhiyun #define NPORT_CMODE_SM3 0x00000008
249*4882a593Smuzhiyun #define NPORT_CMODE_SM4 0x00000010
250*4882a593Smuzhiyun #define NPORT_CMODE_CMSK 0x00001e00
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun unsigned int _unused0;
253*4882a593Smuzhiyun unsigned int config;
254*4882a593Smuzhiyun #define NPORT_CFG_G32MD 0x00000001
255*4882a593Smuzhiyun #define NPORT_CFG_BWIDTH 0x00000002
256*4882a593Smuzhiyun #define NPORT_CFG_ERCVR 0x00000004
257*4882a593Smuzhiyun #define NPORT_CFG_BDMSK 0x00000078
258*4882a593Smuzhiyun #define NPORT_CFG_BFAINT 0x00000080
259*4882a593Smuzhiyun #define NPORT_CFG_GDMSK 0x00001f80
260*4882a593Smuzhiyun #define NPORT_CFG_GD0 0x00000100
261*4882a593Smuzhiyun #define NPORT_CFG_GD1 0x00000200
262*4882a593Smuzhiyun #define NPORT_CFG_GD2 0x00000400
263*4882a593Smuzhiyun #define NPORT_CFG_GD3 0x00000800
264*4882a593Smuzhiyun #define NPORT_CFG_GD4 0x00001000
265*4882a593Smuzhiyun #define NPORT_CFG_GFAINT 0x00002000
266*4882a593Smuzhiyun #define NPORT_CFG_TOMSK 0x0001c000
267*4882a593Smuzhiyun #define NPORT_CFG_VRMSK 0x000e0000
268*4882a593Smuzhiyun #define NPORT_CFG_FBTYP 0x00100000
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun npireg_t _unused1;
271*4882a593Smuzhiyun npireg_t status;
272*4882a593Smuzhiyun #define NPORT_STAT_VERS 0x00000007
273*4882a593Smuzhiyun #define NPORT_STAT_GBUSY 0x00000008
274*4882a593Smuzhiyun #define NPORT_STAT_BBUSY 0x00000010
275*4882a593Smuzhiyun #define NPORT_STAT_VRINT 0x00000020
276*4882a593Smuzhiyun #define NPORT_STAT_VIDINT 0x00000040
277*4882a593Smuzhiyun #define NPORT_STAT_GLMSK 0x00001f80
278*4882a593Smuzhiyun #define NPORT_STAT_BLMSK 0x0007e000
279*4882a593Smuzhiyun #define NPORT_STAT_BFIRQ 0x00080000
280*4882a593Smuzhiyun #define NPORT_STAT_GFIRQ 0x00100000
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun npireg_t ustatus;
283*4882a593Smuzhiyun npireg_t dcbreset;
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun struct newport_regs {
287*4882a593Smuzhiyun struct newport_rexregs set;
288*4882a593Smuzhiyun unsigned int _unused0[0x16e];
289*4882a593Smuzhiyun struct newport_rexregs go;
290*4882a593Smuzhiyun unsigned int _unused1[0x22e];
291*4882a593Smuzhiyun struct newport_cregs cset;
292*4882a593Smuzhiyun unsigned int _unused2[0x1ef];
293*4882a593Smuzhiyun struct newport_cregs cgo;
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun typedef struct {
297*4882a593Smuzhiyun unsigned int drawmode1;
298*4882a593Smuzhiyun unsigned int drawmode0;
299*4882a593Smuzhiyun unsigned int lsmode;
300*4882a593Smuzhiyun unsigned int lspattern;
301*4882a593Smuzhiyun unsigned int lspatsave;
302*4882a593Smuzhiyun unsigned int zpattern;
303*4882a593Smuzhiyun unsigned int colorback;
304*4882a593Smuzhiyun unsigned int colorvram;
305*4882a593Smuzhiyun unsigned int alpharef;
306*4882a593Smuzhiyun unsigned int smask0x;
307*4882a593Smuzhiyun unsigned int smask0y;
308*4882a593Smuzhiyun unsigned int _xstart;
309*4882a593Smuzhiyun unsigned int _ystart;
310*4882a593Smuzhiyun unsigned int _xend;
311*4882a593Smuzhiyun unsigned int _yend;
312*4882a593Smuzhiyun unsigned int xsave;
313*4882a593Smuzhiyun unsigned int xymove;
314*4882a593Smuzhiyun unsigned int bresd;
315*4882a593Smuzhiyun unsigned int bress1;
316*4882a593Smuzhiyun unsigned int bresoctinc1;
317*4882a593Smuzhiyun unsigned int bresrndinc2;
318*4882a593Smuzhiyun unsigned int brese1;
319*4882a593Smuzhiyun unsigned int bress2;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun unsigned int aweight0;
322*4882a593Smuzhiyun unsigned int aweight1;
323*4882a593Smuzhiyun unsigned int colorred;
324*4882a593Smuzhiyun unsigned int coloralpha;
325*4882a593Smuzhiyun unsigned int colorgrn;
326*4882a593Smuzhiyun unsigned int colorblue;
327*4882a593Smuzhiyun unsigned int slopered;
328*4882a593Smuzhiyun unsigned int slopealpha;
329*4882a593Smuzhiyun unsigned int slopegrn;
330*4882a593Smuzhiyun unsigned int slopeblue;
331*4882a593Smuzhiyun unsigned int wrmask;
332*4882a593Smuzhiyun unsigned int hostrw0;
333*4882a593Smuzhiyun unsigned int hostrw1;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* configregs */
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun unsigned int smask1x;
338*4882a593Smuzhiyun unsigned int smask1y;
339*4882a593Smuzhiyun unsigned int smask2x;
340*4882a593Smuzhiyun unsigned int smask2y;
341*4882a593Smuzhiyun unsigned int smask3x;
342*4882a593Smuzhiyun unsigned int smask3y;
343*4882a593Smuzhiyun unsigned int smask4x;
344*4882a593Smuzhiyun unsigned int smask4y;
345*4882a593Smuzhiyun unsigned int topscan;
346*4882a593Smuzhiyun unsigned int xywin;
347*4882a593Smuzhiyun unsigned int clipmode;
348*4882a593Smuzhiyun unsigned int config;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* dcb registers */
351*4882a593Smuzhiyun unsigned int dcbmode;
352*4882a593Smuzhiyun unsigned int dcbdata0;
353*4882a593Smuzhiyun unsigned int dcbdata1;
354*4882a593Smuzhiyun } newport_ctx;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* Reading/writing VC2 registers. */
357*4882a593Smuzhiyun #define VC2_REGADDR_INDEX 0x00000000
358*4882a593Smuzhiyun #define VC2_REGADDR_IREG 0x00000010
359*4882a593Smuzhiyun #define VC2_REGADDR_RAM 0x00000030
360*4882a593Smuzhiyun #define VC2_PROTOCOL (NPORT_DMODE_EASACK | 0x00800000 | 0x00040000)
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun #define VC2_VLINET_ADDR 0x000
363*4882a593Smuzhiyun #define VC2_VFRAMET_ADDR 0x400
364*4882a593Smuzhiyun #define VC2_CGLYPH_ADDR 0x500
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* Now the Indexed registers of the VC2. */
367*4882a593Smuzhiyun #define VC2_IREG_VENTRY 0x00
368*4882a593Smuzhiyun #define VC2_IREG_CENTRY 0x01
369*4882a593Smuzhiyun #define VC2_IREG_CURSX 0x02
370*4882a593Smuzhiyun #define VC2_IREG_CURSY 0x03
371*4882a593Smuzhiyun #define VC2_IREG_CCURSX 0x04
372*4882a593Smuzhiyun #define VC2_IREG_DENTRY 0x05
373*4882a593Smuzhiyun #define VC2_IREG_SLEN 0x06
374*4882a593Smuzhiyun #define VC2_IREG_RADDR 0x07
375*4882a593Smuzhiyun #define VC2_IREG_VFPTR 0x08
376*4882a593Smuzhiyun #define VC2_IREG_VLSPTR 0x09
377*4882a593Smuzhiyun #define VC2_IREG_VLIR 0x0a
378*4882a593Smuzhiyun #define VC2_IREG_VLCTR 0x0b
379*4882a593Smuzhiyun #define VC2_IREG_CTPTR 0x0c
380*4882a593Smuzhiyun #define VC2_IREG_WCURSY 0x0d
381*4882a593Smuzhiyun #define VC2_IREG_DFPTR 0x0e
382*4882a593Smuzhiyun #define VC2_IREG_DLTPTR 0x0f
383*4882a593Smuzhiyun #define VC2_IREG_CONTROL 0x10
384*4882a593Smuzhiyun #define VC2_IREG_CONFIG 0x20
385*4882a593Smuzhiyun
newport_vc2_set(struct newport_regs * regs,unsigned char vc2ireg,unsigned short val)386*4882a593Smuzhiyun static inline void newport_vc2_set(struct newport_regs *regs,
387*4882a593Smuzhiyun unsigned char vc2ireg,
388*4882a593Smuzhiyun unsigned short val)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun regs->set.dcbmode = (NPORT_DMODE_AVC2 | VC2_REGADDR_INDEX | NPORT_DMODE_W3 |
391*4882a593Smuzhiyun NPORT_DMODE_ECINC | VC2_PROTOCOL);
392*4882a593Smuzhiyun regs->set.dcbdata0.byword = (vc2ireg << 24) | (val << 8);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
newport_vc2_get(struct newport_regs * regs,unsigned char vc2ireg)395*4882a593Smuzhiyun static inline unsigned short newport_vc2_get(struct newport_regs *regs,
396*4882a593Smuzhiyun unsigned char vc2ireg)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun regs->set.dcbmode = (NPORT_DMODE_AVC2 | VC2_REGADDR_INDEX | NPORT_DMODE_W1 |
399*4882a593Smuzhiyun NPORT_DMODE_ECINC | VC2_PROTOCOL);
400*4882a593Smuzhiyun regs->set.dcbdata0.bybytes.b3 = vc2ireg;
401*4882a593Smuzhiyun regs->set.dcbmode = (NPORT_DMODE_AVC2 | VC2_REGADDR_IREG | NPORT_DMODE_W2 |
402*4882a593Smuzhiyun NPORT_DMODE_ECINC | VC2_PROTOCOL);
403*4882a593Smuzhiyun return regs->set.dcbdata0.byshort.s1;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /* VC2 Control register bits */
407*4882a593Smuzhiyun #define VC2_CTRL_EVIRQ 0x0001
408*4882a593Smuzhiyun #define VC2_CTRL_EDISP 0x0002
409*4882a593Smuzhiyun #define VC2_CTRL_EVIDEO 0x0004
410*4882a593Smuzhiyun #define VC2_CTRL_EDIDS 0x0008
411*4882a593Smuzhiyun #define VC2_CTRL_ECURS 0x0010
412*4882a593Smuzhiyun #define VC2_CTRL_EGSYNC 0x0020
413*4882a593Smuzhiyun #define VC2_CTRL_EILACE 0x0040
414*4882a593Smuzhiyun #define VC2_CTRL_ECDISP 0x0080
415*4882a593Smuzhiyun #define VC2_CTRL_ECCURS 0x0100
416*4882a593Smuzhiyun #define VC2_CTRL_ECG64 0x0200
417*4882a593Smuzhiyun #define VC2_CTRL_GLSEL 0x0400
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /* Controlling the color map on NEWPORT. */
420*4882a593Smuzhiyun #define NCMAP_REGADDR_AREG 0x00000000
421*4882a593Smuzhiyun #define NCMAP_REGADDR_ALO 0x00000000
422*4882a593Smuzhiyun #define NCMAP_REGADDR_AHI 0x00000010
423*4882a593Smuzhiyun #define NCMAP_REGADDR_PBUF 0x00000020
424*4882a593Smuzhiyun #define NCMAP_REGADDR_CREG 0x00000030
425*4882a593Smuzhiyun #define NCMAP_REGADDR_SREG 0x00000040
426*4882a593Smuzhiyun #define NCMAP_REGADDR_RREG 0x00000060
427*4882a593Smuzhiyun #define NCMAP_PROTOCOL (0x00008000 | 0x00040000 | 0x00800000)
428*4882a593Smuzhiyun
newport_cmap_setaddr(struct newport_regs * regs,unsigned short addr)429*4882a593Smuzhiyun static __inline__ void newport_cmap_setaddr(struct newport_regs *regs,
430*4882a593Smuzhiyun unsigned short addr)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun regs->set.dcbmode = (NPORT_DMODE_ACMALL | NCMAP_PROTOCOL |
433*4882a593Smuzhiyun NPORT_DMODE_SENDIAN | NPORT_DMODE_ECINC |
434*4882a593Smuzhiyun NCMAP_REGADDR_AREG | NPORT_DMODE_W2);
435*4882a593Smuzhiyun regs->set.dcbdata0.byshort.s1 = addr;
436*4882a593Smuzhiyun regs->set.dcbmode = (NPORT_DMODE_ACMALL | NCMAP_PROTOCOL |
437*4882a593Smuzhiyun NCMAP_REGADDR_PBUF | NPORT_DMODE_W3);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
newport_cmap_setrgb(struct newport_regs * regs,unsigned char red,unsigned char green,unsigned char blue)440*4882a593Smuzhiyun static __inline__ void newport_cmap_setrgb(struct newport_regs *regs,
441*4882a593Smuzhiyun unsigned char red,
442*4882a593Smuzhiyun unsigned char green,
443*4882a593Smuzhiyun unsigned char blue)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun regs->set.dcbdata0.byword =
446*4882a593Smuzhiyun (red << 24) |
447*4882a593Smuzhiyun (green << 16) |
448*4882a593Smuzhiyun (blue << 8);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /* Miscellaneous NEWPORT routines. */
452*4882a593Smuzhiyun #define BUSY_TIMEOUT 100000
newport_wait(struct newport_regs * regs)453*4882a593Smuzhiyun static __inline__ int newport_wait(struct newport_regs *regs)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun int t = BUSY_TIMEOUT;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun while (--t)
458*4882a593Smuzhiyun if (!(regs->cset.status & NPORT_STAT_GBUSY))
459*4882a593Smuzhiyun break;
460*4882a593Smuzhiyun return !t;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
newport_bfwait(struct newport_regs * regs)463*4882a593Smuzhiyun static __inline__ int newport_bfwait(struct newport_regs *regs)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun int t = BUSY_TIMEOUT;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun while (--t)
468*4882a593Smuzhiyun if(!(regs->cset.status & NPORT_STAT_BBUSY))
469*4882a593Smuzhiyun break;
470*4882a593Smuzhiyun return !t;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /*
474*4882a593Smuzhiyun * DCBMODE register defines:
475*4882a593Smuzhiyun */
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun /* Width of the data being transferred for each DCBDATA[01] word */
478*4882a593Smuzhiyun #define DCB_DATAWIDTH_4 0x0
479*4882a593Smuzhiyun #define DCB_DATAWIDTH_1 0x1
480*4882a593Smuzhiyun #define DCB_DATAWIDTH_2 0x2
481*4882a593Smuzhiyun #define DCB_DATAWIDTH_3 0x3
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /* If set, all of DCBDATA will be moved, otherwise only DATAWIDTH bytes */
484*4882a593Smuzhiyun #define DCB_ENDATAPACK (1 << 2)
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* Enables DCBCRS auto increment after each DCB transfer */
487*4882a593Smuzhiyun #define DCB_ENCRSINC (1 << 3)
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* shift for accessing the control register select address (DBCCRS, 3 bits) */
490*4882a593Smuzhiyun #define DCB_CRS_SHIFT 4
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* DCBADDR (4 bits): display bus slave address */
493*4882a593Smuzhiyun #define DCB_ADDR_SHIFT 7
494*4882a593Smuzhiyun #define DCB_VC2 (0 << DCB_ADDR_SHIFT)
495*4882a593Smuzhiyun #define DCB_CMAP_ALL (1 << DCB_ADDR_SHIFT)
496*4882a593Smuzhiyun #define DCB_CMAP0 (2 << DCB_ADDR_SHIFT)
497*4882a593Smuzhiyun #define DCB_CMAP1 (3 << DCB_ADDR_SHIFT)
498*4882a593Smuzhiyun #define DCB_XMAP_ALL (4 << DCB_ADDR_SHIFT)
499*4882a593Smuzhiyun #define DCB_XMAP0 (5 << DCB_ADDR_SHIFT)
500*4882a593Smuzhiyun #define DCB_XMAP1 (6 << DCB_ADDR_SHIFT)
501*4882a593Smuzhiyun #define DCB_BT445 (7 << DCB_ADDR_SHIFT)
502*4882a593Smuzhiyun #define DCB_VCC1 (8 << DCB_ADDR_SHIFT)
503*4882a593Smuzhiyun #define DCB_VAB1 (9 << DCB_ADDR_SHIFT)
504*4882a593Smuzhiyun #define DCB_LG3_BDVERS0 (10 << DCB_ADDR_SHIFT)
505*4882a593Smuzhiyun #define DCB_LG3_ICS1562 (11 << DCB_ADDR_SHIFT)
506*4882a593Smuzhiyun #define DCB_RESERVED (15 << DCB_ADDR_SHIFT)
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* DCB protocol ack types */
509*4882a593Smuzhiyun #define DCB_ENSYNCACK (1 << 11)
510*4882a593Smuzhiyun #define DCB_ENASYNCACK (1 << 12)
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun #define DCB_CSWIDTH_SHIFT 13
513*4882a593Smuzhiyun #define DCB_CSHOLD_SHIFT 18
514*4882a593Smuzhiyun #define DCB_CSSETUP_SHIFT 23
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun /* XMAP9 specific defines */
517*4882a593Smuzhiyun /* XMAP9 -- registers as seen on the DCBMODE register*/
518*4882a593Smuzhiyun # define XM9_CRS_CONFIG (0 << DCB_CRS_SHIFT)
519*4882a593Smuzhiyun # define XM9_PUPMODE (1 << 0)
520*4882a593Smuzhiyun # define XM9_ODD_PIXEL (1 << 1)
521*4882a593Smuzhiyun # define XM9_8_BITPLANES (1 << 2)
522*4882a593Smuzhiyun # define XM9_SLOW_DCB (1 << 3)
523*4882a593Smuzhiyun # define XM9_VIDEO_RGBMAP_MASK (3 << 4)
524*4882a593Smuzhiyun # define XM9_EXPRESS_VIDEO (1 << 6)
525*4882a593Smuzhiyun # define XM9_VIDEO_OPTION (1 << 7)
526*4882a593Smuzhiyun # define XM9_CRS_REVISION (1 << DCB_CRS_SHIFT)
527*4882a593Smuzhiyun # define XM9_CRS_FIFO_AVAIL (2 << DCB_CRS_SHIFT)
528*4882a593Smuzhiyun # define XM9_FIFO_0_AVAIL 0
529*4882a593Smuzhiyun # define XM9_FIFO_1_AVAIL 1
530*4882a593Smuzhiyun # define XM9_FIFO_2_AVAIL 3
531*4882a593Smuzhiyun # define XM9_FIFO_3_AVAIL 2
532*4882a593Smuzhiyun # define XM9_FIFO_FULL XM9_FIFO_0_AVAIL
533*4882a593Smuzhiyun # define XM9_FIFO_EMPTY XM9_FIFO_3_AVAIL
534*4882a593Smuzhiyun # define XM9_CRS_CURS_CMAP_MSB (3 << DCB_CRS_SHIFT)
535*4882a593Smuzhiyun # define XM9_CRS_PUP_CMAP_MSB (4 << DCB_CRS_SHIFT)
536*4882a593Smuzhiyun # define XM9_CRS_MODE_REG_DATA (5 << DCB_CRS_SHIFT)
537*4882a593Smuzhiyun # define XM9_CRS_MODE_REG_INDEX (7 << DCB_CRS_SHIFT)
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun #define DCB_CYCLES(setup,hold,width) \
541*4882a593Smuzhiyun ((hold << DCB_CSHOLD_SHIFT) | \
542*4882a593Smuzhiyun (setup << DCB_CSSETUP_SHIFT)| \
543*4882a593Smuzhiyun (width << DCB_CSWIDTH_SHIFT))
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun #define W_DCB_XMAP9_PROTOCOL DCB_CYCLES (2, 1, 0)
546*4882a593Smuzhiyun #define WSLOW_DCB_XMAP9_PROTOCOL DCB_CYCLES (5, 5, 0)
547*4882a593Smuzhiyun #define WAYSLOW_DCB_XMAP9_PROTOCOL DCB_CYCLES (12, 12, 0)
548*4882a593Smuzhiyun #define R_DCB_XMAP9_PROTOCOL DCB_CYCLES (2, 1, 3)
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun static __inline__ void
xmap9FIFOWait(struct newport_regs * rex)551*4882a593Smuzhiyun xmap9FIFOWait (struct newport_regs *rex)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun rex->set.dcbmode = DCB_XMAP0 | XM9_CRS_FIFO_AVAIL |
554*4882a593Smuzhiyun DCB_DATAWIDTH_1 | R_DCB_XMAP9_PROTOCOL;
555*4882a593Smuzhiyun newport_bfwait (rex);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun while ((rex->set.dcbdata0.bybytes.b3 & 3) != XM9_FIFO_EMPTY)
558*4882a593Smuzhiyun ;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun static __inline__ void
xmap9SetModeReg(struct newport_regs * rex,unsigned int modereg,unsigned int data24,int cfreq)562*4882a593Smuzhiyun xmap9SetModeReg (struct newport_regs *rex, unsigned int modereg, unsigned int data24, int cfreq)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun if (cfreq > 119)
565*4882a593Smuzhiyun rex->set.dcbmode = DCB_XMAP_ALL | XM9_CRS_MODE_REG_DATA |
566*4882a593Smuzhiyun DCB_DATAWIDTH_4 | W_DCB_XMAP9_PROTOCOL;
567*4882a593Smuzhiyun else if (cfreq > 59)
568*4882a593Smuzhiyun rex->set.dcbmode = DCB_XMAP_ALL | XM9_CRS_MODE_REG_DATA |
569*4882a593Smuzhiyun DCB_DATAWIDTH_4 | WSLOW_DCB_XMAP9_PROTOCOL;
570*4882a593Smuzhiyun else
571*4882a593Smuzhiyun rex->set.dcbmode = DCB_XMAP_ALL | XM9_CRS_MODE_REG_DATA |
572*4882a593Smuzhiyun DCB_DATAWIDTH_4 | WAYSLOW_DCB_XMAP9_PROTOCOL;
573*4882a593Smuzhiyun rex->set.dcbdata0.byword = ((modereg) << 24) | (data24 & 0xffffff);
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun #define BT445_PROTOCOL DCB_CYCLES(1,1,3)
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun #define BT445_CSR_ADDR_REG (0 << DCB_CRS_SHIFT)
579*4882a593Smuzhiyun #define BT445_CSR_REVISION (2 << DCB_CRS_SHIFT)
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun #define BT445_REVISION_REG 0x01
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun #endif /* !(_SGI_NEWPORT_H) */
584*4882a593Smuzhiyun
585