xref: /OK3568_Linux_fs/kernel/include/video/imx-ipu-v3.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2005-2009 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * The code contained herein is licensed under the GNU Lesser General
5*4882a593Smuzhiyun  * Public License.  You may obtain a copy of the GNU Lesser General
6*4882a593Smuzhiyun  * Public License Version 2.1 or later at the following locations:
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * http://www.opensource.org/licenses/lgpl-license.html
9*4882a593Smuzhiyun  * http://www.gnu.org/copyleft/lgpl.html
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #ifndef __DRM_IPU_H__
13*4882a593Smuzhiyun #define __DRM_IPU_H__
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/types.h>
16*4882a593Smuzhiyun #include <linux/videodev2.h>
17*4882a593Smuzhiyun #include <linux/bitmap.h>
18*4882a593Smuzhiyun #include <linux/fb.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <media/v4l2-mediabus.h>
21*4882a593Smuzhiyun #include <video/videomode.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun struct ipu_soc;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun enum ipuv3_type {
26*4882a593Smuzhiyun 	IPUV3EX,
27*4882a593Smuzhiyun 	IPUV3M,
28*4882a593Smuzhiyun 	IPUV3H,
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define IPU_PIX_FMT_GBR24	v4l2_fourcc('G', 'B', 'R', '3')
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun  * Bitfield of Display Interface signal polarities.
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun struct ipu_di_signal_cfg {
37*4882a593Smuzhiyun 	unsigned data_pol:1;	/* true = inverted */
38*4882a593Smuzhiyun 	unsigned clk_pol:1;	/* true = rising edge */
39*4882a593Smuzhiyun 	unsigned enable_pol:1;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	struct videomode mode;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	u32 bus_format;
44*4882a593Smuzhiyun 	u32 v_to_h_sync;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define IPU_DI_CLKMODE_SYNC	(1 << 0)
47*4882a593Smuzhiyun #define IPU_DI_CLKMODE_EXT	(1 << 1)
48*4882a593Smuzhiyun 	unsigned long clkflags;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	u8 hsync_pin;
51*4882a593Smuzhiyun 	u8 vsync_pin;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun  * Enumeration of CSI destinations
56*4882a593Smuzhiyun  */
57*4882a593Smuzhiyun enum ipu_csi_dest {
58*4882a593Smuzhiyun 	IPU_CSI_DEST_IDMAC, /* to memory via SMFC */
59*4882a593Smuzhiyun 	IPU_CSI_DEST_IC,	/* to Image Converter */
60*4882a593Smuzhiyun 	IPU_CSI_DEST_VDIC,  /* to VDIC */
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /*
64*4882a593Smuzhiyun  * Enumeration of IPU rotation modes
65*4882a593Smuzhiyun  */
66*4882a593Smuzhiyun #define IPU_ROT_BIT_VFLIP (1 << 0)
67*4882a593Smuzhiyun #define IPU_ROT_BIT_HFLIP (1 << 1)
68*4882a593Smuzhiyun #define IPU_ROT_BIT_90    (1 << 2)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun enum ipu_rotate_mode {
71*4882a593Smuzhiyun 	IPU_ROTATE_NONE = 0,
72*4882a593Smuzhiyun 	IPU_ROTATE_VERT_FLIP = IPU_ROT_BIT_VFLIP,
73*4882a593Smuzhiyun 	IPU_ROTATE_HORIZ_FLIP = IPU_ROT_BIT_HFLIP,
74*4882a593Smuzhiyun 	IPU_ROTATE_180 = (IPU_ROT_BIT_VFLIP | IPU_ROT_BIT_HFLIP),
75*4882a593Smuzhiyun 	IPU_ROTATE_90_RIGHT = IPU_ROT_BIT_90,
76*4882a593Smuzhiyun 	IPU_ROTATE_90_RIGHT_VFLIP = (IPU_ROT_BIT_90 | IPU_ROT_BIT_VFLIP),
77*4882a593Smuzhiyun 	IPU_ROTATE_90_RIGHT_HFLIP = (IPU_ROT_BIT_90 | IPU_ROT_BIT_HFLIP),
78*4882a593Smuzhiyun 	IPU_ROTATE_90_LEFT = (IPU_ROT_BIT_90 |
79*4882a593Smuzhiyun 			      IPU_ROT_BIT_VFLIP | IPU_ROT_BIT_HFLIP),
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* 90-degree rotations require the IRT unit */
83*4882a593Smuzhiyun #define ipu_rot_mode_is_irt(m) (((m) & IPU_ROT_BIT_90) != 0)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun enum ipu_color_space {
86*4882a593Smuzhiyun 	IPUV3_COLORSPACE_RGB,
87*4882a593Smuzhiyun 	IPUV3_COLORSPACE_YUV,
88*4882a593Smuzhiyun 	IPUV3_COLORSPACE_UNKNOWN,
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun  * Enumeration of VDI MOTION select
93*4882a593Smuzhiyun  */
94*4882a593Smuzhiyun enum ipu_motion_sel {
95*4882a593Smuzhiyun 	MOTION_NONE = 0,
96*4882a593Smuzhiyun 	LOW_MOTION,
97*4882a593Smuzhiyun 	MED_MOTION,
98*4882a593Smuzhiyun 	HIGH_MOTION,
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun struct ipuv3_channel;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun enum ipu_channel_irq {
104*4882a593Smuzhiyun 	IPU_IRQ_EOF = 0,
105*4882a593Smuzhiyun 	IPU_IRQ_NFACK = 64,
106*4882a593Smuzhiyun 	IPU_IRQ_NFB4EOF = 128,
107*4882a593Smuzhiyun 	IPU_IRQ_EOS = 192,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun  * Enumeration of IDMAC channels
112*4882a593Smuzhiyun  */
113*4882a593Smuzhiyun #define IPUV3_CHANNEL_CSI0			 0
114*4882a593Smuzhiyun #define IPUV3_CHANNEL_CSI1			 1
115*4882a593Smuzhiyun #define IPUV3_CHANNEL_CSI2			 2
116*4882a593Smuzhiyun #define IPUV3_CHANNEL_CSI3			 3
117*4882a593Smuzhiyun #define IPUV3_CHANNEL_VDI_MEM_IC_VF		 5
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun  * NOTE: channels 6,7 are unused in the IPU and are not IDMAC channels,
120*4882a593Smuzhiyun  * but the direct CSI->VDI linking is handled the same way as IDMAC
121*4882a593Smuzhiyun  * channel linking in the FSU via the IPU_FS_PROC_FLOW registers, so
122*4882a593Smuzhiyun  * these channel names are used to support the direct CSI->VDI link.
123*4882a593Smuzhiyun  */
124*4882a593Smuzhiyun #define IPUV3_CHANNEL_CSI_DIRECT		 6
125*4882a593Smuzhiyun #define IPUV3_CHANNEL_CSI_VDI_PREV		 7
126*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_VDI_PREV		 8
127*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_VDI_CUR		 9
128*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_VDI_NEXT		10
129*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_IC_PP			11
130*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_IC_PRP_VF		12
131*4882a593Smuzhiyun #define IPUV3_CHANNEL_VDI_MEM_RECENT		13
132*4882a593Smuzhiyun #define IPUV3_CHANNEL_G_MEM_IC_PRP_VF		14
133*4882a593Smuzhiyun #define IPUV3_CHANNEL_G_MEM_IC_PP		15
134*4882a593Smuzhiyun #define IPUV3_CHANNEL_G_MEM_IC_PRP_VF_ALPHA	17
135*4882a593Smuzhiyun #define IPUV3_CHANNEL_G_MEM_IC_PP_ALPHA		18
136*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_VDI_PLANE1_COMB_ALPHA	19
137*4882a593Smuzhiyun #define IPUV3_CHANNEL_IC_PRP_ENC_MEM		20
138*4882a593Smuzhiyun #define IPUV3_CHANNEL_IC_PRP_VF_MEM		21
139*4882a593Smuzhiyun #define IPUV3_CHANNEL_IC_PP_MEM			22
140*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_BG_SYNC		23
141*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_BG_ASYNC		24
142*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_VDI_PLANE1_COMB	25
143*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_VDI_PLANE3_COMB	26
144*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_FG_SYNC		27
145*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_DC_SYNC		28
146*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_FG_ASYNC		29
147*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_FG_SYNC_ALPHA		31
148*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_FG_ASYNC_ALPHA	33
149*4882a593Smuzhiyun #define IPUV3_CHANNEL_DC_MEM_READ		40
150*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_DC_ASYNC		41
151*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_DC_COMMAND		42
152*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_DC_COMMAND2		43
153*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_DC_OUTPUT_MASK	44
154*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_ROT_ENC		45
155*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_ROT_VF		46
156*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_ROT_PP		47
157*4882a593Smuzhiyun #define IPUV3_CHANNEL_ROT_ENC_MEM		48
158*4882a593Smuzhiyun #define IPUV3_CHANNEL_ROT_VF_MEM		49
159*4882a593Smuzhiyun #define IPUV3_CHANNEL_ROT_PP_MEM		50
160*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_BG_SYNC_ALPHA		51
161*4882a593Smuzhiyun #define IPUV3_CHANNEL_MEM_BG_ASYNC_ALPHA	52
162*4882a593Smuzhiyun #define IPUV3_NUM_CHANNELS			64
163*4882a593Smuzhiyun 
ipu_channel_alpha_channel(int ch_num)164*4882a593Smuzhiyun static inline int ipu_channel_alpha_channel(int ch_num)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	switch (ch_num) {
167*4882a593Smuzhiyun 	case IPUV3_CHANNEL_G_MEM_IC_PRP_VF:
168*4882a593Smuzhiyun 		return IPUV3_CHANNEL_G_MEM_IC_PRP_VF_ALPHA;
169*4882a593Smuzhiyun 	case IPUV3_CHANNEL_G_MEM_IC_PP:
170*4882a593Smuzhiyun 		return IPUV3_CHANNEL_G_MEM_IC_PP_ALPHA;
171*4882a593Smuzhiyun 	case IPUV3_CHANNEL_MEM_FG_SYNC:
172*4882a593Smuzhiyun 		return IPUV3_CHANNEL_MEM_FG_SYNC_ALPHA;
173*4882a593Smuzhiyun 	case IPUV3_CHANNEL_MEM_FG_ASYNC:
174*4882a593Smuzhiyun 		return IPUV3_CHANNEL_MEM_FG_ASYNC_ALPHA;
175*4882a593Smuzhiyun 	case IPUV3_CHANNEL_MEM_BG_SYNC:
176*4882a593Smuzhiyun 		return IPUV3_CHANNEL_MEM_BG_SYNC_ALPHA;
177*4882a593Smuzhiyun 	case IPUV3_CHANNEL_MEM_BG_ASYNC:
178*4882a593Smuzhiyun 		return IPUV3_CHANNEL_MEM_BG_ASYNC_ALPHA;
179*4882a593Smuzhiyun 	case IPUV3_CHANNEL_MEM_VDI_PLANE1_COMB:
180*4882a593Smuzhiyun 		return IPUV3_CHANNEL_MEM_VDI_PLANE1_COMB_ALPHA;
181*4882a593Smuzhiyun 	default:
182*4882a593Smuzhiyun 		return -EINVAL;
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun int ipu_map_irq(struct ipu_soc *ipu, int irq);
187*4882a593Smuzhiyun int ipu_idmac_channel_irq(struct ipu_soc *ipu, struct ipuv3_channel *channel,
188*4882a593Smuzhiyun 		enum ipu_channel_irq irq);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define IPU_IRQ_DP_SF_START		(448 + 2)
191*4882a593Smuzhiyun #define IPU_IRQ_DP_SF_END		(448 + 3)
192*4882a593Smuzhiyun #define IPU_IRQ_BG_SF_END		IPU_IRQ_DP_SF_END,
193*4882a593Smuzhiyun #define IPU_IRQ_DC_FC_0			(448 + 8)
194*4882a593Smuzhiyun #define IPU_IRQ_DC_FC_1			(448 + 9)
195*4882a593Smuzhiyun #define IPU_IRQ_DC_FC_2			(448 + 10)
196*4882a593Smuzhiyun #define IPU_IRQ_DC_FC_3			(448 + 11)
197*4882a593Smuzhiyun #define IPU_IRQ_DC_FC_4			(448 + 12)
198*4882a593Smuzhiyun #define IPU_IRQ_DC_FC_6			(448 + 13)
199*4882a593Smuzhiyun #define IPU_IRQ_VSYNC_PRE_0		(448 + 14)
200*4882a593Smuzhiyun #define IPU_IRQ_VSYNC_PRE_1		(448 + 15)
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun  * IPU Common functions
204*4882a593Smuzhiyun  */
205*4882a593Smuzhiyun int ipu_get_num(struct ipu_soc *ipu);
206*4882a593Smuzhiyun void ipu_set_csi_src_mux(struct ipu_soc *ipu, int csi_id, bool mipi_csi2);
207*4882a593Smuzhiyun void ipu_set_ic_src_mux(struct ipu_soc *ipu, int csi_id, bool vdi);
208*4882a593Smuzhiyun void ipu_dump(struct ipu_soc *ipu);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun /*
211*4882a593Smuzhiyun  * IPU Image DMA Controller (idmac) functions
212*4882a593Smuzhiyun  */
213*4882a593Smuzhiyun struct ipuv3_channel *ipu_idmac_get(struct ipu_soc *ipu, unsigned channel);
214*4882a593Smuzhiyun void ipu_idmac_put(struct ipuv3_channel *);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun int ipu_idmac_enable_channel(struct ipuv3_channel *channel);
217*4882a593Smuzhiyun int ipu_idmac_disable_channel(struct ipuv3_channel *channel);
218*4882a593Smuzhiyun void ipu_idmac_enable_watermark(struct ipuv3_channel *channel, bool enable);
219*4882a593Smuzhiyun int ipu_idmac_lock_enable(struct ipuv3_channel *channel, int num_bursts);
220*4882a593Smuzhiyun int ipu_idmac_wait_busy(struct ipuv3_channel *channel, int ms);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun void ipu_idmac_set_double_buffer(struct ipuv3_channel *channel,
223*4882a593Smuzhiyun 		bool doublebuffer);
224*4882a593Smuzhiyun int ipu_idmac_get_current_buffer(struct ipuv3_channel *channel);
225*4882a593Smuzhiyun bool ipu_idmac_buffer_is_ready(struct ipuv3_channel *channel, u32 buf_num);
226*4882a593Smuzhiyun void ipu_idmac_select_buffer(struct ipuv3_channel *channel, u32 buf_num);
227*4882a593Smuzhiyun void ipu_idmac_clear_buffer(struct ipuv3_channel *channel, u32 buf_num);
228*4882a593Smuzhiyun int ipu_fsu_link(struct ipu_soc *ipu, int src_ch, int sink_ch);
229*4882a593Smuzhiyun int ipu_fsu_unlink(struct ipu_soc *ipu, int src_ch, int sink_ch);
230*4882a593Smuzhiyun int ipu_idmac_link(struct ipuv3_channel *src, struct ipuv3_channel *sink);
231*4882a593Smuzhiyun int ipu_idmac_unlink(struct ipuv3_channel *src, struct ipuv3_channel *sink);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /*
234*4882a593Smuzhiyun  * IPU Channel Parameter Memory (cpmem) functions
235*4882a593Smuzhiyun  */
236*4882a593Smuzhiyun struct ipu_rgb {
237*4882a593Smuzhiyun 	struct fb_bitfield      red;
238*4882a593Smuzhiyun 	struct fb_bitfield      green;
239*4882a593Smuzhiyun 	struct fb_bitfield      blue;
240*4882a593Smuzhiyun 	struct fb_bitfield      transp;
241*4882a593Smuzhiyun 	int                     bits_per_pixel;
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun struct ipu_image {
245*4882a593Smuzhiyun 	struct v4l2_pix_format pix;
246*4882a593Smuzhiyun 	struct v4l2_rect rect;
247*4882a593Smuzhiyun 	dma_addr_t phys0;
248*4882a593Smuzhiyun 	dma_addr_t phys1;
249*4882a593Smuzhiyun 	/* chroma plane offset overrides */
250*4882a593Smuzhiyun 	u32 u_offset;
251*4882a593Smuzhiyun 	u32 v_offset;
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun void ipu_cpmem_zero(struct ipuv3_channel *ch);
255*4882a593Smuzhiyun void ipu_cpmem_set_resolution(struct ipuv3_channel *ch, int xres, int yres);
256*4882a593Smuzhiyun void ipu_cpmem_skip_odd_chroma_rows(struct ipuv3_channel *ch);
257*4882a593Smuzhiyun void ipu_cpmem_set_stride(struct ipuv3_channel *ch, int stride);
258*4882a593Smuzhiyun void ipu_cpmem_set_high_priority(struct ipuv3_channel *ch);
259*4882a593Smuzhiyun void ipu_cpmem_set_buffer(struct ipuv3_channel *ch, int bufnum, dma_addr_t buf);
260*4882a593Smuzhiyun void ipu_cpmem_set_uv_offset(struct ipuv3_channel *ch, u32 u_off, u32 v_off);
261*4882a593Smuzhiyun void ipu_cpmem_interlaced_scan(struct ipuv3_channel *ch, int stride,
262*4882a593Smuzhiyun 			       u32 pixelformat);
263*4882a593Smuzhiyun void ipu_cpmem_set_axi_id(struct ipuv3_channel *ch, u32 id);
264*4882a593Smuzhiyun int ipu_cpmem_get_burstsize(struct ipuv3_channel *ch);
265*4882a593Smuzhiyun void ipu_cpmem_set_burstsize(struct ipuv3_channel *ch, int burstsize);
266*4882a593Smuzhiyun void ipu_cpmem_set_block_mode(struct ipuv3_channel *ch);
267*4882a593Smuzhiyun void ipu_cpmem_set_rotation(struct ipuv3_channel *ch,
268*4882a593Smuzhiyun 			    enum ipu_rotate_mode rot);
269*4882a593Smuzhiyun int ipu_cpmem_set_format_rgb(struct ipuv3_channel *ch,
270*4882a593Smuzhiyun 			     const struct ipu_rgb *rgb);
271*4882a593Smuzhiyun int ipu_cpmem_set_format_passthrough(struct ipuv3_channel *ch, int width);
272*4882a593Smuzhiyun void ipu_cpmem_set_yuv_interleaved(struct ipuv3_channel *ch, u32 pixel_format);
273*4882a593Smuzhiyun void ipu_cpmem_set_yuv_planar_full(struct ipuv3_channel *ch,
274*4882a593Smuzhiyun 				   unsigned int uv_stride,
275*4882a593Smuzhiyun 				   unsigned int u_offset,
276*4882a593Smuzhiyun 				   unsigned int v_offset);
277*4882a593Smuzhiyun int ipu_cpmem_set_fmt(struct ipuv3_channel *ch, u32 drm_fourcc);
278*4882a593Smuzhiyun int ipu_cpmem_set_image(struct ipuv3_channel *ch, struct ipu_image *image);
279*4882a593Smuzhiyun void ipu_cpmem_dump(struct ipuv3_channel *ch);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /*
282*4882a593Smuzhiyun  * IPU Display Controller (dc) functions
283*4882a593Smuzhiyun  */
284*4882a593Smuzhiyun struct ipu_dc;
285*4882a593Smuzhiyun struct ipu_di;
286*4882a593Smuzhiyun struct ipu_dc *ipu_dc_get(struct ipu_soc *ipu, int channel);
287*4882a593Smuzhiyun void ipu_dc_put(struct ipu_dc *dc);
288*4882a593Smuzhiyun int ipu_dc_init_sync(struct ipu_dc *dc, struct ipu_di *di, bool interlaced,
289*4882a593Smuzhiyun 		u32 pixel_fmt, u32 width);
290*4882a593Smuzhiyun void ipu_dc_enable(struct ipu_soc *ipu);
291*4882a593Smuzhiyun void ipu_dc_enable_channel(struct ipu_dc *dc);
292*4882a593Smuzhiyun void ipu_dc_disable_channel(struct ipu_dc *dc);
293*4882a593Smuzhiyun void ipu_dc_disable(struct ipu_soc *ipu);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /*
296*4882a593Smuzhiyun  * IPU Display Interface (di) functions
297*4882a593Smuzhiyun  */
298*4882a593Smuzhiyun struct ipu_di *ipu_di_get(struct ipu_soc *ipu, int disp);
299*4882a593Smuzhiyun void ipu_di_put(struct ipu_di *);
300*4882a593Smuzhiyun int ipu_di_disable(struct ipu_di *);
301*4882a593Smuzhiyun int ipu_di_enable(struct ipu_di *);
302*4882a593Smuzhiyun int ipu_di_get_num(struct ipu_di *);
303*4882a593Smuzhiyun int ipu_di_adjust_videomode(struct ipu_di *di, struct videomode *mode);
304*4882a593Smuzhiyun int ipu_di_init_sync_panel(struct ipu_di *, struct ipu_di_signal_cfg *sig);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun /*
307*4882a593Smuzhiyun  * IPU Display Multi FIFO Controller (dmfc) functions
308*4882a593Smuzhiyun  */
309*4882a593Smuzhiyun struct dmfc_channel;
310*4882a593Smuzhiyun int ipu_dmfc_enable_channel(struct dmfc_channel *dmfc);
311*4882a593Smuzhiyun void ipu_dmfc_disable_channel(struct dmfc_channel *dmfc);
312*4882a593Smuzhiyun void ipu_dmfc_config_wait4eot(struct dmfc_channel *dmfc, int width);
313*4882a593Smuzhiyun struct dmfc_channel *ipu_dmfc_get(struct ipu_soc *ipu, int ipuv3_channel);
314*4882a593Smuzhiyun void ipu_dmfc_put(struct dmfc_channel *dmfc);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun /*
317*4882a593Smuzhiyun  * IPU Display Processor (dp) functions
318*4882a593Smuzhiyun  */
319*4882a593Smuzhiyun #define IPU_DP_FLOW_SYNC_BG	0
320*4882a593Smuzhiyun #define IPU_DP_FLOW_SYNC_FG	1
321*4882a593Smuzhiyun #define IPU_DP_FLOW_ASYNC0_BG	2
322*4882a593Smuzhiyun #define IPU_DP_FLOW_ASYNC0_FG	3
323*4882a593Smuzhiyun #define IPU_DP_FLOW_ASYNC1_BG	4
324*4882a593Smuzhiyun #define IPU_DP_FLOW_ASYNC1_FG	5
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun struct ipu_dp *ipu_dp_get(struct ipu_soc *ipu, unsigned int flow);
327*4882a593Smuzhiyun void ipu_dp_put(struct ipu_dp *);
328*4882a593Smuzhiyun int ipu_dp_enable(struct ipu_soc *ipu);
329*4882a593Smuzhiyun int ipu_dp_enable_channel(struct ipu_dp *dp);
330*4882a593Smuzhiyun void ipu_dp_disable_channel(struct ipu_dp *dp, bool sync);
331*4882a593Smuzhiyun void ipu_dp_disable(struct ipu_soc *ipu);
332*4882a593Smuzhiyun int ipu_dp_setup_channel(struct ipu_dp *dp,
333*4882a593Smuzhiyun 		enum ipu_color_space in, enum ipu_color_space out);
334*4882a593Smuzhiyun int ipu_dp_set_window_pos(struct ipu_dp *, u16 x_pos, u16 y_pos);
335*4882a593Smuzhiyun int ipu_dp_set_global_alpha(struct ipu_dp *dp, bool enable, u8 alpha,
336*4882a593Smuzhiyun 		bool bg_chan);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun /*
339*4882a593Smuzhiyun  * IPU Prefetch Resolve Gasket (prg) functions
340*4882a593Smuzhiyun  */
341*4882a593Smuzhiyun int ipu_prg_max_active_channels(void);
342*4882a593Smuzhiyun bool ipu_prg_present(struct ipu_soc *ipu);
343*4882a593Smuzhiyun bool ipu_prg_format_supported(struct ipu_soc *ipu, uint32_t format,
344*4882a593Smuzhiyun 			      uint64_t modifier);
345*4882a593Smuzhiyun int ipu_prg_enable(struct ipu_soc *ipu);
346*4882a593Smuzhiyun void ipu_prg_disable(struct ipu_soc *ipu);
347*4882a593Smuzhiyun void ipu_prg_channel_disable(struct ipuv3_channel *ipu_chan);
348*4882a593Smuzhiyun int ipu_prg_channel_configure(struct ipuv3_channel *ipu_chan,
349*4882a593Smuzhiyun 			      unsigned int axi_id,  unsigned int width,
350*4882a593Smuzhiyun 			      unsigned int height, unsigned int stride,
351*4882a593Smuzhiyun 			      u32 format, uint64_t modifier, unsigned long *eba);
352*4882a593Smuzhiyun bool ipu_prg_channel_configure_pending(struct ipuv3_channel *ipu_chan);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /*
355*4882a593Smuzhiyun  * IPU CMOS Sensor Interface (csi) functions
356*4882a593Smuzhiyun  */
357*4882a593Smuzhiyun struct ipu_csi;
358*4882a593Smuzhiyun int ipu_csi_init_interface(struct ipu_csi *csi,
359*4882a593Smuzhiyun 			   const struct v4l2_mbus_config *mbus_cfg,
360*4882a593Smuzhiyun 			   const struct v4l2_mbus_framefmt *infmt,
361*4882a593Smuzhiyun 			   const struct v4l2_mbus_framefmt *outfmt);
362*4882a593Smuzhiyun bool ipu_csi_is_interlaced(struct ipu_csi *csi);
363*4882a593Smuzhiyun void ipu_csi_get_window(struct ipu_csi *csi, struct v4l2_rect *w);
364*4882a593Smuzhiyun void ipu_csi_set_window(struct ipu_csi *csi, struct v4l2_rect *w);
365*4882a593Smuzhiyun void ipu_csi_set_downsize(struct ipu_csi *csi, bool horiz, bool vert);
366*4882a593Smuzhiyun void ipu_csi_set_test_generator(struct ipu_csi *csi, bool active,
367*4882a593Smuzhiyun 				u32 r_value, u32 g_value, u32 b_value,
368*4882a593Smuzhiyun 				u32 pix_clk);
369*4882a593Smuzhiyun int ipu_csi_set_mipi_datatype(struct ipu_csi *csi, u32 vc,
370*4882a593Smuzhiyun 			      struct v4l2_mbus_framefmt *mbus_fmt);
371*4882a593Smuzhiyun int ipu_csi_set_skip_smfc(struct ipu_csi *csi, u32 skip,
372*4882a593Smuzhiyun 			  u32 max_ratio, u32 id);
373*4882a593Smuzhiyun int ipu_csi_set_dest(struct ipu_csi *csi, enum ipu_csi_dest csi_dest);
374*4882a593Smuzhiyun int ipu_csi_enable(struct ipu_csi *csi);
375*4882a593Smuzhiyun int ipu_csi_disable(struct ipu_csi *csi);
376*4882a593Smuzhiyun struct ipu_csi *ipu_csi_get(struct ipu_soc *ipu, int id);
377*4882a593Smuzhiyun void ipu_csi_put(struct ipu_csi *csi);
378*4882a593Smuzhiyun void ipu_csi_dump(struct ipu_csi *csi);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun /*
381*4882a593Smuzhiyun  * IPU Image Converter (ic) functions
382*4882a593Smuzhiyun  */
383*4882a593Smuzhiyun enum ipu_ic_task {
384*4882a593Smuzhiyun 	IC_TASK_ENCODER,
385*4882a593Smuzhiyun 	IC_TASK_VIEWFINDER,
386*4882a593Smuzhiyun 	IC_TASK_POST_PROCESSOR,
387*4882a593Smuzhiyun 	IC_NUM_TASKS,
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun /*
391*4882a593Smuzhiyun  * The parameters that describe a colorspace according to the
392*4882a593Smuzhiyun  * Image Converter:
393*4882a593Smuzhiyun  *    - Y'CbCr encoding
394*4882a593Smuzhiyun  *    - quantization
395*4882a593Smuzhiyun  *    - "colorspace" (RGB or YUV).
396*4882a593Smuzhiyun  */
397*4882a593Smuzhiyun struct ipu_ic_colorspace {
398*4882a593Smuzhiyun 	enum v4l2_ycbcr_encoding enc;
399*4882a593Smuzhiyun 	enum v4l2_quantization quant;
400*4882a593Smuzhiyun 	enum ipu_color_space cs;
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun static inline void
ipu_ic_fill_colorspace(struct ipu_ic_colorspace * ic_cs,enum v4l2_ycbcr_encoding enc,enum v4l2_quantization quant,enum ipu_color_space cs)404*4882a593Smuzhiyun ipu_ic_fill_colorspace(struct ipu_ic_colorspace *ic_cs,
405*4882a593Smuzhiyun 		       enum v4l2_ycbcr_encoding enc,
406*4882a593Smuzhiyun 		       enum v4l2_quantization quant,
407*4882a593Smuzhiyun 		       enum ipu_color_space cs)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	ic_cs->enc = enc;
410*4882a593Smuzhiyun 	ic_cs->quant = quant;
411*4882a593Smuzhiyun 	ic_cs->cs = cs;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun struct ipu_ic_csc_params {
415*4882a593Smuzhiyun 	s16 coeff[3][3];	/* signed 9-bit integer coefficients */
416*4882a593Smuzhiyun 	s16 offset[3];		/* signed 11+2-bit fixed point offset */
417*4882a593Smuzhiyun 	u8 scale:2;		/* scale coefficients * 2^(scale-1) */
418*4882a593Smuzhiyun 	bool sat:1;		/* saturate to (16, 235(Y) / 240(U, V)) */
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun struct ipu_ic_csc {
422*4882a593Smuzhiyun 	struct ipu_ic_colorspace in_cs;
423*4882a593Smuzhiyun 	struct ipu_ic_colorspace out_cs;
424*4882a593Smuzhiyun 	struct ipu_ic_csc_params params;
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun struct ipu_ic;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun int __ipu_ic_calc_csc(struct ipu_ic_csc *csc);
430*4882a593Smuzhiyun int ipu_ic_calc_csc(struct ipu_ic_csc *csc,
431*4882a593Smuzhiyun 		    enum v4l2_ycbcr_encoding in_enc,
432*4882a593Smuzhiyun 		    enum v4l2_quantization in_quant,
433*4882a593Smuzhiyun 		    enum ipu_color_space in_cs,
434*4882a593Smuzhiyun 		    enum v4l2_ycbcr_encoding out_enc,
435*4882a593Smuzhiyun 		    enum v4l2_quantization out_quant,
436*4882a593Smuzhiyun 		    enum ipu_color_space out_cs);
437*4882a593Smuzhiyun int ipu_ic_task_init(struct ipu_ic *ic,
438*4882a593Smuzhiyun 		     const struct ipu_ic_csc *csc,
439*4882a593Smuzhiyun 		     int in_width, int in_height,
440*4882a593Smuzhiyun 		     int out_width, int out_height);
441*4882a593Smuzhiyun int ipu_ic_task_init_rsc(struct ipu_ic *ic,
442*4882a593Smuzhiyun 			 const struct ipu_ic_csc *csc,
443*4882a593Smuzhiyun 			 int in_width, int in_height,
444*4882a593Smuzhiyun 			 int out_width, int out_height,
445*4882a593Smuzhiyun 			 u32 rsc);
446*4882a593Smuzhiyun int ipu_ic_task_graphics_init(struct ipu_ic *ic,
447*4882a593Smuzhiyun 			      const struct ipu_ic_colorspace *g_in_cs,
448*4882a593Smuzhiyun 			      bool galpha_en, u32 galpha,
449*4882a593Smuzhiyun 			      bool colorkey_en, u32 colorkey);
450*4882a593Smuzhiyun void ipu_ic_task_enable(struct ipu_ic *ic);
451*4882a593Smuzhiyun void ipu_ic_task_disable(struct ipu_ic *ic);
452*4882a593Smuzhiyun int ipu_ic_task_idma_init(struct ipu_ic *ic, struct ipuv3_channel *channel,
453*4882a593Smuzhiyun 			  u32 width, u32 height, int burst_size,
454*4882a593Smuzhiyun 			  enum ipu_rotate_mode rot);
455*4882a593Smuzhiyun int ipu_ic_enable(struct ipu_ic *ic);
456*4882a593Smuzhiyun int ipu_ic_disable(struct ipu_ic *ic);
457*4882a593Smuzhiyun struct ipu_ic *ipu_ic_get(struct ipu_soc *ipu, enum ipu_ic_task task);
458*4882a593Smuzhiyun void ipu_ic_put(struct ipu_ic *ic);
459*4882a593Smuzhiyun void ipu_ic_dump(struct ipu_ic *ic);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun /*
462*4882a593Smuzhiyun  * IPU Video De-Interlacer (vdi) functions
463*4882a593Smuzhiyun  */
464*4882a593Smuzhiyun struct ipu_vdi;
465*4882a593Smuzhiyun void ipu_vdi_set_field_order(struct ipu_vdi *vdi, v4l2_std_id std, u32 field);
466*4882a593Smuzhiyun void ipu_vdi_set_motion(struct ipu_vdi *vdi, enum ipu_motion_sel motion_sel);
467*4882a593Smuzhiyun void ipu_vdi_setup(struct ipu_vdi *vdi, u32 code, int xres, int yres);
468*4882a593Smuzhiyun void ipu_vdi_unsetup(struct ipu_vdi *vdi);
469*4882a593Smuzhiyun int ipu_vdi_enable(struct ipu_vdi *vdi);
470*4882a593Smuzhiyun int ipu_vdi_disable(struct ipu_vdi *vdi);
471*4882a593Smuzhiyun struct ipu_vdi *ipu_vdi_get(struct ipu_soc *ipu);
472*4882a593Smuzhiyun void ipu_vdi_put(struct ipu_vdi *vdi);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun /*
475*4882a593Smuzhiyun  * IPU Sensor Multiple FIFO Controller (SMFC) functions
476*4882a593Smuzhiyun  */
477*4882a593Smuzhiyun struct ipu_smfc *ipu_smfc_get(struct ipu_soc *ipu, unsigned int chno);
478*4882a593Smuzhiyun void ipu_smfc_put(struct ipu_smfc *smfc);
479*4882a593Smuzhiyun int ipu_smfc_enable(struct ipu_smfc *smfc);
480*4882a593Smuzhiyun int ipu_smfc_disable(struct ipu_smfc *smfc);
481*4882a593Smuzhiyun int ipu_smfc_map_channel(struct ipu_smfc *smfc, int csi_id, int mipi_id);
482*4882a593Smuzhiyun int ipu_smfc_set_burstsize(struct ipu_smfc *smfc, int burstsize);
483*4882a593Smuzhiyun int ipu_smfc_set_watermark(struct ipu_smfc *smfc, u32 set_level, u32 clr_level);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun enum ipu_color_space ipu_drm_fourcc_to_colorspace(u32 drm_fourcc);
486*4882a593Smuzhiyun enum ipu_color_space ipu_pixelformat_to_colorspace(u32 pixelformat);
487*4882a593Smuzhiyun int ipu_degrees_to_rot_mode(enum ipu_rotate_mode *mode, int degrees,
488*4882a593Smuzhiyun 			    bool hflip, bool vflip);
489*4882a593Smuzhiyun int ipu_rot_mode_to_degrees(int *degrees, enum ipu_rotate_mode mode,
490*4882a593Smuzhiyun 			    bool hflip, bool vflip);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun struct ipu_client_platformdata {
493*4882a593Smuzhiyun 	int csi;
494*4882a593Smuzhiyun 	int di;
495*4882a593Smuzhiyun 	int dc;
496*4882a593Smuzhiyun 	int dp;
497*4882a593Smuzhiyun 	int dma[2];
498*4882a593Smuzhiyun 	struct device_node *of_node;
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun #endif /* __DRM_IPU_H__ */
502